12623SN/A/*
210596Sgabeblack@google.com * Copyright 2014 Google, Inc.
314219Sciro.santilli@arm.com * Copyright (c) 2012-2013,2015,2017-2019 ARM Limited
48926Sandreas.hansson@arm.com * All rights reserved.
58926Sandreas.hansson@arm.com *
68926Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
78926Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
88926Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
98926Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
108926Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
118926Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
128926Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
138926Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
148926Sandreas.hansson@arm.com *
152623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
162623SN/A * All rights reserved.
172623SN/A *
182623SN/A * Redistribution and use in source and binary forms, with or without
192623SN/A * modification, are permitted provided that the following conditions are
202623SN/A * met: redistributions of source code must retain the above copyright
212623SN/A * notice, this list of conditions and the following disclaimer;
222623SN/A * redistributions in binary form must reproduce the above copyright
232623SN/A * notice, this list of conditions and the following disclaimer in the
242623SN/A * documentation and/or other materials provided with the distribution;
252623SN/A * neither the name of the copyright holders nor the names of its
262623SN/A * contributors may be used to endorse or promote products derived from
272623SN/A * this software without specific prior written permission.
282623SN/A *
292623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
422623SN/A */
432623SN/A
4411793Sbrandon.potter@amd.com#include "cpu/simple/atomic.hh"
4511793Sbrandon.potter@amd.com
463170Sstever@eecs.umich.edu#include "arch/locked_mem.hh"
478105Sgblack@eecs.umich.edu#include "arch/mmapped_ipr.hh"
482623SN/A#include "arch/utility.hh"
499647Sdam.sunwoo@arm.com#include "base/output.hh"
506658Snate@binkert.org#include "config/the_isa.hh"
512623SN/A#include "cpu/exetrace.hh"
5213954Sgiacomo.gabrielli@arm.com#include "cpu/utils.hh"
539443SAndreas.Sandberg@ARM.com#include "debug/Drain.hh"
548232Snate@binkert.org#include "debug/ExecFaulting.hh"
558232Snate@binkert.org#include "debug/SimpleCPU.hh"
563348Sbinkertn@umich.edu#include "mem/packet.hh"
573348Sbinkertn@umich.edu#include "mem/packet_access.hh"
588926Sandreas.hansson@arm.com#include "mem/physical.hh"
594762Snate@binkert.org#include "params/AtomicSimpleCPU.hh"
607678Sgblack@eecs.umich.edu#include "sim/faults.hh"
6111793Sbrandon.potter@amd.com#include "sim/full_system.hh"
622901Ssaidi@eecs.umich.edu#include "sim/system.hh"
632623SN/A
642623SN/Ausing namespace std;
652623SN/Ausing namespace TheISA;
662623SN/A
672623SN/Avoid
682623SN/AAtomicSimpleCPU::init()
692623SN/A{
7011147Smitch.hayenga@arm.com    BaseSimpleCPU::init();
718921Sandreas.hansson@arm.com
7211148Smitch.hayenga@arm.com    int cid = threadContexts[0]->contextId();
7312749Sgiacomo.travaglini@arm.com    ifetch_req->setContext(cid);
7412749Sgiacomo.travaglini@arm.com    data_read_req->setContext(cid);
7512749Sgiacomo.travaglini@arm.com    data_write_req->setContext(cid);
7613652Sqtt2@cornell.edu    data_amo_req->setContext(cid);
772623SN/A}
782623SN/A
795529Snate@binkert.orgAtomicSimpleCPU::AtomicSimpleCPU(AtomicSimpleCPUParams *p)
8012127Sspwilson2@wisc.edu    : BaseSimpleCPU(p),
8112127Sspwilson2@wisc.edu      tickEvent([this]{ tick(); }, "AtomicSimpleCPU tick",
8212127Sspwilson2@wisc.edu                false, Event::CPU_Tick_Pri),
8312127Sspwilson2@wisc.edu      width(p->width), locked(false),
845487Snate@binkert.org      simulate_data_stalls(p->simulate_data_stalls),
855487Snate@binkert.org      simulate_inst_stalls(p->simulate_inst_stalls),
869095Sandreas.hansson@arm.com      icachePort(name() + ".icache_port", this),
879095Sandreas.hansson@arm.com      dcachePort(name() + ".dcache_port", this),
8813012Sandreas.sandberg@arm.com      dcache_access(false), dcache_latency(0),
8910537Sandreas.hansson@arm.com      ppCommit(nullptr)
902623SN/A{
912623SN/A    _status = Idle;
9212749Sgiacomo.travaglini@arm.com    ifetch_req = std::make_shared<Request>();
9312749Sgiacomo.travaglini@arm.com    data_read_req = std::make_shared<Request>();
9412749Sgiacomo.travaglini@arm.com    data_write_req = std::make_shared<Request>();
9513652Sqtt2@cornell.edu    data_amo_req = std::make_shared<Request>();
962623SN/A}
972623SN/A
982623SN/A
992623SN/AAtomicSimpleCPU::~AtomicSimpleCPU()
1002623SN/A{
1016775SBrad.Beckmann@amd.com    if (tickEvent.scheduled()) {
1026775SBrad.Beckmann@amd.com        deschedule(tickEvent);
1036775SBrad.Beckmann@amd.com    }
1042623SN/A}
1052623SN/A
10610913Sandreas.sandberg@arm.comDrainState
10710913Sandreas.sandberg@arm.comAtomicSimpleCPU::drain()
1082623SN/A{
10912276Sanouk.vanlaer@arm.com    // Deschedule any power gating event (if any)
11012276Sanouk.vanlaer@arm.com    deschedulePowerGatingEvent();
11112276Sanouk.vanlaer@arm.com
1129448SAndreas.Sandberg@ARM.com    if (switchedOut())
11310913Sandreas.sandberg@arm.com        return DrainState::Drained;
1142623SN/A
11514085Sgiacomo.travaglini@arm.com    if (!isCpuDrained()) {
11611147Smitch.hayenga@arm.com        DPRINTF(Drain, "Requesting drain.\n");
11710913Sandreas.sandberg@arm.com        return DrainState::Draining;
1189443SAndreas.Sandberg@ARM.com    } else {
1199443SAndreas.Sandberg@ARM.com        if (tickEvent.scheduled())
1209443SAndreas.Sandberg@ARM.com            deschedule(tickEvent);
1212915Sktlim@umich.edu
12211147Smitch.hayenga@arm.com        activeThreads.clear();
1239443SAndreas.Sandberg@ARM.com        DPRINTF(Drain, "Not executing microcode, no need to drain.\n");
12410913Sandreas.sandberg@arm.com        return DrainState::Drained;
1259443SAndreas.Sandberg@ARM.com    }
1269342SAndreas.Sandberg@arm.com}
1279342SAndreas.Sandberg@arm.com
1282915Sktlim@umich.eduvoid
12911148Smitch.hayenga@arm.comAtomicSimpleCPU::threadSnoop(PacketPtr pkt, ThreadID sender)
13011148Smitch.hayenga@arm.com{
13111148Smitch.hayenga@arm.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
13211148Smitch.hayenga@arm.com            pkt->cmdString());
13311148Smitch.hayenga@arm.com
13411148Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < numThreads; tid++) {
13511148Smitch.hayenga@arm.com        if (tid != sender) {
13611321Ssteve.reinhardt@amd.com            if (getCpuAddrMonitor(tid)->doMonitor(pkt)) {
13711151Smitch.hayenga@arm.com                wakeup(tid);
13811148Smitch.hayenga@arm.com            }
13911148Smitch.hayenga@arm.com
14011148Smitch.hayenga@arm.com            TheISA::handleLockedSnoop(threadInfo[tid]->thread,
14111148Smitch.hayenga@arm.com                                      pkt, dcachePort.cacheBlockMask);
14211148Smitch.hayenga@arm.com        }
14311148Smitch.hayenga@arm.com    }
14411148Smitch.hayenga@arm.com}
14511148Smitch.hayenga@arm.com
14611148Smitch.hayenga@arm.comvoid
1479342SAndreas.Sandberg@arm.comAtomicSimpleCPU::drainResume()
1482915Sktlim@umich.edu{
1499448SAndreas.Sandberg@ARM.com    assert(!tickEvent.scheduled());
1509448SAndreas.Sandberg@ARM.com    if (switchedOut())
1515220Ssaidi@eecs.umich.edu        return;
1525220Ssaidi@eecs.umich.edu
1534940Snate@binkert.org    DPRINTF(SimpleCPU, "Resume\n");
1549523SAndreas.Sandberg@ARM.com    verifyMemoryMode();
1553324Shsul@eecs.umich.edu
1569448SAndreas.Sandberg@ARM.com    assert(!threadContexts.empty());
1579448SAndreas.Sandberg@ARM.com
15811147Smitch.hayenga@arm.com    _status = BaseSimpleCPU::Idle;
15911147Smitch.hayenga@arm.com
16011147Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < numThreads; tid++) {
16111147Smitch.hayenga@arm.com        if (threadInfo[tid]->thread->status() == ThreadContext::Active) {
16211147Smitch.hayenga@arm.com            threadInfo[tid]->notIdleFraction = 1;
16311147Smitch.hayenga@arm.com            activeThreads.push_back(tid);
16411147Smitch.hayenga@arm.com            _status = BaseSimpleCPU::Running;
16511147Smitch.hayenga@arm.com
16611147Smitch.hayenga@arm.com            // Tick if any threads active
16711147Smitch.hayenga@arm.com            if (!tickEvent.scheduled()) {
16811147Smitch.hayenga@arm.com                schedule(tickEvent, nextCycle());
16911147Smitch.hayenga@arm.com            }
17011147Smitch.hayenga@arm.com        } else {
17111147Smitch.hayenga@arm.com            threadInfo[tid]->notIdleFraction = 0;
17211147Smitch.hayenga@arm.com        }
1739448SAndreas.Sandberg@ARM.com    }
17412276Sanouk.vanlaer@arm.com
17512276Sanouk.vanlaer@arm.com    // Reschedule any power gating event (if any)
17612276Sanouk.vanlaer@arm.com    schedulePowerGatingEvent();
1772623SN/A}
1782623SN/A
1799443SAndreas.Sandberg@ARM.combool
1809443SAndreas.Sandberg@ARM.comAtomicSimpleCPU::tryCompleteDrain()
1819443SAndreas.Sandberg@ARM.com{
18210913Sandreas.sandberg@arm.com    if (drainState() != DrainState::Draining)
1839443SAndreas.Sandberg@ARM.com        return false;
1849443SAndreas.Sandberg@ARM.com
18511147Smitch.hayenga@arm.com    DPRINTF(Drain, "tryCompleteDrain.\n");
18614085Sgiacomo.travaglini@arm.com    if (!isCpuDrained())
1879443SAndreas.Sandberg@ARM.com        return false;
1889443SAndreas.Sandberg@ARM.com
1899443SAndreas.Sandberg@ARM.com    DPRINTF(Drain, "CPU done draining, processing drain event\n");
19010913Sandreas.sandberg@arm.com    signalDrainDone();
1919443SAndreas.Sandberg@ARM.com
1929443SAndreas.Sandberg@ARM.com    return true;
1939443SAndreas.Sandberg@ARM.com}
1949443SAndreas.Sandberg@ARM.com
1959443SAndreas.Sandberg@ARM.com
1962623SN/Avoid
1972798Sktlim@umich.eduAtomicSimpleCPU::switchOut()
1982623SN/A{
1999429SAndreas.Sandberg@ARM.com    BaseSimpleCPU::switchOut();
2009429SAndreas.Sandberg@ARM.com
2019443SAndreas.Sandberg@ARM.com    assert(!tickEvent.scheduled());
2029342SAndreas.Sandberg@arm.com    assert(_status == BaseSimpleCPU::Running || _status == Idle);
20314085Sgiacomo.travaglini@arm.com    assert(isCpuDrained());
2042623SN/A}
2052623SN/A
2062623SN/A
2072623SN/Avoid
2082623SN/AAtomicSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
2092623SN/A{
2109429SAndreas.Sandberg@ARM.com    BaseSimpleCPU::takeOverFrom(oldCPU);
2112623SN/A
2129443SAndreas.Sandberg@ARM.com    // The tick event should have been descheduled by drain()
2132623SN/A    assert(!tickEvent.scheduled());
2142623SN/A}
2152623SN/A
2169523SAndreas.Sandberg@ARM.comvoid
2179523SAndreas.Sandberg@ARM.comAtomicSimpleCPU::verifyMemoryMode() const
2189523SAndreas.Sandberg@ARM.com{
2199524SAndreas.Sandberg@ARM.com    if (!system->isAtomicMode()) {
2209523SAndreas.Sandberg@ARM.com        fatal("The atomic CPU requires the memory system to be in "
2219523SAndreas.Sandberg@ARM.com              "'atomic' mode.\n");
2229523SAndreas.Sandberg@ARM.com    }
2239523SAndreas.Sandberg@ARM.com}
2242623SN/A
2252623SN/Avoid
22610407Smitch.hayenga@arm.comAtomicSimpleCPU::activateContext(ThreadID thread_num)
2272623SN/A{
22810407Smitch.hayenga@arm.com    DPRINTF(SimpleCPU, "ActivateContext %d\n", thread_num);
2294940Snate@binkert.org
23011147Smitch.hayenga@arm.com    assert(thread_num < numThreads);
2312623SN/A
23211147Smitch.hayenga@arm.com    threadInfo[thread_num]->notIdleFraction = 1;
23311147Smitch.hayenga@arm.com    Cycles delta = ticksToCycles(threadInfo[thread_num]->thread->lastActivate -
23411147Smitch.hayenga@arm.com                                 threadInfo[thread_num]->thread->lastSuspend);
23510464SAndreas.Sandberg@ARM.com    numCycles += delta;
2363686Sktlim@umich.edu
23711147Smitch.hayenga@arm.com    if (!tickEvent.scheduled()) {
23811147Smitch.hayenga@arm.com        //Make sure ticks are still on multiples of cycles
23911147Smitch.hayenga@arm.com        schedule(tickEvent, clockEdge(Cycles(0)));
24011147Smitch.hayenga@arm.com    }
2419342SAndreas.Sandberg@arm.com    _status = BaseSimpleCPU::Running;
24211147Smitch.hayenga@arm.com    if (std::find(activeThreads.begin(), activeThreads.end(), thread_num)
24311147Smitch.hayenga@arm.com        == activeThreads.end()) {
24411147Smitch.hayenga@arm.com        activeThreads.push_back(thread_num);
24511147Smitch.hayenga@arm.com    }
24611526Sdavid.guillen@arm.com
24711526Sdavid.guillen@arm.com    BaseCPU::activateContext(thread_num);
2482623SN/A}
2492623SN/A
2502623SN/A
2512623SN/Avoid
2528737Skoansin.tan@gmail.comAtomicSimpleCPU::suspendContext(ThreadID thread_num)
2532623SN/A{
2544940Snate@binkert.org    DPRINTF(SimpleCPU, "SuspendContext %d\n", thread_num);
2554940Snate@binkert.org
25611147Smitch.hayenga@arm.com    assert(thread_num < numThreads);
25711147Smitch.hayenga@arm.com    activeThreads.remove(thread_num);
2582623SN/A
2596043Sgblack@eecs.umich.edu    if (_status == Idle)
2606043Sgblack@eecs.umich.edu        return;
2616043Sgblack@eecs.umich.edu
2629342SAndreas.Sandberg@arm.com    assert(_status == BaseSimpleCPU::Running);
2632626SN/A
26411147Smitch.hayenga@arm.com    threadInfo[thread_num]->notIdleFraction = 0;
2652623SN/A
26611147Smitch.hayenga@arm.com    if (activeThreads.empty()) {
26711147Smitch.hayenga@arm.com        _status = Idle;
26811147Smitch.hayenga@arm.com
26911147Smitch.hayenga@arm.com        if (tickEvent.scheduled()) {
27011147Smitch.hayenga@arm.com            deschedule(tickEvent);
27111147Smitch.hayenga@arm.com        }
27211147Smitch.hayenga@arm.com    }
27311147Smitch.hayenga@arm.com
27411526Sdavid.guillen@arm.com    BaseCPU::suspendContext(thread_num);
2752623SN/A}
2762623SN/A
27713012Sandreas.sandberg@arm.comTick
27813012Sandreas.sandberg@arm.comAtomicSimpleCPU::sendPacket(MasterPort &port, const PacketPtr &pkt)
27913012Sandreas.sandberg@arm.com{
28013012Sandreas.sandberg@arm.com    return port.sendAtomic(pkt);
28113012Sandreas.sandberg@arm.com}
2822623SN/A
28310030SAli.Saidi@ARM.comTick
28410030SAli.Saidi@ARM.comAtomicSimpleCPU::AtomicCPUDPort::recvAtomicSnoop(PacketPtr pkt)
28510030SAli.Saidi@ARM.com{
28610030SAli.Saidi@ARM.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
28710030SAli.Saidi@ARM.com            pkt->cmdString());
28810030SAli.Saidi@ARM.com
28910529Smorr@cs.wisc.edu    // X86 ISA: Snooping an invalidation for monitor/mwait
29010529Smorr@cs.wisc.edu    AtomicSimpleCPU *cpu = (AtomicSimpleCPU *)(&owner);
29111148Smitch.hayenga@arm.com
29211148Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < cpu->numThreads; tid++) {
29311148Smitch.hayenga@arm.com        if (cpu->getCpuAddrMonitor(tid)->doMonitor(pkt)) {
29411151Smitch.hayenga@arm.com            cpu->wakeup(tid);
29511148Smitch.hayenga@arm.com        }
29610529Smorr@cs.wisc.edu    }
29710529Smorr@cs.wisc.edu
29810030SAli.Saidi@ARM.com    // if snoop invalidates, release any associated locks
29911356Skrinat01@arm.com    // When run without caches, Invalidation packets will not be received
30011356Skrinat01@arm.com    // hence we must check if the incoming packets are writes and wakeup
30111356Skrinat01@arm.com    // the processor accordingly
30211356Skrinat01@arm.com    if (pkt->isInvalidate() || pkt->isWrite()) {
30310030SAli.Saidi@ARM.com        DPRINTF(SimpleCPU, "received invalidation for addr:%#x\n",
30410030SAli.Saidi@ARM.com                pkt->getAddr());
30511147Smitch.hayenga@arm.com        for (auto &t_info : cpu->threadInfo) {
30611147Smitch.hayenga@arm.com            TheISA::handleLockedSnoop(t_info->thread, pkt, cacheBlockMask);
30711147Smitch.hayenga@arm.com        }
30810030SAli.Saidi@ARM.com    }
30910030SAli.Saidi@ARM.com
31010030SAli.Saidi@ARM.com    return 0;
31110030SAli.Saidi@ARM.com}
31210030SAli.Saidi@ARM.com
31310030SAli.Saidi@ARM.comvoid
31410030SAli.Saidi@ARM.comAtomicSimpleCPU::AtomicCPUDPort::recvFunctionalSnoop(PacketPtr pkt)
31510030SAli.Saidi@ARM.com{
31610030SAli.Saidi@ARM.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
31710030SAli.Saidi@ARM.com            pkt->cmdString());
31810030SAli.Saidi@ARM.com
31910529Smorr@cs.wisc.edu    // X86 ISA: Snooping an invalidation for monitor/mwait
32010529Smorr@cs.wisc.edu    AtomicSimpleCPU *cpu = (AtomicSimpleCPU *)(&owner);
32111148Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < cpu->numThreads; tid++) {
32211321Ssteve.reinhardt@amd.com        if (cpu->getCpuAddrMonitor(tid)->doMonitor(pkt)) {
32311151Smitch.hayenga@arm.com            cpu->wakeup(tid);
32411148Smitch.hayenga@arm.com        }
32510529Smorr@cs.wisc.edu    }
32610529Smorr@cs.wisc.edu
32710030SAli.Saidi@ARM.com    // if snoop invalidates, release any associated locks
32810030SAli.Saidi@ARM.com    if (pkt->isInvalidate()) {
32910030SAli.Saidi@ARM.com        DPRINTF(SimpleCPU, "received invalidation for addr:%#x\n",
33010030SAli.Saidi@ARM.com                pkt->getAddr());
33111147Smitch.hayenga@arm.com        for (auto &t_info : cpu->threadInfo) {
33211147Smitch.hayenga@arm.com            TheISA::handleLockedSnoop(t_info->thread, pkt, cacheBlockMask);
33311147Smitch.hayenga@arm.com        }
33410030SAli.Saidi@ARM.com    }
33510030SAli.Saidi@ARM.com}
33610030SAli.Saidi@ARM.com
33713954Sgiacomo.gabrielli@arm.combool
33813954Sgiacomo.gabrielli@arm.comAtomicSimpleCPU::genMemFragmentRequest(const RequestPtr& req, Addr frag_addr,
33913954Sgiacomo.gabrielli@arm.com                                       int size, Request::Flags flags,
34013954Sgiacomo.gabrielli@arm.com                                       const std::vector<bool>& byte_enable,
34113954Sgiacomo.gabrielli@arm.com                                       int& frag_size, int& size_left) const
34213954Sgiacomo.gabrielli@arm.com{
34313954Sgiacomo.gabrielli@arm.com    bool predicate = true;
34413954Sgiacomo.gabrielli@arm.com    Addr inst_addr = threadInfo[curThread]->thread->pcState().instAddr();
34513954Sgiacomo.gabrielli@arm.com
34613954Sgiacomo.gabrielli@arm.com    frag_size = std::min(
34713954Sgiacomo.gabrielli@arm.com        cacheLineSize() - addrBlockOffset(frag_addr, cacheLineSize()),
34813954Sgiacomo.gabrielli@arm.com        (Addr) size_left);
34913954Sgiacomo.gabrielli@arm.com    size_left -= frag_size;
35013954Sgiacomo.gabrielli@arm.com
35113954Sgiacomo.gabrielli@arm.com    if (!byte_enable.empty()) {
35213954Sgiacomo.gabrielli@arm.com        // Set up byte-enable mask for the current fragment
35313954Sgiacomo.gabrielli@arm.com        auto it_start = byte_enable.begin() + (size - (frag_size + size_left));
35413954Sgiacomo.gabrielli@arm.com        auto it_end = byte_enable.begin() + (size - size_left);
35513954Sgiacomo.gabrielli@arm.com        if (isAnyActiveElement(it_start, it_end)) {
35613954Sgiacomo.gabrielli@arm.com            req->setVirt(0, frag_addr, frag_size, flags, dataMasterId(),
35713954Sgiacomo.gabrielli@arm.com                         inst_addr);
35813954Sgiacomo.gabrielli@arm.com            req->setByteEnable(std::vector<bool>(it_start, it_end));
35913954Sgiacomo.gabrielli@arm.com        } else {
36013954Sgiacomo.gabrielli@arm.com            predicate = false;
36113954Sgiacomo.gabrielli@arm.com        }
36213954Sgiacomo.gabrielli@arm.com    } else {
36313954Sgiacomo.gabrielli@arm.com        req->setVirt(0, frag_addr, frag_size, flags, dataMasterId(),
36413954Sgiacomo.gabrielli@arm.com                     inst_addr);
36514219Sciro.santilli@arm.com        req->setByteEnable(std::vector<bool>());
36613954Sgiacomo.gabrielli@arm.com    }
36713954Sgiacomo.gabrielli@arm.com
36813954Sgiacomo.gabrielli@arm.com    return predicate;
36913954Sgiacomo.gabrielli@arm.com}
37013954Sgiacomo.gabrielli@arm.com
3712623SN/AFault
37211608Snikos.nikoleris@arm.comAtomicSimpleCPU::readMem(Addr addr, uint8_t * data, unsigned size,
37313954Sgiacomo.gabrielli@arm.com                         Request::Flags flags,
37413954Sgiacomo.gabrielli@arm.com                         const std::vector<bool>& byteEnable)
3752623SN/A{
37611147Smitch.hayenga@arm.com    SimpleExecContext& t_info = *threadInfo[curThread];
37711147Smitch.hayenga@arm.com    SimpleThread* thread = t_info.thread;
37811147Smitch.hayenga@arm.com
3793169Sstever@eecs.umich.edu    // use the CPU's statically allocated read request and packet objects
38012749Sgiacomo.travaglini@arm.com    const RequestPtr &req = data_read_req;
3812623SN/A
38210665SAli.Saidi@ARM.com    if (traceData)
38310665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
3842623SN/A
3854999Sgblack@eecs.umich.edu    dcache_latency = 0;
3864999Sgblack@eecs.umich.edu
38710024Sdam.sunwoo@arm.com    req->taskId(taskId());
38813954Sgiacomo.gabrielli@arm.com
38913954Sgiacomo.gabrielli@arm.com    Addr frag_addr = addr;
39013954Sgiacomo.gabrielli@arm.com    int frag_size = 0;
39113954Sgiacomo.gabrielli@arm.com    int size_left = size;
39213954Sgiacomo.gabrielli@arm.com    bool predicate;
39313954Sgiacomo.gabrielli@arm.com    Fault fault = NoFault;
39413954Sgiacomo.gabrielli@arm.com
3957520Sgblack@eecs.umich.edu    while (1) {
39613954Sgiacomo.gabrielli@arm.com        predicate = genMemFragmentRequest(req, frag_addr, size, flags,
39713954Sgiacomo.gabrielli@arm.com                                          byteEnable, frag_size, size_left);
3984999Sgblack@eecs.umich.edu
3994999Sgblack@eecs.umich.edu        // translate to physical address
40013954Sgiacomo.gabrielli@arm.com        if (predicate) {
40113954Sgiacomo.gabrielli@arm.com            fault = thread->dtb->translateAtomic(req, thread->getTC(),
40213954Sgiacomo.gabrielli@arm.com                                                 BaseTLB::Read);
40313954Sgiacomo.gabrielli@arm.com        }
4044999Sgblack@eecs.umich.edu
4054999Sgblack@eecs.umich.edu        // Now do the access.
40613954Sgiacomo.gabrielli@arm.com        if (predicate && fault == NoFault &&
40713954Sgiacomo.gabrielli@arm.com            !req->getFlags().isSet(Request::NO_ACCESS)) {
40810739Ssteve.reinhardt@amd.com            Packet pkt(req, Packet::makeReadCmd(req));
4097520Sgblack@eecs.umich.edu            pkt.dataStatic(data);
4104999Sgblack@eecs.umich.edu
41113012Sandreas.sandberg@arm.com            if (req->isMmappedIpr()) {
4124999Sgblack@eecs.umich.edu                dcache_latency += TheISA::handleIprRead(thread->getTC(), &pkt);
41313012Sandreas.sandberg@arm.com            } else {
41413012Sandreas.sandberg@arm.com                dcache_latency += sendPacket(dcachePort, &pkt);
4154999Sgblack@eecs.umich.edu            }
4164999Sgblack@eecs.umich.edu            dcache_access = true;
4175012Sgblack@eecs.umich.edu
4184999Sgblack@eecs.umich.edu            assert(!pkt.isError());
4194999Sgblack@eecs.umich.edu
4206102Sgblack@eecs.umich.edu            if (req->isLLSC()) {
4214999Sgblack@eecs.umich.edu                TheISA::handleLockedRead(thread, req);
4224999Sgblack@eecs.umich.edu            }
4234968Sacolyte@umich.edu        }
4244986Ssaidi@eecs.umich.edu
4254999Sgblack@eecs.umich.edu        //If there's a fault, return it
4266739Sgblack@eecs.umich.edu        if (fault != NoFault) {
4276739Sgblack@eecs.umich.edu            if (req->isPrefetch()) {
4286739Sgblack@eecs.umich.edu                return NoFault;
4296739Sgblack@eecs.umich.edu            } else {
4306739Sgblack@eecs.umich.edu                return fault;
4316739Sgblack@eecs.umich.edu            }
4326739Sgblack@eecs.umich.edu        }
4336739Sgblack@eecs.umich.edu
43413954Sgiacomo.gabrielli@arm.com        // If we don't need to access further cache lines, stop now.
43513954Sgiacomo.gabrielli@arm.com        if (size_left == 0) {
43610760Ssteve.reinhardt@amd.com            if (req->isLockedRMW() && fault == NoFault) {
4376078Sgblack@eecs.umich.edu                assert(!locked);
4386078Sgblack@eecs.umich.edu                locked = true;
4396078Sgblack@eecs.umich.edu            }
4404999Sgblack@eecs.umich.edu            return fault;
4414968Sacolyte@umich.edu        }
4423170Sstever@eecs.umich.edu
4434999Sgblack@eecs.umich.edu        /*
44413954Sgiacomo.gabrielli@arm.com         * Set up for accessing the next cache line.
4454999Sgblack@eecs.umich.edu         */
44613954Sgiacomo.gabrielli@arm.com        frag_addr += frag_size;
4474999Sgblack@eecs.umich.edu
4484999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
44913954Sgiacomo.gabrielli@arm.com        data += frag_size;
4502623SN/A    }
4512623SN/A}
4522623SN/A
45311303Ssteve.reinhardt@amd.comFault
45411608Snikos.nikoleris@arm.comAtomicSimpleCPU::writeMem(uint8_t *data, unsigned size, Addr addr,
45513954Sgiacomo.gabrielli@arm.com                          Request::Flags flags, uint64_t *res,
45613954Sgiacomo.gabrielli@arm.com                          const std::vector<bool>& byteEnable)
4572623SN/A{
45811147Smitch.hayenga@arm.com    SimpleExecContext& t_info = *threadInfo[curThread];
45911147Smitch.hayenga@arm.com    SimpleThread* thread = t_info.thread;
46010031SAli.Saidi@ARM.com    static uint8_t zero_array[64] = {};
46110031SAli.Saidi@ARM.com
46210031SAli.Saidi@ARM.com    if (data == NULL) {
46310031SAli.Saidi@ARM.com        assert(size <= 64);
46412355Snikos.nikoleris@arm.com        assert(flags & Request::STORE_NO_DATA);
46510031SAli.Saidi@ARM.com        // This must be a cache block cleaning request
46610031SAli.Saidi@ARM.com        data = zero_array;
46710031SAli.Saidi@ARM.com    }
46810031SAli.Saidi@ARM.com
4693169Sstever@eecs.umich.edu    // use the CPU's statically allocated write request and packet objects
47012749Sgiacomo.travaglini@arm.com    const RequestPtr &req = data_write_req;
4712623SN/A
47210665SAli.Saidi@ARM.com    if (traceData)
47310665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
4742623SN/A
4754999Sgblack@eecs.umich.edu    dcache_latency = 0;
4764999Sgblack@eecs.umich.edu
47710024Sdam.sunwoo@arm.com    req->taskId(taskId());
47813954Sgiacomo.gabrielli@arm.com
47913954Sgiacomo.gabrielli@arm.com    Addr frag_addr = addr;
48013954Sgiacomo.gabrielli@arm.com    int frag_size = 0;
48113954Sgiacomo.gabrielli@arm.com    int size_left = size;
48213954Sgiacomo.gabrielli@arm.com    int curr_frag_id = 0;
48313954Sgiacomo.gabrielli@arm.com    bool predicate;
48413954Sgiacomo.gabrielli@arm.com    Fault fault = NoFault;
48513954Sgiacomo.gabrielli@arm.com
48611321Ssteve.reinhardt@amd.com    while (1) {
48713954Sgiacomo.gabrielli@arm.com        predicate = genMemFragmentRequest(req, frag_addr, size, flags,
48813954Sgiacomo.gabrielli@arm.com                                          byteEnable, frag_size, size_left);
4894999Sgblack@eecs.umich.edu
4904999Sgblack@eecs.umich.edu        // translate to physical address
49113954Sgiacomo.gabrielli@arm.com        if (predicate)
49213954Sgiacomo.gabrielli@arm.com            fault = thread->dtb->translateAtomic(req, thread->getTC(),
49313954Sgiacomo.gabrielli@arm.com                                                 BaseTLB::Write);
4944999Sgblack@eecs.umich.edu
4954999Sgblack@eecs.umich.edu        // Now do the access.
49613954Sgiacomo.gabrielli@arm.com        if (predicate && fault == NoFault) {
4974999Sgblack@eecs.umich.edu            bool do_access = true;  // flag to suppress cache access
4984999Sgblack@eecs.umich.edu
4996102Sgblack@eecs.umich.edu            if (req->isLLSC()) {
50013954Sgiacomo.gabrielli@arm.com                assert(curr_frag_id == 0);
50113954Sgiacomo.gabrielli@arm.com                do_access =
50213954Sgiacomo.gabrielli@arm.com                    TheISA::handleLockedWrite(thread, req,
50313954Sgiacomo.gabrielli@arm.com                                              dcachePort.cacheBlockMask);
5044999Sgblack@eecs.umich.edu            } else if (req->isSwap()) {
50513954Sgiacomo.gabrielli@arm.com                assert(curr_frag_id == 0);
5064999Sgblack@eecs.umich.edu                if (req->isCondSwap()) {
5074999Sgblack@eecs.umich.edu                    assert(res);
5084999Sgblack@eecs.umich.edu                    req->setExtraData(*res);
5094999Sgblack@eecs.umich.edu                }
5104999Sgblack@eecs.umich.edu            }
5114999Sgblack@eecs.umich.edu
5126623Sgblack@eecs.umich.edu            if (do_access && !req->getFlags().isSet(Request::NO_ACCESS)) {
51312355Snikos.nikoleris@arm.com                Packet pkt(req, Packet::makeWriteCmd(req));
5147520Sgblack@eecs.umich.edu                pkt.dataStatic(data);
5154999Sgblack@eecs.umich.edu
5168105Sgblack@eecs.umich.edu                if (req->isMmappedIpr()) {
5174999Sgblack@eecs.umich.edu                    dcache_latency +=
5184999Sgblack@eecs.umich.edu                        TheISA::handleIprWrite(thread->getTC(), &pkt);
5194999Sgblack@eecs.umich.edu                } else {
52013012Sandreas.sandberg@arm.com                    dcache_latency += sendPacket(dcachePort, &pkt);
52111148Smitch.hayenga@arm.com
52211148Smitch.hayenga@arm.com                    // Notify other threads on this CPU of write
52311148Smitch.hayenga@arm.com                    threadSnoop(&pkt, curThread);
5244999Sgblack@eecs.umich.edu                }
5254999Sgblack@eecs.umich.edu                dcache_access = true;
5264999Sgblack@eecs.umich.edu                assert(!pkt.isError());
5274999Sgblack@eecs.umich.edu
5284999Sgblack@eecs.umich.edu                if (req->isSwap()) {
52913954Sgiacomo.gabrielli@arm.com                    assert(res && curr_frag_id == 0);
53013954Sgiacomo.gabrielli@arm.com                    memcpy(res, pkt.getConstPtr<uint8_t>(), size);
5314999Sgblack@eecs.umich.edu                }
5324999Sgblack@eecs.umich.edu            }
5334999Sgblack@eecs.umich.edu
5344999Sgblack@eecs.umich.edu            if (res && !req->isSwap()) {
5354999Sgblack@eecs.umich.edu                *res = req->getExtraData();
5364878Sstever@eecs.umich.edu            }
5374040Ssaidi@eecs.umich.edu        }
5384040Ssaidi@eecs.umich.edu
5394999Sgblack@eecs.umich.edu        //If there's a fault or we don't need to access a second cache line,
5404999Sgblack@eecs.umich.edu        //stop now.
54113954Sgiacomo.gabrielli@arm.com        if (fault != NoFault || size_left == 0)
5424999Sgblack@eecs.umich.edu        {
54310760Ssteve.reinhardt@amd.com            if (req->isLockedRMW() && fault == NoFault) {
54413954Sgiacomo.gabrielli@arm.com                assert(byteEnable.empty());
5456078Sgblack@eecs.umich.edu                locked = false;
5466078Sgblack@eecs.umich.edu            }
54711147Smitch.hayenga@arm.com
5486739Sgblack@eecs.umich.edu            if (fault != NoFault && req->isPrefetch()) {
5496739Sgblack@eecs.umich.edu                return NoFault;
5506739Sgblack@eecs.umich.edu            } else {
5516739Sgblack@eecs.umich.edu                return fault;
5526739Sgblack@eecs.umich.edu            }
5533170Sstever@eecs.umich.edu        }
5543170Sstever@eecs.umich.edu
5554999Sgblack@eecs.umich.edu        /*
55613954Sgiacomo.gabrielli@arm.com         * Set up for accessing the next cache line.
5574999Sgblack@eecs.umich.edu         */
55813954Sgiacomo.gabrielli@arm.com        frag_addr += frag_size;
5594999Sgblack@eecs.umich.edu
5604999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
56113954Sgiacomo.gabrielli@arm.com        data += frag_size;
56213954Sgiacomo.gabrielli@arm.com
56313954Sgiacomo.gabrielli@arm.com        curr_frag_id++;
5642623SN/A    }
5652623SN/A}
5662623SN/A
56713652Sqtt2@cornell.eduFault
56813652Sqtt2@cornell.eduAtomicSimpleCPU::amoMem(Addr addr, uint8_t* data, unsigned size,
56914297Sjordi.vaquero@metempsy.com                        Request::Flags flags, AtomicOpFunctorPtr amo_op)
57013652Sqtt2@cornell.edu{
57113652Sqtt2@cornell.edu    SimpleExecContext& t_info = *threadInfo[curThread];
57213652Sqtt2@cornell.edu    SimpleThread* thread = t_info.thread;
57313652Sqtt2@cornell.edu
57413652Sqtt2@cornell.edu    // use the CPU's statically allocated amo request and packet objects
57513652Sqtt2@cornell.edu    const RequestPtr &req = data_amo_req;
57613652Sqtt2@cornell.edu
57713652Sqtt2@cornell.edu    if (traceData)
57813652Sqtt2@cornell.edu        traceData->setMem(addr, size, flags);
57913652Sqtt2@cornell.edu
58013652Sqtt2@cornell.edu    //The address of the second part of this access if it needs to be split
58113652Sqtt2@cornell.edu    //across a cache line boundary.
58213652Sqtt2@cornell.edu    Addr secondAddr = roundDown(addr + size - 1, cacheLineSize());
58313652Sqtt2@cornell.edu
58413652Sqtt2@cornell.edu    // AMO requests that access across a cache line boundary are not
58513652Sqtt2@cornell.edu    // allowed since the cache does not guarantee AMO ops to be executed
58613652Sqtt2@cornell.edu    // atomically in two cache lines
58713652Sqtt2@cornell.edu    // For ISAs such as x86 that requires AMO operations to work on
58813652Sqtt2@cornell.edu    // accesses that cross cache-line boundaries, the cache needs to be
58913652Sqtt2@cornell.edu    // modified to support locking both cache lines to guarantee the
59013652Sqtt2@cornell.edu    // atomicity.
59113652Sqtt2@cornell.edu    if (secondAddr > addr) {
59213652Sqtt2@cornell.edu        panic("AMO request should not access across a cache line boundary\n");
59313652Sqtt2@cornell.edu    }
59413652Sqtt2@cornell.edu
59513652Sqtt2@cornell.edu    dcache_latency = 0;
59613652Sqtt2@cornell.edu
59713652Sqtt2@cornell.edu    req->taskId(taskId());
59813652Sqtt2@cornell.edu    req->setVirt(0, addr, size, flags, dataMasterId(),
59914297Sjordi.vaquero@metempsy.com                 thread->pcState().instAddr(), std::move(amo_op));
60013652Sqtt2@cornell.edu
60113652Sqtt2@cornell.edu    // translate to physical address
60213652Sqtt2@cornell.edu    Fault fault = thread->dtb->translateAtomic(req, thread->getTC(),
60313652Sqtt2@cornell.edu                                                      BaseTLB::Write);
60413652Sqtt2@cornell.edu
60513652Sqtt2@cornell.edu    // Now do the access.
60613652Sqtt2@cornell.edu    if (fault == NoFault && !req->getFlags().isSet(Request::NO_ACCESS)) {
60713652Sqtt2@cornell.edu        // We treat AMO accesses as Write accesses with SwapReq command
60813652Sqtt2@cornell.edu        // data will hold the return data of the AMO access
60913652Sqtt2@cornell.edu        Packet pkt(req, Packet::makeWriteCmd(req));
61013652Sqtt2@cornell.edu        pkt.dataStatic(data);
61113652Sqtt2@cornell.edu
61213652Sqtt2@cornell.edu        if (req->isMmappedIpr())
61313652Sqtt2@cornell.edu            dcache_latency += TheISA::handleIprRead(thread->getTC(), &pkt);
61413652Sqtt2@cornell.edu        else {
61513652Sqtt2@cornell.edu            dcache_latency += sendPacket(dcachePort, &pkt);
61613652Sqtt2@cornell.edu        }
61713652Sqtt2@cornell.edu
61813652Sqtt2@cornell.edu        dcache_access = true;
61913652Sqtt2@cornell.edu
62013652Sqtt2@cornell.edu        assert(!pkt.isError());
62113652Sqtt2@cornell.edu        assert(!req->isLLSC());
62213652Sqtt2@cornell.edu    }
62313652Sqtt2@cornell.edu
62413652Sqtt2@cornell.edu    if (fault != NoFault && req->isPrefetch()) {
62513652Sqtt2@cornell.edu        return NoFault;
62613652Sqtt2@cornell.edu    }
62713652Sqtt2@cornell.edu
62813652Sqtt2@cornell.edu    //If there's a fault and we're not doing prefetch, return it
62913652Sqtt2@cornell.edu    return fault;
63013652Sqtt2@cornell.edu}
6312623SN/A
6322623SN/Avoid
6332623SN/AAtomicSimpleCPU::tick()
6342623SN/A{
6354940Snate@binkert.org    DPRINTF(SimpleCPU, "Tick\n");
6364940Snate@binkert.org
63711147Smitch.hayenga@arm.com    // Change thread if multi-threaded
63811147Smitch.hayenga@arm.com    swapActiveThread();
63911147Smitch.hayenga@arm.com
64011147Smitch.hayenga@arm.com    // Set memroy request ids to current thread
64111147Smitch.hayenga@arm.com    if (numThreads > 1) {
64211148Smitch.hayenga@arm.com        ContextID cid = threadContexts[curThread]->contextId();
64311148Smitch.hayenga@arm.com
64412749Sgiacomo.travaglini@arm.com        ifetch_req->setContext(cid);
64512749Sgiacomo.travaglini@arm.com        data_read_req->setContext(cid);
64612749Sgiacomo.travaglini@arm.com        data_write_req->setContext(cid);
64713652Sqtt2@cornell.edu        data_amo_req->setContext(cid);
64811147Smitch.hayenga@arm.com    }
64911147Smitch.hayenga@arm.com
65011147Smitch.hayenga@arm.com    SimpleExecContext& t_info = *threadInfo[curThread];
65111147Smitch.hayenga@arm.com    SimpleThread* thread = t_info.thread;
65211147Smitch.hayenga@arm.com
6535487Snate@binkert.org    Tick latency = 0;
6542623SN/A
6556078Sgblack@eecs.umich.edu    for (int i = 0; i < width || locked; ++i) {
6562623SN/A        numCycles++;
65712284Sjose.marinho@arm.com        updateCycleCounters(BaseCPU::CPU_STATE_ON);
6582623SN/A
65910596Sgabeblack@google.com        if (!curStaticInst || !curStaticInst->isDelayedCommit()) {
6603387Sgblack@eecs.umich.edu            checkForInterrupts();
66110596Sgabeblack@google.com            checkPcEventQueue();
66210596Sgabeblack@google.com        }
6632626SN/A
6648143SAli.Saidi@ARM.com        // We must have just got suspended by a PC event
6659443SAndreas.Sandberg@ARM.com        if (_status == Idle) {
6669443SAndreas.Sandberg@ARM.com            tryCompleteDrain();
6678143SAli.Saidi@ARM.com            return;
6689443SAndreas.Sandberg@ARM.com        }
6695348Ssaidi@eecs.umich.edu
6705669Sgblack@eecs.umich.edu        Fault fault = NoFault;
6715669Sgblack@eecs.umich.edu
6727720Sgblack@eecs.umich.edu        TheISA::PCState pcState = thread->pcState();
6737720Sgblack@eecs.umich.edu
6747720Sgblack@eecs.umich.edu        bool needToFetch = !isRomMicroPC(pcState.microPC()) &&
6757720Sgblack@eecs.umich.edu                           !curMacroStaticInst;
6767720Sgblack@eecs.umich.edu        if (needToFetch) {
67712749Sgiacomo.travaglini@arm.com            ifetch_req->taskId(taskId());
67812749Sgiacomo.travaglini@arm.com            setupFetchRequest(ifetch_req);
67912749Sgiacomo.travaglini@arm.com            fault = thread->itb->translateAtomic(ifetch_req, thread->getTC(),
6806023Snate@binkert.org                                                 BaseTLB::Execute);
6815894Sgblack@eecs.umich.edu        }
6822623SN/A
6832623SN/A        if (fault == NoFault) {
6844182Sgblack@eecs.umich.edu            Tick icache_latency = 0;
6854182Sgblack@eecs.umich.edu            bool icache_access = false;
6864182Sgblack@eecs.umich.edu            dcache_access = false; // assume no dcache access
6872662Sstever@eecs.umich.edu
6887720Sgblack@eecs.umich.edu            if (needToFetch) {
6899023Sgblack@eecs.umich.edu                // This is commented out because the decoder would act like
6905694Sgblack@eecs.umich.edu                // a tiny cache otherwise. It wouldn't be flushed when needed
6915694Sgblack@eecs.umich.edu                // like the I cache. It should be flushed, and when that works
6925694Sgblack@eecs.umich.edu                // this code should be uncommented.
6935669Sgblack@eecs.umich.edu                //Fetch more instruction memory if necessary
69411321Ssteve.reinhardt@amd.com                //if (decoder.needMoreBytes())
6955669Sgblack@eecs.umich.edu                //{
6965669Sgblack@eecs.umich.edu                    icache_access = true;
69712749Sgiacomo.travaglini@arm.com                    Packet ifetch_pkt = Packet(ifetch_req, MemCmd::ReadReq);
6985669Sgblack@eecs.umich.edu                    ifetch_pkt.dataStatic(&inst);
6992623SN/A
70013012Sandreas.sandberg@arm.com                    icache_latency = sendPacket(icachePort, &ifetch_pkt);
7014968Sacolyte@umich.edu
7025669Sgblack@eecs.umich.edu                    assert(!ifetch_pkt.isError());
7034968Sacolyte@umich.edu
7045669Sgblack@eecs.umich.edu                    // ifetch_req is initialized to read the instruction directly
7055669Sgblack@eecs.umich.edu                    // into the CPU object's inst field.
7065669Sgblack@eecs.umich.edu                //}
7075669Sgblack@eecs.umich.edu            }
7084182Sgblack@eecs.umich.edu
7092623SN/A            preExecute();
7103814Ssaidi@eecs.umich.edu
71111877Sbrandon.potter@amd.com            Tick stall_ticks = 0;
7125001Sgblack@eecs.umich.edu            if (curStaticInst) {
71311147Smitch.hayenga@arm.com                fault = curStaticInst->execute(&t_info, traceData);
7144998Sgblack@eecs.umich.edu
7154998Sgblack@eecs.umich.edu                // keep an instruction count
71610381Sdam.sunwoo@arm.com                if (fault == NoFault) {
7174998Sgblack@eecs.umich.edu                    countInst();
71810651Snikos.nikoleris@gmail.com                    ppCommit->notify(std::make_pair(thread, curStaticInst));
71910381Sdam.sunwoo@arm.com                }
7207655Sali.saidi@arm.com                else if (traceData && !DTRACE(ExecFaulting)) {
7215001Sgblack@eecs.umich.edu                    delete traceData;
7225001Sgblack@eecs.umich.edu                    traceData = NULL;
7235001Sgblack@eecs.umich.edu                }
7244998Sgblack@eecs.umich.edu
72512710Sgiacomo.travaglini@arm.com                if (fault != NoFault &&
72612710Sgiacomo.travaglini@arm.com                    dynamic_pointer_cast<SyscallRetryFault>(fault)) {
72711877Sbrandon.potter@amd.com                    // Retry execution of system calls after a delay.
72811877Sbrandon.potter@amd.com                    // Prevents immediate re-execution since conditions which
72911877Sbrandon.potter@amd.com                    // caused the retry are unlikely to change every tick.
73011877Sbrandon.potter@amd.com                    stall_ticks += clockEdge(syscallRetryLatency) - curTick();
73111877Sbrandon.potter@amd.com                }
73211877Sbrandon.potter@amd.com
7334182Sgblack@eecs.umich.edu                postExecute();
7344182Sgblack@eecs.umich.edu            }
7352623SN/A
7363814Ssaidi@eecs.umich.edu            // @todo remove me after debugging with legion done
7374539Sgblack@eecs.umich.edu            if (curStaticInst && (!curStaticInst->isMicroop() ||
7384539Sgblack@eecs.umich.edu                        curStaticInst->isFirstMicroop()))
7393814Ssaidi@eecs.umich.edu                instCnt++;
7403814Ssaidi@eecs.umich.edu
7415487Snate@binkert.org            if (simulate_inst_stalls && icache_access)
7425487Snate@binkert.org                stall_ticks += icache_latency;
7435487Snate@binkert.org
7445487Snate@binkert.org            if (simulate_data_stalls && dcache_access)
7455487Snate@binkert.org                stall_ticks += dcache_latency;
7465487Snate@binkert.org
7475487Snate@binkert.org            if (stall_ticks) {
7489180Sandreas.hansson@arm.com                // the atomic cpu does its accounting in ticks, so
7499180Sandreas.hansson@arm.com                // keep counting in ticks but round to the clock
7509180Sandreas.hansson@arm.com                // period
7519180Sandreas.hansson@arm.com                latency += divCeil(stall_ticks, clockPeriod()) *
7529180Sandreas.hansson@arm.com                    clockPeriod();
7532623SN/A            }
7542623SN/A
7552623SN/A        }
75611321Ssteve.reinhardt@amd.com        if (fault != NoFault || !t_info.stayAtPC)
7574182Sgblack@eecs.umich.edu            advancePC(fault);
7582623SN/A    }
7592623SN/A
7609443SAndreas.Sandberg@ARM.com    if (tryCompleteDrain())
7619443SAndreas.Sandberg@ARM.com        return;
7629443SAndreas.Sandberg@ARM.com
7635487Snate@binkert.org    // instruction takes at least one cycle
7649179Sandreas.hansson@arm.com    if (latency < clockPeriod())
7659179Sandreas.hansson@arm.com        latency = clockPeriod();
7665487Snate@binkert.org
7672626SN/A    if (_status != Idle)
76811147Smitch.hayenga@arm.com        reschedule(tickEvent, curTick() + latency, true);
7692623SN/A}
7702623SN/A
77110381Sdam.sunwoo@arm.comvoid
77210381Sdam.sunwoo@arm.comAtomicSimpleCPU::regProbePoints()
77310381Sdam.sunwoo@arm.com{
77410464SAndreas.Sandberg@ARM.com    BaseCPU::regProbePoints();
77510464SAndreas.Sandberg@ARM.com
77610381Sdam.sunwoo@arm.com    ppCommit = new ProbePointArg<pair<SimpleThread*, const StaticInstPtr>>
77710381Sdam.sunwoo@arm.com                                (getProbeManager(), "Commit");
77810381Sdam.sunwoo@arm.com}
7792623SN/A
7805315Sstever@gmail.comvoid
7815315Sstever@gmail.comAtomicSimpleCPU::printAddr(Addr a)
7825315Sstever@gmail.com{
7835315Sstever@gmail.com    dcachePort.printAddr(a);
7845315Sstever@gmail.com}
7855315Sstever@gmail.com
7862623SN/A////////////////////////////////////////////////////////////////////////
7872623SN/A//
7882623SN/A//  AtomicSimpleCPU Simulation Object
7892623SN/A//
7904762Snate@binkert.orgAtomicSimpleCPU *
7914762Snate@binkert.orgAtomicSimpleCPUParams::create()
7922623SN/A{
7935529Snate@binkert.org    return new AtomicSimpleCPU(this);
7942623SN/A}
795