rename_impl.hh revision 2980
11689SN/A/*
22329SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
31689SN/A * All rights reserved.
41689SN/A *
51689SN/A * Redistribution and use in source and binary forms, with or without
61689SN/A * modification, are permitted provided that the following conditions are
71689SN/A * met: redistributions of source code must retain the above copyright
81689SN/A * notice, this list of conditions and the following disclaimer;
91689SN/A * redistributions in binary form must reproduce the above copyright
101689SN/A * notice, this list of conditions and the following disclaimer in the
111689SN/A * documentation and/or other materials provided with the distribution;
121689SN/A * neither the name of the copyright holders nor the names of its
131689SN/A * contributors may be used to endorse or promote products derived from
141689SN/A * this software without specific prior written permission.
151689SN/A *
161689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
171689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
181689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
191689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
201689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
211689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
221689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
231689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
241689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
251689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
261689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
292935Sksewell@umich.edu *          Korey Sewell
301689SN/A */
311689SN/A
321060SN/A#include <list>
331060SN/A
341858SN/A#include "config/full_system.hh"
351717SN/A#include "cpu/o3/rename.hh"
361060SN/A
371061SN/Atemplate <class Impl>
382292SN/ADefaultRename<Impl>::DefaultRename(Params *params)
392292SN/A    : iewToRenameDelay(params->iewToRenameDelay),
402292SN/A      decodeToRenameDelay(params->decodeToRenameDelay),
412292SN/A      commitToRenameDelay(params->commitToRenameDelay),
422292SN/A      renameWidth(params->renameWidth),
432292SN/A      commitWidth(params->commitWidth),
442292SN/A      numThreads(params->numberOfThreads)
451060SN/A{
462292SN/A    _status = Inactive;
472292SN/A
482292SN/A    for (int i=0; i< numThreads; i++) {
492292SN/A        renameStatus[i] = Idle;
502292SN/A
512292SN/A        freeEntries[i].iqEntries = 0;
522292SN/A        freeEntries[i].lsqEntries = 0;
532292SN/A        freeEntries[i].robEntries = 0;
542292SN/A
552292SN/A        stalls[i].iew = false;
562292SN/A        stalls[i].commit = false;
572301SN/A        serializeInst[i] = NULL;
582292SN/A
592292SN/A        instsInProgress[i] = 0;
602292SN/A
612292SN/A        emptyROB[i] = true;
622292SN/A
632292SN/A        serializeOnNextInst[i] = false;
642292SN/A    }
652292SN/A
662292SN/A    // @todo: Make into a parameter.
672292SN/A    skidBufferMax = (2 * (iewToRenameDelay * params->decodeWidth)) + renameWidth;
682292SN/A}
692292SN/A
702292SN/Atemplate <class Impl>
712292SN/Astd::string
722292SN/ADefaultRename<Impl>::name() const
732292SN/A{
742292SN/A    return cpu->name() + ".rename";
751060SN/A}
761060SN/A
771061SN/Atemplate <class Impl>
781060SN/Avoid
792292SN/ADefaultRename<Impl>::regStats()
801062SN/A{
811062SN/A    renameSquashCycles
822301SN/A        .name(name() + ".RENAME:SquashCycles")
831062SN/A        .desc("Number of cycles rename is squashing")
841062SN/A        .prereq(renameSquashCycles);
851062SN/A    renameIdleCycles
862301SN/A        .name(name() + ".RENAME:IdleCycles")
871062SN/A        .desc("Number of cycles rename is idle")
881062SN/A        .prereq(renameIdleCycles);
891062SN/A    renameBlockCycles
902301SN/A        .name(name() + ".RENAME:BlockCycles")
911062SN/A        .desc("Number of cycles rename is blocking")
921062SN/A        .prereq(renameBlockCycles);
932301SN/A    renameSerializeStallCycles
942301SN/A        .name(name() + ".RENAME:serializeStallCycles")
952301SN/A        .desc("count of cycles rename stalled for serializing inst")
962301SN/A        .flags(Stats::total);
972292SN/A    renameRunCycles
982301SN/A        .name(name() + ".RENAME:RunCycles")
992292SN/A        .desc("Number of cycles rename is running")
1002292SN/A        .prereq(renameIdleCycles);
1011062SN/A    renameUnblockCycles
1022301SN/A        .name(name() + ".RENAME:UnblockCycles")
1031062SN/A        .desc("Number of cycles rename is unblocking")
1041062SN/A        .prereq(renameUnblockCycles);
1051062SN/A    renameRenamedInsts
1062301SN/A        .name(name() + ".RENAME:RenamedInsts")
1071062SN/A        .desc("Number of instructions processed by rename")
1081062SN/A        .prereq(renameRenamedInsts);
1091062SN/A    renameSquashedInsts
1102301SN/A        .name(name() + ".RENAME:SquashedInsts")
1111062SN/A        .desc("Number of squashed instructions processed by rename")
1121062SN/A        .prereq(renameSquashedInsts);
1131062SN/A    renameROBFullEvents
1142301SN/A        .name(name() + ".RENAME:ROBFullEvents")
1152292SN/A        .desc("Number of times rename has blocked due to ROB full")
1161062SN/A        .prereq(renameROBFullEvents);
1171062SN/A    renameIQFullEvents
1182301SN/A        .name(name() + ".RENAME:IQFullEvents")
1192292SN/A        .desc("Number of times rename has blocked due to IQ full")
1201062SN/A        .prereq(renameIQFullEvents);
1212292SN/A    renameLSQFullEvents
1222301SN/A        .name(name() + ".RENAME:LSQFullEvents")
1232292SN/A        .desc("Number of times rename has blocked due to LSQ full")
1242292SN/A        .prereq(renameLSQFullEvents);
1251062SN/A    renameFullRegistersEvents
1262301SN/A        .name(name() + ".RENAME:FullRegisterEvents")
1271062SN/A        .desc("Number of times there has been no free registers")
1281062SN/A        .prereq(renameFullRegistersEvents);
1291062SN/A    renameRenamedOperands
1302301SN/A        .name(name() + ".RENAME:RenamedOperands")
1311062SN/A        .desc("Number of destination operands rename has renamed")
1321062SN/A        .prereq(renameRenamedOperands);
1331062SN/A    renameRenameLookups
1342301SN/A        .name(name() + ".RENAME:RenameLookups")
1351062SN/A        .desc("Number of register rename lookups that rename has made")
1361062SN/A        .prereq(renameRenameLookups);
1371062SN/A    renameCommittedMaps
1382301SN/A        .name(name() + ".RENAME:CommittedMaps")
1391062SN/A        .desc("Number of HB maps that are committed")
1401062SN/A        .prereq(renameCommittedMaps);
1411062SN/A    renameUndoneMaps
1422301SN/A        .name(name() + ".RENAME:UndoneMaps")
1431062SN/A        .desc("Number of HB maps that are undone due to squashing")
1441062SN/A        .prereq(renameUndoneMaps);
1452301SN/A    renamedSerializing
1462301SN/A        .name(name() + ".RENAME:serializingInsts")
1472301SN/A        .desc("count of serializing insts renamed")
1482301SN/A        .flags(Stats::total)
1492301SN/A        ;
1502301SN/A    renamedTempSerializing
1512301SN/A        .name(name() + ".RENAME:tempSerializingInsts")
1522301SN/A        .desc("count of temporary serializing insts renamed")
1532301SN/A        .flags(Stats::total)
1542301SN/A        ;
1552307SN/A    renameSkidInsts
1562307SN/A        .name(name() + ".RENAME:skidInsts")
1572307SN/A        .desc("count of insts added to the skid buffer")
1582307SN/A        .flags(Stats::total)
1592307SN/A        ;
1601062SN/A}
1611062SN/A
1621062SN/Atemplate <class Impl>
1631062SN/Avoid
1642733Sktlim@umich.eduDefaultRename<Impl>::setCPU(O3CPU *cpu_ptr)
1651060SN/A{
1662292SN/A    DPRINTF(Rename, "Setting CPU pointer.\n");
1671060SN/A    cpu = cpu_ptr;
1681060SN/A}
1691060SN/A
1701061SN/Atemplate <class Impl>
1711060SN/Avoid
1722292SN/ADefaultRename<Impl>::setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr)
1731060SN/A{
1742292SN/A    DPRINTF(Rename, "Setting time buffer pointer.\n");
1751060SN/A    timeBuffer = tb_ptr;
1761060SN/A
1771060SN/A    // Setup wire to read information from time buffer, from IEW stage.
1781060SN/A    fromIEW = timeBuffer->getWire(-iewToRenameDelay);
1791060SN/A
1801060SN/A    // Setup wire to read infromation from time buffer, from commit stage.
1811060SN/A    fromCommit = timeBuffer->getWire(-commitToRenameDelay);
1821060SN/A
1831060SN/A    // Setup wire to write information to previous stages.
1841060SN/A    toDecode = timeBuffer->getWire(0);
1851060SN/A}
1861060SN/A
1871061SN/Atemplate <class Impl>
1881060SN/Avoid
1892292SN/ADefaultRename<Impl>::setRenameQueue(TimeBuffer<RenameStruct> *rq_ptr)
1901060SN/A{
1912292SN/A    DPRINTF(Rename, "Setting rename queue pointer.\n");
1921060SN/A    renameQueue = rq_ptr;
1931060SN/A
1941060SN/A    // Setup wire to write information to future stages.
1951060SN/A    toIEW = renameQueue->getWire(0);
1961060SN/A}
1971060SN/A
1981061SN/Atemplate <class Impl>
1991060SN/Avoid
2002292SN/ADefaultRename<Impl>::setDecodeQueue(TimeBuffer<DecodeStruct> *dq_ptr)
2011060SN/A{
2022292SN/A    DPRINTF(Rename, "Setting decode queue pointer.\n");
2031060SN/A    decodeQueue = dq_ptr;
2041060SN/A
2051060SN/A    // Setup wire to get information from decode.
2061060SN/A    fromDecode = decodeQueue->getWire(-decodeToRenameDelay);
2071060SN/A}
2081060SN/A
2091061SN/Atemplate <class Impl>
2101060SN/Avoid
2112292SN/ADefaultRename<Impl>::initStage()
2121060SN/A{
2132329SN/A    // Grab the number of free entries directly from the stages.
2142292SN/A    for (int tid=0; tid < numThreads; tid++) {
2152292SN/A        freeEntries[tid].iqEntries = iew_ptr->instQueue.numFreeEntries(tid);
2162292SN/A        freeEntries[tid].lsqEntries = iew_ptr->ldstQueue.numFreeEntries(tid);
2172292SN/A        freeEntries[tid].robEntries = commit_ptr->numROBFreeEntries(tid);
2182292SN/A        emptyROB[tid] = true;
2192292SN/A    }
2201060SN/A}
2211060SN/A
2222292SN/Atemplate<class Impl>
2232292SN/Avoid
2242980Sgblack@eecs.umich.eduDefaultRename<Impl>::setActiveThreads(std::list<unsigned> *at_ptr)
2252292SN/A{
2262292SN/A    DPRINTF(Rename, "Setting active threads list pointer.\n");
2272292SN/A    activeThreads = at_ptr;
2282292SN/A}
2292292SN/A
2302292SN/A
2311061SN/Atemplate <class Impl>
2321060SN/Avoid
2332292SN/ADefaultRename<Impl>::setRenameMap(RenameMap rm_ptr[])
2341060SN/A{
2352292SN/A    DPRINTF(Rename, "Setting rename map pointers.\n");
2361060SN/A
2372292SN/A    for (int i=0; i<numThreads; i++) {
2382292SN/A        renameMap[i] = &rm_ptr[i];
2391060SN/A    }
2401060SN/A}
2411060SN/A
2421061SN/Atemplate <class Impl>
2431060SN/Avoid
2442292SN/ADefaultRename<Impl>::setFreeList(FreeList *fl_ptr)
2451060SN/A{
2462292SN/A    DPRINTF(Rename, "Setting free list pointer.\n");
2472292SN/A    freeList = fl_ptr;
2482292SN/A}
2491060SN/A
2502292SN/Atemplate<class Impl>
2512292SN/Avoid
2522292SN/ADefaultRename<Impl>::setScoreboard(Scoreboard *_scoreboard)
2532292SN/A{
2542292SN/A    DPRINTF(Rename, "Setting scoreboard pointer.\n");
2552292SN/A    scoreboard = _scoreboard;
2561060SN/A}
2571060SN/A
2581061SN/Atemplate <class Impl>
2592863Sktlim@umich.edubool
2602843Sktlim@umich.eduDefaultRename<Impl>::drain()
2611060SN/A{
2622348SN/A    // Rename is ready to switch out at any time.
2632843Sktlim@umich.edu    cpu->signalDrained();
2642863Sktlim@umich.edu    return true;
2652316SN/A}
2661060SN/A
2672316SN/Atemplate <class Impl>
2682316SN/Avoid
2692843Sktlim@umich.eduDefaultRename<Impl>::switchOut()
2702316SN/A{
2712348SN/A    // Clear any state, fix up the rename map.
2722307SN/A    for (int i = 0; i < numThreads; i++) {
2732980Sgblack@eecs.umich.edu        typename std::list<RenameHistory>::iterator hb_it =
2742980Sgblack@eecs.umich.edu            historyBuffer[i].begin();
2752307SN/A
2762307SN/A        while (!historyBuffer[i].empty()) {
2772307SN/A            assert(hb_it != historyBuffer[i].end());
2782307SN/A
2792307SN/A            DPRINTF(Rename, "[tid:%u]: Removing history entry with sequence "
2802307SN/A                    "number %i.\n", i, (*hb_it).instSeqNum);
2812307SN/A
2822307SN/A            // Tell the rename map to set the architected register to the
2832307SN/A            // previous physical register that it was renamed to.
2842307SN/A            renameMap[i]->setEntry(hb_it->archReg, hb_it->prevPhysReg);
2852307SN/A
2862307SN/A            // Put the renamed physical register back on the free list.
2872307SN/A            freeList->addReg(hb_it->newPhysReg);
2882307SN/A
2892307SN/A            historyBuffer[i].erase(hb_it++);
2902307SN/A        }
2912307SN/A        insts[i].clear();
2922307SN/A        skidBuffer[i].clear();
2931060SN/A    }
2941060SN/A}
2951060SN/A
2961061SN/Atemplate <class Impl>
2971060SN/Avoid
2982307SN/ADefaultRename<Impl>::takeOverFrom()
2991060SN/A{
3002307SN/A    _status = Inactive;
3012307SN/A    initStage();
3021060SN/A
3032329SN/A    // Reset all state prior to taking over from the other CPU.
3042307SN/A    for (int i=0; i< numThreads; i++) {
3052307SN/A        renameStatus[i] = Idle;
3061060SN/A
3072307SN/A        stalls[i].iew = false;
3082307SN/A        stalls[i].commit = false;
3092307SN/A        serializeInst[i] = NULL;
3102307SN/A
3112307SN/A        instsInProgress[i] = 0;
3122307SN/A
3132307SN/A        emptyROB[i] = true;
3142307SN/A
3152307SN/A        serializeOnNextInst[i] = false;
3162307SN/A    }
3172307SN/A}
3182307SN/A
3192307SN/Atemplate <class Impl>
3202307SN/Avoid
3212935Sksewell@umich.eduDefaultRename<Impl>::squash(const InstSeqNum &squash_seq_num, unsigned tid)
3221858SN/A{
3232292SN/A    DPRINTF(Rename, "[tid:%u]: Squashing instructions.\n",tid);
3241858SN/A
3252292SN/A    // Clear the stall signal if rename was blocked or unblocking before.
3262292SN/A    // If it still needs to block, the blocking should happen the next
3272292SN/A    // cycle and there should be space to hold everything due to the squash.
3282292SN/A    if (renameStatus[tid] == Blocked ||
3292292SN/A        renameStatus[tid] == Unblocking ||
3302301SN/A        renameStatus[tid] == SerializeStall) {
3312698Sktlim@umich.edu
3322292SN/A        toDecode->renameUnblock[tid] = 1;
3332698Sktlim@umich.edu
3342301SN/A        serializeInst[tid] = NULL;
3352292SN/A    }
3362292SN/A
3372292SN/A    // Set the status to Squashing.
3382292SN/A    renameStatus[tid] = Squashing;
3392292SN/A
3402329SN/A    // Squash any instructions from decode.
3412292SN/A    unsigned squashCount = 0;
3422292SN/A
3432292SN/A    for (int i=0; i<fromDecode->size; i++) {
3442935Sksewell@umich.edu        if (fromDecode->insts[i]->threadNumber == tid &&
3452935Sksewell@umich.edu            fromDecode->insts[i]->seqNum > squash_seq_num) {
3462731Sktlim@umich.edu            fromDecode->insts[i]->setSquashed();
3472292SN/A            wroteToTimeBuffer = true;
3482292SN/A            squashCount++;
3492292SN/A        }
3502935Sksewell@umich.edu
3512292SN/A    }
3522292SN/A
3532935Sksewell@umich.edu    // Clear the instruction list and skid buffer in case they have any
3542935Sksewell@umich.edu    // insts in them. Since we support multiple ISAs, we cant just:
3552935Sksewell@umich.edu    // "insts[tid].clear();" or "skidBuffer[tid].clear()" since there is
3562935Sksewell@umich.edu    // a possible delay slot inst for different architectures
3572935Sksewell@umich.edu    // insts[tid].clear();
3582935Sksewell@umich.edu#if THE_ISA == ALPHA_ISA
3592292SN/A    insts[tid].clear();
3602935Sksewell@umich.edu#else
3612935Sksewell@umich.edu    DPRINTF(Rename, "[tid:%i] Squashing incoming decode instructions until "
3622935Sksewell@umich.edu            "[sn:%i].\n",tid, squash_seq_num);
3632935Sksewell@umich.edu    ListIt ilist_it = insts[tid].begin();
3642935Sksewell@umich.edu    while (ilist_it != insts[tid].end()) {
3652935Sksewell@umich.edu        if ((*ilist_it)->seqNum > squash_seq_num) {
3662935Sksewell@umich.edu            (*ilist_it)->setSquashed();
3672935Sksewell@umich.edu            DPRINTF(Rename, "Squashing incoming decode instruction, "
3682935Sksewell@umich.edu                    "[tid:%i] [sn:%i] PC %08p.\n", tid, (*ilist_it)->seqNum, (*ilist_it)->PC);
3692935Sksewell@umich.edu        }
3702935Sksewell@umich.edu        ilist_it++;
3712935Sksewell@umich.edu    }
3722935Sksewell@umich.edu#endif
3732292SN/A
3742292SN/A    // Clear the skid buffer in case it has any data in it.
3752935Sksewell@umich.edu    // See comments above.
3762935Sksewell@umich.edu    //     skidBuffer[tid].clear();
3772935Sksewell@umich.edu#if THE_ISA == ALPHA_ISA
3782292SN/A    skidBuffer[tid].clear();
3792935Sksewell@umich.edu#else
3802935Sksewell@umich.edu    DPRINTF(Rename, "[tid:%i] Squashing incoming skidbuffer instructions "
3812935Sksewell@umich.edu            "until [sn:%i].\n", tid, squash_seq_num);
3822935Sksewell@umich.edu    ListIt slist_it = skidBuffer[tid].begin();
3832935Sksewell@umich.edu    while (slist_it != skidBuffer[tid].end()) {
3842935Sksewell@umich.edu        if ((*slist_it)->seqNum > squash_seq_num) {
3852935Sksewell@umich.edu            (*slist_it)->setSquashed();
3862935Sksewell@umich.edu            DPRINTF(Rename, "Squashing skidbuffer instruction, [tid:%i] [sn:%i]"
3872935Sksewell@umich.edu                    "PC %08p.\n", tid, (*slist_it)->seqNum, (*slist_it)->PC);
3882935Sksewell@umich.edu        }
3892935Sksewell@umich.edu        slist_it++;
3902935Sksewell@umich.edu    }
3912935Sksewell@umich.edu#endif
3922935Sksewell@umich.edu    doSquash(squash_seq_num, tid);
3932292SN/A}
3942292SN/A
3952292SN/Atemplate <class Impl>
3962292SN/Avoid
3972292SN/ADefaultRename<Impl>::tick()
3982292SN/A{
3992292SN/A    wroteToTimeBuffer = false;
4002292SN/A
4012292SN/A    blockThisCycle = false;
4022292SN/A
4032292SN/A    bool status_change = false;
4042292SN/A
4052292SN/A    toIEWIndex = 0;
4062292SN/A
4072292SN/A    sortInsts();
4082292SN/A
4092980Sgblack@eecs.umich.edu    std::list<unsigned>::iterator threads = (*activeThreads).begin();
4102292SN/A
4112292SN/A    // Check stall and squash signals.
4122292SN/A    while (threads != (*activeThreads).end()) {
4132292SN/A        unsigned tid = *threads++;
4142292SN/A
4152292SN/A        DPRINTF(Rename, "Processing [tid:%i]\n", tid);
4162292SN/A
4172292SN/A        status_change = checkSignalsAndUpdate(tid) || status_change;
4182292SN/A
4192292SN/A        rename(status_change, tid);
4202292SN/A    }
4212292SN/A
4222292SN/A    if (status_change) {
4232292SN/A        updateStatus();
4242292SN/A    }
4252292SN/A
4262292SN/A    if (wroteToTimeBuffer) {
4272292SN/A        DPRINTF(Activity, "Activity this cycle.\n");
4282292SN/A        cpu->activityThisCycle();
4292292SN/A    }
4302292SN/A
4312292SN/A    threads = (*activeThreads).begin();
4322292SN/A
4332292SN/A    while (threads != (*activeThreads).end()) {
4342292SN/A        unsigned tid = *threads++;
4352292SN/A
4362292SN/A        // If we committed this cycle then doneSeqNum will be > 0
4372292SN/A        if (fromCommit->commitInfo[tid].doneSeqNum != 0 &&
4382292SN/A            !fromCommit->commitInfo[tid].squash &&
4392292SN/A            renameStatus[tid] != Squashing) {
4402292SN/A
4412292SN/A            removeFromHistory(fromCommit->commitInfo[tid].doneSeqNum,
4422292SN/A                                  tid);
4432292SN/A        }
4442292SN/A    }
4452292SN/A
4462292SN/A    // @todo: make into updateProgress function
4472292SN/A    for (int tid=0; tid < numThreads; tid++) {
4482292SN/A        instsInProgress[tid] -= fromIEW->iewInfo[tid].dispatched;
4492292SN/A
4502292SN/A        assert(instsInProgress[tid] >=0);
4512292SN/A    }
4522292SN/A
4532292SN/A}
4542292SN/A
4552292SN/Atemplate<class Impl>
4562292SN/Avoid
4572292SN/ADefaultRename<Impl>::rename(bool &status_change, unsigned tid)
4582292SN/A{
4592292SN/A    // If status is Running or idle,
4602292SN/A    //     call renameInsts()
4612292SN/A    // If status is Unblocking,
4622292SN/A    //     buffer any instructions coming from decode
4632292SN/A    //     continue trying to empty skid buffer
4642292SN/A    //     check if stall conditions have passed
4652292SN/A
4662292SN/A    if (renameStatus[tid] == Blocked) {
4672292SN/A        ++renameBlockCycles;
4682292SN/A    } else if (renameStatus[tid] == Squashing) {
4692292SN/A        ++renameSquashCycles;
4702301SN/A    } else if (renameStatus[tid] == SerializeStall) {
4712301SN/A        ++renameSerializeStallCycles;
4722292SN/A    }
4732292SN/A
4742292SN/A    if (renameStatus[tid] == Running ||
4752292SN/A        renameStatus[tid] == Idle) {
4762292SN/A        DPRINTF(Rename, "[tid:%u]: Not blocked, so attempting to run "
4772292SN/A                "stage.\n", tid);
4782292SN/A
4792292SN/A        renameInsts(tid);
4802292SN/A    } else if (renameStatus[tid] == Unblocking) {
4812292SN/A        renameInsts(tid);
4822292SN/A
4832292SN/A        if (validInsts()) {
4842292SN/A            // Add the current inputs to the skid buffer so they can be
4852292SN/A            // reprocessed when this stage unblocks.
4862292SN/A            skidInsert(tid);
4872292SN/A        }
4882292SN/A
4892292SN/A        // If we switched over to blocking, then there's a potential for
4902292SN/A        // an overall status change.
4912292SN/A        status_change = unblock(tid) || status_change || blockThisCycle;
4921858SN/A    }
4931858SN/A}
4941858SN/A
4951858SN/Atemplate <class Impl>
4961858SN/Avoid
4972292SN/ADefaultRename<Impl>::renameInsts(unsigned tid)
4981858SN/A{
4992292SN/A    // Instructions can be either in the skid buffer or the queue of
5002292SN/A    // instructions coming from decode, depending on the status.
5012292SN/A    int insts_available = renameStatus[tid] == Unblocking ?
5022292SN/A        skidBuffer[tid].size() : insts[tid].size();
5031858SN/A
5042292SN/A    // Check the decode queue to see if instructions are available.
5052292SN/A    // If there are no available instructions to rename, then do nothing.
5062292SN/A    if (insts_available == 0) {
5072292SN/A        DPRINTF(Rename, "[tid:%u]: Nothing to do, breaking out early.\n",
5082292SN/A                tid);
5092292SN/A        // Should I change status to idle?
5102292SN/A        ++renameIdleCycles;
5112292SN/A        return;
5122292SN/A    } else if (renameStatus[tid] == Unblocking) {
5132292SN/A        ++renameUnblockCycles;
5142292SN/A    } else if (renameStatus[tid] == Running) {
5152292SN/A        ++renameRunCycles;
5162292SN/A    }
5171858SN/A
5182292SN/A    DynInstPtr inst;
5192292SN/A
5202292SN/A    // Will have to do a different calculation for the number of free
5212292SN/A    // entries.
5222292SN/A    int free_rob_entries = calcFreeROBEntries(tid);
5232292SN/A    int free_iq_entries  = calcFreeIQEntries(tid);
5242292SN/A    int free_lsq_entries = calcFreeLSQEntries(tid);
5252292SN/A    int min_free_entries = free_rob_entries;
5262292SN/A
5272292SN/A    FullSource source = ROB;
5282292SN/A
5292292SN/A    if (free_iq_entries < min_free_entries) {
5302292SN/A        min_free_entries = free_iq_entries;
5312292SN/A        source = IQ;
5322292SN/A    }
5332292SN/A
5342292SN/A    if (free_lsq_entries < min_free_entries) {
5352292SN/A        min_free_entries = free_lsq_entries;
5362292SN/A        source = LSQ;
5372292SN/A    }
5382292SN/A
5392292SN/A    // Check if there's any space left.
5402292SN/A    if (min_free_entries <= 0) {
5412292SN/A        DPRINTF(Rename, "[tid:%u]: Blocking due to no free ROB/IQ/LSQ "
5422292SN/A                "entries.\n"
5432292SN/A                "ROB has %i free entries.\n"
5442292SN/A                "IQ has %i free entries.\n"
5452292SN/A                "LSQ has %i free entries.\n",
5462292SN/A                tid,
5472292SN/A                free_rob_entries,
5482292SN/A                free_iq_entries,
5492292SN/A                free_lsq_entries);
5502292SN/A
5512292SN/A        blockThisCycle = true;
5522292SN/A
5532292SN/A        block(tid);
5542292SN/A
5552292SN/A        incrFullStat(source);
5562292SN/A
5572292SN/A        return;
5582292SN/A    } else if (min_free_entries < insts_available) {
5592292SN/A        DPRINTF(Rename, "[tid:%u]: Will have to block this cycle."
5602292SN/A                "%i insts available, but only %i insts can be "
5612292SN/A                "renamed due to ROB/IQ/LSQ limits.\n",
5622292SN/A                tid, insts_available, min_free_entries);
5632292SN/A
5642292SN/A        insts_available = min_free_entries;
5652292SN/A
5662292SN/A        blockThisCycle = true;
5672292SN/A
5682292SN/A        incrFullStat(source);
5692292SN/A    }
5702292SN/A
5712292SN/A    InstQueue &insts_to_rename = renameStatus[tid] == Unblocking ?
5722292SN/A        skidBuffer[tid] : insts[tid];
5732292SN/A
5742292SN/A    DPRINTF(Rename, "[tid:%u]: %i available instructions to "
5752292SN/A            "send iew.\n", tid, insts_available);
5762292SN/A
5772292SN/A    DPRINTF(Rename, "[tid:%u]: %i insts pipelining from Rename | %i insts "
5782292SN/A            "dispatched to IQ last cycle.\n",
5792292SN/A            tid, instsInProgress[tid], fromIEW->iewInfo[tid].dispatched);
5802292SN/A
5812292SN/A    // Handle serializing the next instruction if necessary.
5822292SN/A    if (serializeOnNextInst[tid]) {
5832292SN/A        if (emptyROB[tid] && instsInProgress[tid] == 0) {
5842292SN/A            // ROB already empty; no need to serialize.
5852292SN/A            serializeOnNextInst[tid] = false;
5862292SN/A        } else if (!insts_to_rename.empty()) {
5872292SN/A            insts_to_rename.front()->setSerializeBefore();
5882292SN/A        }
5892292SN/A    }
5902292SN/A
5912292SN/A    int renamed_insts = 0;
5922292SN/A
5932292SN/A    while (insts_available > 0 &&  toIEWIndex < renameWidth) {
5942292SN/A        DPRINTF(Rename, "[tid:%u]: Sending instructions to IEW.\n", tid);
5952292SN/A
5962292SN/A        assert(!insts_to_rename.empty());
5972292SN/A
5982292SN/A        inst = insts_to_rename.front();
5992292SN/A
6002292SN/A        insts_to_rename.pop_front();
6012292SN/A
6022292SN/A        if (renameStatus[tid] == Unblocking) {
6032292SN/A            DPRINTF(Rename,"[tid:%u]: Removing [sn:%lli] PC:%#x from rename "
6042292SN/A                    "skidBuffer\n",
6052292SN/A                    tid, inst->seqNum, inst->readPC());
6062292SN/A        }
6072292SN/A
6082292SN/A        if (inst->isSquashed()) {
6092292SN/A            DPRINTF(Rename, "[tid:%u]: instruction %i with PC %#x is "
6102292SN/A                    "squashed, skipping.\n",
6112935Sksewell@umich.edu                    tid, inst->seqNum, inst->readPC());
6122292SN/A
6132292SN/A            ++renameSquashedInsts;
6142292SN/A
6152292SN/A            // Decrement how many instructions are available.
6162292SN/A            --insts_available;
6172292SN/A
6182292SN/A            continue;
6192292SN/A        }
6202292SN/A
6212292SN/A        DPRINTF(Rename, "[tid:%u]: Processing instruction [sn:%lli] with "
6222292SN/A                "PC %#x.\n",
6232292SN/A                tid, inst->seqNum, inst->readPC());
6242292SN/A
6252292SN/A        // Handle serializeAfter/serializeBefore instructions.
6262292SN/A        // serializeAfter marks the next instruction as serializeBefore.
6272292SN/A        // serializeBefore makes the instruction wait in rename until the ROB
6282292SN/A        // is empty.
6292336SN/A
6302336SN/A        // In this model, IPR accesses are serialize before
6312336SN/A        // instructions, and store conditionals are serialize after
6322336SN/A        // instructions.  This is mainly due to lack of support for
6332336SN/A        // out-of-order operations of either of those classes of
6342336SN/A        // instructions.
6352336SN/A        if ((inst->isIprAccess() || inst->isSerializeBefore()) &&
6362336SN/A            !inst->isSerializeHandled()) {
6372292SN/A            DPRINTF(Rename, "Serialize before instruction encountered.\n");
6382292SN/A
6392301SN/A            if (!inst->isTempSerializeBefore()) {
6402301SN/A                renamedSerializing++;
6412292SN/A                inst->setSerializeHandled();
6422301SN/A            } else {
6432301SN/A                renamedTempSerializing++;
6442301SN/A            }
6452292SN/A
6462301SN/A            // Change status over to SerializeStall so that other stages know
6472292SN/A            // what this is blocked on.
6482301SN/A            renameStatus[tid] = SerializeStall;
6492292SN/A
6502301SN/A            serializeInst[tid] = inst;
6512292SN/A
6522292SN/A            blockThisCycle = true;
6532292SN/A
6542292SN/A            break;
6552336SN/A        } else if ((inst->isStoreConditional() || inst->isSerializeAfter()) &&
6562336SN/A                   !inst->isSerializeHandled()) {
6572292SN/A            DPRINTF(Rename, "Serialize after instruction encountered.\n");
6582292SN/A
6592307SN/A            renamedSerializing++;
6602307SN/A
6612292SN/A            inst->setSerializeHandled();
6622292SN/A
6632292SN/A            serializeAfter(insts_to_rename, tid);
6642292SN/A        }
6652292SN/A
6662292SN/A        // Check here to make sure there are enough destination registers
6672292SN/A        // to rename to.  Otherwise block.
6682292SN/A        if (renameMap[tid]->numFreeEntries() < inst->numDestRegs()) {
6692292SN/A            DPRINTF(Rename, "Blocking due to lack of free "
6702292SN/A                    "physical registers to rename to.\n");
6712292SN/A            blockThisCycle = true;
6722292SN/A
6732292SN/A            ++renameFullRegistersEvents;
6742292SN/A
6752292SN/A            break;
6762292SN/A        }
6772292SN/A
6782292SN/A        renameSrcRegs(inst, inst->threadNumber);
6792292SN/A
6802292SN/A        renameDestRegs(inst, inst->threadNumber);
6812292SN/A
6822292SN/A        ++renamed_insts;
6832292SN/A
6842292SN/A        // Put instruction in rename queue.
6852292SN/A        toIEW->insts[toIEWIndex] = inst;
6862292SN/A        ++(toIEW->size);
6872292SN/A
6882292SN/A        // Increment which instruction we're on.
6892292SN/A        ++toIEWIndex;
6902292SN/A
6912292SN/A        // Decrement how many instructions are available.
6922292SN/A        --insts_available;
6932292SN/A    }
6942292SN/A
6952292SN/A    instsInProgress[tid] += renamed_insts;
6962307SN/A    renameRenamedInsts += renamed_insts;
6972292SN/A
6982292SN/A    // If we wrote to the time buffer, record this.
6992292SN/A    if (toIEWIndex) {
7002292SN/A        wroteToTimeBuffer = true;
7012292SN/A    }
7022292SN/A
7032292SN/A    // Check if there's any instructions left that haven't yet been renamed.
7042292SN/A    // If so then block.
7052292SN/A    if (insts_available) {
7062292SN/A        blockThisCycle = true;
7072292SN/A    }
7082292SN/A
7092292SN/A    if (blockThisCycle) {
7102292SN/A        block(tid);
7112292SN/A        toDecode->renameUnblock[tid] = false;
7122292SN/A    }
7132292SN/A}
7142292SN/A
7152292SN/Atemplate<class Impl>
7162292SN/Avoid
7172292SN/ADefaultRename<Impl>::skidInsert(unsigned tid)
7182292SN/A{
7192292SN/A    DynInstPtr inst = NULL;
7202292SN/A
7212292SN/A    while (!insts[tid].empty()) {
7222292SN/A        inst = insts[tid].front();
7232292SN/A
7242292SN/A        insts[tid].pop_front();
7252292SN/A
7262292SN/A        assert(tid == inst->threadNumber);
7272292SN/A
7282292SN/A        DPRINTF(Rename, "[tid:%u]: Inserting [sn:%lli] PC:%#x into Rename "
7292292SN/A                "skidBuffer\n", tid, inst->seqNum, inst->readPC());
7302292SN/A
7312307SN/A        ++renameSkidInsts;
7322307SN/A
7332292SN/A        skidBuffer[tid].push_back(inst);
7342292SN/A    }
7352292SN/A
7362292SN/A    if (skidBuffer[tid].size() > skidBufferMax)
7372292SN/A        panic("Skidbuffer Exceeded Max Size");
7382292SN/A}
7392292SN/A
7402292SN/Atemplate <class Impl>
7412292SN/Avoid
7422292SN/ADefaultRename<Impl>::sortInsts()
7432292SN/A{
7442292SN/A    int insts_from_decode = fromDecode->size;
7452329SN/A#ifdef DEBUG
7462935Sksewell@umich.edu#if THE_ISA == ALPHA_ISA
7472292SN/A    for (int i=0; i < numThreads; i++)
7482292SN/A        assert(insts[i].empty());
7492329SN/A#endif
7502935Sksewell@umich.edu#endif
7512292SN/A    for (int i = 0; i < insts_from_decode; ++i) {
7522292SN/A        DynInstPtr inst = fromDecode->insts[i];
7532292SN/A        insts[inst->threadNumber].push_back(inst);
7542292SN/A    }
7552292SN/A}
7562292SN/A
7572292SN/Atemplate<class Impl>
7582292SN/Abool
7592292SN/ADefaultRename<Impl>::skidsEmpty()
7602292SN/A{
7612980Sgblack@eecs.umich.edu    std::list<unsigned>::iterator threads = (*activeThreads).begin();
7622292SN/A
7632292SN/A    while (threads != (*activeThreads).end()) {
7642292SN/A        if (!skidBuffer[*threads++].empty())
7652292SN/A            return false;
7662292SN/A    }
7672292SN/A
7682292SN/A    return true;
7692292SN/A}
7702292SN/A
7712292SN/Atemplate<class Impl>
7722292SN/Avoid
7732292SN/ADefaultRename<Impl>::updateStatus()
7742292SN/A{
7752292SN/A    bool any_unblocking = false;
7762292SN/A
7772980Sgblack@eecs.umich.edu    std::list<unsigned>::iterator threads = (*activeThreads).begin();
7782292SN/A
7792292SN/A    threads = (*activeThreads).begin();
7802292SN/A
7812292SN/A    while (threads != (*activeThreads).end()) {
7822292SN/A        unsigned tid = *threads++;
7832292SN/A
7842292SN/A        if (renameStatus[tid] == Unblocking) {
7852292SN/A            any_unblocking = true;
7862292SN/A            break;
7872292SN/A        }
7882292SN/A    }
7892292SN/A
7902292SN/A    // Rename will have activity if it's unblocking.
7912292SN/A    if (any_unblocking) {
7922292SN/A        if (_status == Inactive) {
7932292SN/A            _status = Active;
7942292SN/A
7952292SN/A            DPRINTF(Activity, "Activating stage.\n");
7962292SN/A
7972733Sktlim@umich.edu            cpu->activateStage(O3CPU::RenameIdx);
7982292SN/A        }
7992292SN/A    } else {
8002292SN/A        // If it's not unblocking, then rename will not have any internal
8012292SN/A        // activity.  Switch it to inactive.
8022292SN/A        if (_status == Active) {
8032292SN/A            _status = Inactive;
8042292SN/A            DPRINTF(Activity, "Deactivating stage.\n");
8052292SN/A
8062733Sktlim@umich.edu            cpu->deactivateStage(O3CPU::RenameIdx);
8072292SN/A        }
8082292SN/A    }
8092292SN/A}
8102292SN/A
8112292SN/Atemplate <class Impl>
8122292SN/Abool
8132292SN/ADefaultRename<Impl>::block(unsigned tid)
8142292SN/A{
8152292SN/A    DPRINTF(Rename, "[tid:%u]: Blocking.\n", tid);
8162292SN/A
8172292SN/A    // Add the current inputs onto the skid buffer, so they can be
8182292SN/A    // reprocessed when this stage unblocks.
8192292SN/A    skidInsert(tid);
8202292SN/A
8212292SN/A    // Only signal backwards to block if the previous stages do not think
8222292SN/A    // rename is already blocked.
8232292SN/A    if (renameStatus[tid] != Blocked) {
8242292SN/A        if (renameStatus[tid] != Unblocking) {
8252292SN/A            toDecode->renameBlock[tid] = true;
8262292SN/A            toDecode->renameUnblock[tid] = false;
8272292SN/A            wroteToTimeBuffer = true;
8282292SN/A        }
8292292SN/A
8302329SN/A        // Rename can not go from SerializeStall to Blocked, otherwise
8312329SN/A        // it would not know to complete the serialize stall.
8322301SN/A        if (renameStatus[tid] != SerializeStall) {
8332292SN/A            // Set status to Blocked.
8342292SN/A            renameStatus[tid] = Blocked;
8352292SN/A            return true;
8362292SN/A        }
8372292SN/A    }
8382292SN/A
8392292SN/A    return false;
8402292SN/A}
8412292SN/A
8422292SN/Atemplate <class Impl>
8432292SN/Abool
8442292SN/ADefaultRename<Impl>::unblock(unsigned tid)
8452292SN/A{
8462292SN/A    DPRINTF(Rename, "[tid:%u]: Trying to unblock.\n", tid);
8472292SN/A
8482292SN/A    // Rename is done unblocking if the skid buffer is empty.
8492301SN/A    if (skidBuffer[tid].empty() && renameStatus[tid] != SerializeStall) {
8502292SN/A
8512292SN/A        DPRINTF(Rename, "[tid:%u]: Done unblocking.\n", tid);
8522292SN/A
8532292SN/A        toDecode->renameUnblock[tid] = true;
8542292SN/A        wroteToTimeBuffer = true;
8552292SN/A
8562292SN/A        renameStatus[tid] = Running;
8572292SN/A        return true;
8582292SN/A    }
8592292SN/A
8602292SN/A    return false;
8612292SN/A}
8622292SN/A
8632292SN/Atemplate <class Impl>
8642292SN/Avoid
8652935Sksewell@umich.eduDefaultRename<Impl>::doSquash(const InstSeqNum &squashed_seq_num, unsigned tid)
8662292SN/A{
8672980Sgblack@eecs.umich.edu    typename std::list<RenameHistory>::iterator hb_it =
8682980Sgblack@eecs.umich.edu        historyBuffer[tid].begin();
8692292SN/A
8701060SN/A    // After a syscall squashes everything, the history buffer may be empty
8711060SN/A    // but the ROB may still be squashing instructions.
8722292SN/A    if (historyBuffer[tid].empty()) {
8731060SN/A        return;
8741060SN/A    }
8751060SN/A
8761060SN/A    // Go through the most recent instructions, undoing the mappings
8771060SN/A    // they did and freeing up the registers.
8782292SN/A    while (!historyBuffer[tid].empty() &&
8792292SN/A           (*hb_it).instSeqNum > squashed_seq_num) {
8802292SN/A        assert(hb_it != historyBuffer[tid].end());
8811062SN/A
8822292SN/A        DPRINTF(Rename, "[tid:%u]: Removing history entry with sequence "
8832292SN/A                "number %i.\n", tid, (*hb_it).instSeqNum);
8841060SN/A
8852292SN/A        // Tell the rename map to set the architected register to the
8862292SN/A        // previous physical register that it was renamed to.
8872292SN/A        renameMap[tid]->setEntry(hb_it->archReg, hb_it->prevPhysReg);
8881060SN/A
8892292SN/A        // Put the renamed physical register back on the free list.
8902292SN/A        freeList->addReg(hb_it->newPhysReg);
8911062SN/A
8922292SN/A        historyBuffer[tid].erase(hb_it++);
8931061SN/A
8941062SN/A        ++renameUndoneMaps;
8951060SN/A    }
8961060SN/A}
8971060SN/A
8981060SN/Atemplate<class Impl>
8991060SN/Avoid
9002292SN/ADefaultRename<Impl>::removeFromHistory(InstSeqNum inst_seq_num, unsigned tid)
9011060SN/A{
9022292SN/A    DPRINTF(Rename, "[tid:%u]: Removing a committed instruction from the "
9032292SN/A            "history buffer %u (size=%i), until [sn:%lli].\n",
9042292SN/A            tid, tid, historyBuffer[tid].size(), inst_seq_num);
9052292SN/A
9062980Sgblack@eecs.umich.edu    typename std::list<RenameHistory>::iterator hb_it =
9072980Sgblack@eecs.umich.edu        historyBuffer[tid].end();
9081060SN/A
9091061SN/A    --hb_it;
9101060SN/A
9112292SN/A    if (historyBuffer[tid].empty()) {
9122292SN/A        DPRINTF(Rename, "[tid:%u]: History buffer is empty.\n", tid);
9132292SN/A        return;
9142292SN/A    } else if (hb_it->instSeqNum > inst_seq_num) {
9152292SN/A        DPRINTF(Rename, "[tid:%u]: Old sequence number encountered.  Ensure "
9162292SN/A                "that a syscall happened recently.\n", tid);
9171060SN/A        return;
9181060SN/A    }
9191060SN/A
9202292SN/A    // Commit all the renames up until (and including) the committed sequence
9212292SN/A    // number. Some or even all of the committed instructions may not have
9222292SN/A    // rename histories if they did not have destination registers that were
9232292SN/A    // renamed.
9242292SN/A    while (!historyBuffer[tid].empty() &&
9252292SN/A           hb_it != historyBuffer[tid].end() &&
9262292SN/A           (*hb_it).instSeqNum <= inst_seq_num) {
9271060SN/A
9282329SN/A        DPRINTF(Rename, "[tid:%u]: Freeing up older rename of reg %i, "
9292329SN/A                "[sn:%lli].\n",
9302292SN/A                tid, (*hb_it).prevPhysReg, (*hb_it).instSeqNum);
9311061SN/A
9322292SN/A        freeList->addReg((*hb_it).prevPhysReg);
9332292SN/A        ++renameCommittedMaps;
9341061SN/A
9352292SN/A        historyBuffer[tid].erase(hb_it--);
9361060SN/A    }
9371060SN/A}
9381060SN/A
9391061SN/Atemplate <class Impl>
9401061SN/Ainline void
9412292SN/ADefaultRename<Impl>::renameSrcRegs(DynInstPtr &inst,unsigned tid)
9421061SN/A{
9432292SN/A    assert(renameMap[tid] != 0);
9442292SN/A
9451061SN/A    unsigned num_src_regs = inst->numSrcRegs();
9461061SN/A
9471061SN/A    // Get the architectual register numbers from the source and
9481061SN/A    // destination operands, and redirect them to the right register.
9491061SN/A    // Will need to mark dependencies though.
9502292SN/A    for (int src_idx = 0; src_idx < num_src_regs; src_idx++) {
9511061SN/A        RegIndex src_reg = inst->srcRegIdx(src_idx);
9521061SN/A
9531061SN/A        // Look up the source registers to get the phys. register they've
9541061SN/A        // been renamed to, and set the sources to those registers.
9552292SN/A        PhysRegIndex renamed_reg = renameMap[tid]->lookup(src_reg);
9561061SN/A
9572292SN/A        DPRINTF(Rename, "[tid:%u]: Looking up arch reg %i, got "
9582292SN/A                "physical reg %i.\n", tid, (int)src_reg,
9592292SN/A                (int)renamed_reg);
9601061SN/A
9611061SN/A        inst->renameSrcReg(src_idx, renamed_reg);
9621061SN/A
9632292SN/A        // See if the register is ready or not.
9642292SN/A        if (scoreboard->getReg(renamed_reg) == true) {
9652292SN/A            DPRINTF(Rename, "[tid:%u]: Register is ready.\n", tid);
9661061SN/A
9671061SN/A            inst->markSrcRegReady(src_idx);
9681061SN/A        }
9691062SN/A
9701062SN/A        ++renameRenameLookups;
9711061SN/A    }
9721061SN/A}
9731061SN/A
9741061SN/Atemplate <class Impl>
9751061SN/Ainline void
9762292SN/ADefaultRename<Impl>::renameDestRegs(DynInstPtr &inst,unsigned tid)
9771061SN/A{
9782292SN/A    typename RenameMap::RenameInfo rename_result;
9791061SN/A
9801061SN/A    unsigned num_dest_regs = inst->numDestRegs();
9811061SN/A
9822292SN/A    // Rename the destination registers.
9832292SN/A    for (int dest_idx = 0; dest_idx < num_dest_regs; dest_idx++) {
9842292SN/A        RegIndex dest_reg = inst->destRegIdx(dest_idx);
9851061SN/A
9862292SN/A        // Get the physical register that the destination will be
9872292SN/A        // renamed to.
9882292SN/A        rename_result = renameMap[tid]->rename(dest_reg);
9891061SN/A
9902292SN/A        //Mark Scoreboard entry as not ready
9912292SN/A        scoreboard->unsetReg(rename_result.first);
9921062SN/A
9932292SN/A        DPRINTF(Rename, "[tid:%u]: Renaming arch reg %i to physical "
9942292SN/A                "reg %i.\n", tid, (int)dest_reg,
9952292SN/A                (int)rename_result.first);
9961062SN/A
9972292SN/A        // Record the rename information so that a history can be kept.
9982292SN/A        RenameHistory hb_entry(inst->seqNum, dest_reg,
9992292SN/A                               rename_result.first,
10002292SN/A                               rename_result.second);
10011062SN/A
10022292SN/A        historyBuffer[tid].push_front(hb_entry);
10031062SN/A
10042935Sksewell@umich.edu        DPRINTF(Rename, "[tid:%u]: Adding instruction to history buffer "
10052935Sksewell@umich.edu                "(size=%i), [sn:%lli].\n",tid,
10062935Sksewell@umich.edu                historyBuffer[tid].size(),
10072292SN/A                (*historyBuffer[tid].begin()).instSeqNum);
10081062SN/A
10092292SN/A        // Tell the instruction to rename the appropriate destination
10102292SN/A        // register (dest_idx) to the new physical register
10112292SN/A        // (rename_result.first), and record the previous physical
10122292SN/A        // register that the same logical register was renamed to
10132292SN/A        // (rename_result.second).
10142292SN/A        inst->renameDestReg(dest_idx,
10152292SN/A                            rename_result.first,
10162292SN/A                            rename_result.second);
10171062SN/A
10182292SN/A        ++renameRenamedOperands;
10191061SN/A    }
10201061SN/A}
10211061SN/A
10221061SN/Atemplate <class Impl>
10231061SN/Ainline int
10242292SN/ADefaultRename<Impl>::calcFreeROBEntries(unsigned tid)
10251061SN/A{
10262292SN/A    int num_free = freeEntries[tid].robEntries -
10272292SN/A                  (instsInProgress[tid] - fromIEW->iewInfo[tid].dispatched);
10282292SN/A
10292292SN/A    //DPRINTF(Rename,"[tid:%i]: %i rob free\n",tid,num_free);
10302292SN/A
10312292SN/A    return num_free;
10321061SN/A}
10331061SN/A
10341061SN/Atemplate <class Impl>
10351061SN/Ainline int
10362292SN/ADefaultRename<Impl>::calcFreeIQEntries(unsigned tid)
10371061SN/A{
10382292SN/A    int num_free = freeEntries[tid].iqEntries -
10392292SN/A                  (instsInProgress[tid] - fromIEW->iewInfo[tid].dispatched);
10402292SN/A
10412292SN/A    //DPRINTF(Rename,"[tid:%i]: %i iq free\n",tid,num_free);
10422292SN/A
10432292SN/A    return num_free;
10442292SN/A}
10452292SN/A
10462292SN/Atemplate <class Impl>
10472292SN/Ainline int
10482292SN/ADefaultRename<Impl>::calcFreeLSQEntries(unsigned tid)
10492292SN/A{
10502292SN/A    int num_free = freeEntries[tid].lsqEntries -
10512292SN/A                  (instsInProgress[tid] - fromIEW->iewInfo[tid].dispatchedToLSQ);
10522292SN/A
10532292SN/A    //DPRINTF(Rename,"[tid:%i]: %i lsq free\n",tid,num_free);
10542292SN/A
10552292SN/A    return num_free;
10562292SN/A}
10572292SN/A
10582292SN/Atemplate <class Impl>
10592292SN/Aunsigned
10602292SN/ADefaultRename<Impl>::validInsts()
10612292SN/A{
10622292SN/A    unsigned inst_count = 0;
10632292SN/A
10642292SN/A    for (int i=0; i<fromDecode->size; i++) {
10652731Sktlim@umich.edu        if (!fromDecode->insts[i]->isSquashed())
10662292SN/A            inst_count++;
10672292SN/A    }
10682292SN/A
10692292SN/A    return inst_count;
10702292SN/A}
10712292SN/A
10722292SN/Atemplate <class Impl>
10732292SN/Avoid
10742292SN/ADefaultRename<Impl>::readStallSignals(unsigned tid)
10752292SN/A{
10762292SN/A    if (fromIEW->iewBlock[tid]) {
10772292SN/A        stalls[tid].iew = true;
10782292SN/A    }
10792292SN/A
10802292SN/A    if (fromIEW->iewUnblock[tid]) {
10812292SN/A        assert(stalls[tid].iew);
10822292SN/A        stalls[tid].iew = false;
10832292SN/A    }
10842292SN/A
10852292SN/A    if (fromCommit->commitBlock[tid]) {
10862292SN/A        stalls[tid].commit = true;
10872292SN/A    }
10882292SN/A
10892292SN/A    if (fromCommit->commitUnblock[tid]) {
10902292SN/A        assert(stalls[tid].commit);
10912292SN/A        stalls[tid].commit = false;
10922292SN/A    }
10932292SN/A}
10942292SN/A
10952292SN/Atemplate <class Impl>
10962292SN/Abool
10972292SN/ADefaultRename<Impl>::checkStall(unsigned tid)
10982292SN/A{
10992292SN/A    bool ret_val = false;
11002292SN/A
11012292SN/A    if (stalls[tid].iew) {
11022292SN/A        DPRINTF(Rename,"[tid:%i]: Stall from IEW stage detected.\n", tid);
11032292SN/A        ret_val = true;
11042292SN/A    } else if (stalls[tid].commit) {
11052292SN/A        DPRINTF(Rename,"[tid:%i]: Stall from Commit stage detected.\n", tid);
11062292SN/A        ret_val = true;
11072292SN/A    } else if (calcFreeROBEntries(tid) <= 0) {
11082292SN/A        DPRINTF(Rename,"[tid:%i]: Stall: ROB has 0 free entries.\n", tid);
11092292SN/A        ret_val = true;
11102292SN/A    } else if (calcFreeIQEntries(tid) <= 0) {
11112292SN/A        DPRINTF(Rename,"[tid:%i]: Stall: IQ has 0 free entries.\n", tid);
11122292SN/A        ret_val = true;
11132292SN/A    } else if (calcFreeLSQEntries(tid) <= 0) {
11142292SN/A        DPRINTF(Rename,"[tid:%i]: Stall: LSQ has 0 free entries.\n", tid);
11152292SN/A        ret_val = true;
11162292SN/A    } else if (renameMap[tid]->numFreeEntries() <= 0) {
11172292SN/A        DPRINTF(Rename,"[tid:%i]: Stall: RenameMap has 0 free entries.\n", tid);
11182292SN/A        ret_val = true;
11192301SN/A    } else if (renameStatus[tid] == SerializeStall &&
11202292SN/A               (!emptyROB[tid] || instsInProgress[tid])) {
11212301SN/A        DPRINTF(Rename,"[tid:%i]: Stall: Serialize stall and ROB is not "
11222292SN/A                "empty.\n",
11232292SN/A                tid);
11242292SN/A        ret_val = true;
11252292SN/A    }
11262292SN/A
11272292SN/A    return ret_val;
11282292SN/A}
11292292SN/A
11302292SN/Atemplate <class Impl>
11312292SN/Avoid
11322292SN/ADefaultRename<Impl>::readFreeEntries(unsigned tid)
11332292SN/A{
11342292SN/A    bool updated = false;
11352292SN/A    if (fromIEW->iewInfo[tid].usedIQ) {
11362292SN/A        freeEntries[tid].iqEntries =
11372292SN/A            fromIEW->iewInfo[tid].freeIQEntries;
11382292SN/A        updated = true;
11392292SN/A    }
11402292SN/A
11412292SN/A    if (fromIEW->iewInfo[tid].usedLSQ) {
11422292SN/A        freeEntries[tid].lsqEntries =
11432292SN/A            fromIEW->iewInfo[tid].freeLSQEntries;
11442292SN/A        updated = true;
11452292SN/A    }
11462292SN/A
11472292SN/A    if (fromCommit->commitInfo[tid].usedROB) {
11482292SN/A        freeEntries[tid].robEntries =
11492292SN/A            fromCommit->commitInfo[tid].freeROBEntries;
11502292SN/A        emptyROB[tid] = fromCommit->commitInfo[tid].emptyROB;
11512292SN/A        updated = true;
11522292SN/A    }
11532292SN/A
11542292SN/A    DPRINTF(Rename, "[tid:%i]: Free IQ: %i, Free ROB: %i, Free LSQ: %i\n",
11552292SN/A            tid,
11562292SN/A            freeEntries[tid].iqEntries,
11572292SN/A            freeEntries[tid].robEntries,
11582292SN/A            freeEntries[tid].lsqEntries);
11592292SN/A
11602292SN/A    DPRINTF(Rename, "[tid:%i]: %i instructions not yet in ROB\n",
11612292SN/A            tid, instsInProgress[tid]);
11622292SN/A}
11632292SN/A
11642292SN/Atemplate <class Impl>
11652292SN/Abool
11662292SN/ADefaultRename<Impl>::checkSignalsAndUpdate(unsigned tid)
11672292SN/A{
11682292SN/A    // Check if there's a squash signal, squash if there is
11692292SN/A    // Check stall signals, block if necessary.
11702292SN/A    // If status was blocked
11712292SN/A    //     check if stall conditions have passed
11722292SN/A    //         if so then go to unblocking
11732292SN/A    // If status was Squashing
11742292SN/A    //     check if squashing is not high.  Switch to running this cycle.
11752301SN/A    // If status was serialize stall
11762292SN/A    //     check if ROB is empty and no insts are in flight to the ROB
11772292SN/A
11782292SN/A    readFreeEntries(tid);
11792292SN/A    readStallSignals(tid);
11802292SN/A
11812292SN/A    if (fromCommit->commitInfo[tid].squash) {
11822292SN/A        DPRINTF(Rename, "[tid:%u]: Squashing instructions due to squash from "
11832292SN/A                "commit.\n", tid);
11842292SN/A
11852935Sksewell@umich.edu#if THE_ISA == ALPHA_ISA
11862935Sksewell@umich.edu        InstSeqNum squashed_seq_num = fromCommit->commitInfo[tid].doneSeqNum;
11872935Sksewell@umich.edu#else
11882935Sksewell@umich.edu        InstSeqNum squashed_seq_num = fromCommit->commitInfo[tid].bdelayDoneSeqNum;
11892935Sksewell@umich.edu#endif
11902935Sksewell@umich.edu
11912935Sksewell@umich.edu        squash(squashed_seq_num, tid);
11922292SN/A
11932292SN/A        return true;
11942292SN/A    }
11952292SN/A
11962292SN/A    if (fromCommit->commitInfo[tid].robSquashing) {
11972292SN/A        DPRINTF(Rename, "[tid:%u]: ROB is still squashing.\n", tid);
11982292SN/A
11992292SN/A        renameStatus[tid] = Squashing;
12002292SN/A
12012292SN/A        return true;
12022292SN/A    }
12032292SN/A
12042292SN/A    if (checkStall(tid)) {
12052292SN/A        return block(tid);
12062292SN/A    }
12072292SN/A
12082292SN/A    if (renameStatus[tid] == Blocked) {
12092292SN/A        DPRINTF(Rename, "[tid:%u]: Done blocking, switching to unblocking.\n",
12102292SN/A                tid);
12112292SN/A
12122292SN/A        renameStatus[tid] = Unblocking;
12132292SN/A
12142292SN/A        unblock(tid);
12152292SN/A
12162292SN/A        return true;
12172292SN/A    }
12182292SN/A
12192292SN/A    if (renameStatus[tid] == Squashing) {
12202292SN/A        // Switch status to running if rename isn't being told to block or
12212292SN/A        // squash this cycle.
12222292SN/A        DPRINTF(Rename, "[tid:%u]: Done squashing, switching to running.\n",
12232292SN/A                tid);
12242292SN/A
12252292SN/A        renameStatus[tid] = Running;
12262292SN/A
12272292SN/A        return false;
12282292SN/A    }
12292292SN/A
12302301SN/A    if (renameStatus[tid] == SerializeStall) {
12312292SN/A        // Stall ends once the ROB is free.
12322301SN/A        DPRINTF(Rename, "[tid:%u]: Done with serialize stall, switching to "
12332292SN/A                "unblocking.\n", tid);
12342292SN/A
12352301SN/A        DynInstPtr serial_inst = serializeInst[tid];
12362292SN/A
12372292SN/A        renameStatus[tid] = Unblocking;
12382292SN/A
12392292SN/A        unblock(tid);
12402292SN/A
12412292SN/A        DPRINTF(Rename, "[tid:%u]: Processing instruction [%lli] with "
12422292SN/A                "PC %#x.\n",
12432301SN/A                tid, serial_inst->seqNum, serial_inst->readPC());
12442292SN/A
12452292SN/A        // Put instruction into queue here.
12462301SN/A        serial_inst->clearSerializeBefore();
12472292SN/A
12482292SN/A        if (!skidBuffer[tid].empty()) {
12492301SN/A            skidBuffer[tid].push_front(serial_inst);
12502292SN/A        } else {
12512301SN/A            insts[tid].push_front(serial_inst);
12522292SN/A        }
12532292SN/A
12542292SN/A        DPRINTF(Rename, "[tid:%u]: Instruction must be processed by rename."
12552703Sktlim@umich.edu                " Adding to front of list.\n", tid);
12562292SN/A
12572301SN/A        serializeInst[tid] = NULL;
12582292SN/A
12592292SN/A        return true;
12602292SN/A    }
12612292SN/A
12622292SN/A    // If we've reached this point, we have not gotten any signals that
12632292SN/A    // cause rename to change its status.  Rename remains the same as before.
12642292SN/A    return false;
12651061SN/A}
12661061SN/A
12671060SN/Atemplate<class Impl>
12681060SN/Avoid
12692292SN/ADefaultRename<Impl>::serializeAfter(InstQueue &inst_list,
12702292SN/A                                   unsigned tid)
12711060SN/A{
12722292SN/A    if (inst_list.empty()) {
12732292SN/A        // Mark a bit to say that I must serialize on the next instruction.
12742292SN/A        serializeOnNextInst[tid] = true;
12751060SN/A        return;
12761060SN/A    }
12771060SN/A
12782292SN/A    // Set the next instruction as serializing.
12792292SN/A    inst_list.front()->setSerializeBefore();
12802292SN/A}
12812292SN/A
12822292SN/Atemplate <class Impl>
12832292SN/Ainline void
12842292SN/ADefaultRename<Impl>::incrFullStat(const FullSource &source)
12852292SN/A{
12862292SN/A    switch (source) {
12872292SN/A      case ROB:
12882292SN/A        ++renameROBFullEvents;
12892292SN/A        break;
12902292SN/A      case IQ:
12912292SN/A        ++renameIQFullEvents;
12922292SN/A        break;
12932292SN/A      case LSQ:
12942292SN/A        ++renameLSQFullEvents;
12952292SN/A        break;
12962292SN/A      default:
12972292SN/A        panic("Rename full stall stat should be incremented for a reason!");
12982292SN/A        break;
12991060SN/A    }
13002292SN/A}
13011060SN/A
13022292SN/Atemplate <class Impl>
13032292SN/Avoid
13042292SN/ADefaultRename<Impl>::dumpHistory()
13052292SN/A{
13062980Sgblack@eecs.umich.edu    typename std::list<RenameHistory>::iterator buf_it;
13071060SN/A
13082292SN/A    for (int i = 0; i < numThreads; i++) {
13091060SN/A
13102292SN/A        buf_it = historyBuffer[i].begin();
13111060SN/A
13122292SN/A        while (buf_it != historyBuffer[i].end()) {
13132292SN/A            cprintf("Seq num: %i\nArch reg: %i New phys reg: %i Old phys "
13142292SN/A                    "reg: %i\n", (*buf_it).instSeqNum, (int)(*buf_it).archReg,
13152292SN/A                    (int)(*buf_it).newPhysReg, (int)(*buf_it).prevPhysReg);
13161060SN/A
13172292SN/A            buf_it++;
13181062SN/A        }
13191060SN/A    }
13201060SN/A}
1321