lsq_unit_impl.hh revision 5336
12292SN/A/* 22292SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan 32292SN/A * All rights reserved. 42292SN/A * 52292SN/A * Redistribution and use in source and binary forms, with or without 62292SN/A * modification, are permitted provided that the following conditions are 72292SN/A * met: redistributions of source code must retain the above copyright 82292SN/A * notice, this list of conditions and the following disclaimer; 92292SN/A * redistributions in binary form must reproduce the above copyright 102292SN/A * notice, this list of conditions and the following disclaimer in the 112292SN/A * documentation and/or other materials provided with the distribution; 122292SN/A * neither the name of the copyright holders nor the names of its 132292SN/A * contributors may be used to endorse or promote products derived from 142292SN/A * this software without specific prior written permission. 152292SN/A * 162292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172292SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182292SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192292SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202292SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212292SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222292SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232292SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242292SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252292SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262292SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272689Sktlim@umich.edu * 282689Sktlim@umich.edu * Authors: Kevin Lim 292689Sktlim@umich.edu * Korey Sewell 302292SN/A */ 312292SN/A 323326Sktlim@umich.edu#include "arch/locked_mem.hh" 332733Sktlim@umich.edu#include "config/use_checker.hh" 342733Sktlim@umich.edu 352907Sktlim@umich.edu#include "cpu/o3/lsq.hh" 362292SN/A#include "cpu/o3/lsq_unit.hh" 372292SN/A#include "base/str.hh" 382722Sktlim@umich.edu#include "mem/packet.hh" 392669Sktlim@umich.edu#include "mem/request.hh" 402292SN/A 412790Sktlim@umich.edu#if USE_CHECKER 422790Sktlim@umich.edu#include "cpu/checker/cpu.hh" 432790Sktlim@umich.edu#endif 442790Sktlim@umich.edu 452669Sktlim@umich.edutemplate<class Impl> 462678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::WritebackEvent(DynInstPtr &_inst, PacketPtr _pkt, 472678Sktlim@umich.edu LSQUnit *lsq_ptr) 482678Sktlim@umich.edu : Event(&mainEventQueue), inst(_inst), pkt(_pkt), lsqPtr(lsq_ptr) 492292SN/A{ 502678Sktlim@umich.edu this->setFlags(Event::AutoDelete); 512292SN/A} 522292SN/A 532669Sktlim@umich.edutemplate<class Impl> 542292SN/Avoid 552678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::process() 562292SN/A{ 572678Sktlim@umich.edu if (!lsqPtr->isSwitchedOut()) { 582678Sktlim@umich.edu lsqPtr->writeback(inst, pkt); 592678Sktlim@umich.edu } 604319Sktlim@umich.edu 614319Sktlim@umich.edu if (pkt->senderState) 624319Sktlim@umich.edu delete pkt->senderState; 634319Sktlim@umich.edu 644319Sktlim@umich.edu delete pkt->req; 652678Sktlim@umich.edu delete pkt; 662678Sktlim@umich.edu} 672292SN/A 682678Sktlim@umich.edutemplate<class Impl> 692678Sktlim@umich.educonst char * 705336Shines@cs.fsu.eduLSQUnit<Impl>::WritebackEvent::description() const 712678Sktlim@umich.edu{ 724873Sstever@eecs.umich.edu return "Store writeback"; 732678Sktlim@umich.edu} 742292SN/A 752678Sktlim@umich.edutemplate<class Impl> 762678Sktlim@umich.eduvoid 772678Sktlim@umich.eduLSQUnit<Impl>::completeDataAccess(PacketPtr pkt) 782678Sktlim@umich.edu{ 792678Sktlim@umich.edu LSQSenderState *state = dynamic_cast<LSQSenderState *>(pkt->senderState); 802678Sktlim@umich.edu DynInstPtr inst = state->inst; 812678Sktlim@umich.edu DPRINTF(IEW, "Writeback event [sn:%lli]\n", inst->seqNum); 822698Sktlim@umich.edu DPRINTF(Activity, "Activity: Writeback event [sn:%lli]\n", inst->seqNum); 832344SN/A 842678Sktlim@umich.edu //iewStage->ldstQueue.removeMSHR(inst->threadNumber,inst->seqNum); 852678Sktlim@umich.edu 864986Ssaidi@eecs.umich.edu assert(!pkt->wasNacked()); 874986Ssaidi@eecs.umich.edu 882678Sktlim@umich.edu if (isSwitchedOut() || inst->isSquashed()) { 892820Sktlim@umich.edu iewStage->decrWb(inst->seqNum); 902678Sktlim@umich.edu } else { 912678Sktlim@umich.edu if (!state->noWB) { 922678Sktlim@umich.edu writeback(inst, pkt); 932678Sktlim@umich.edu } 942678Sktlim@umich.edu 952678Sktlim@umich.edu if (inst->isStore()) { 962678Sktlim@umich.edu completeStore(state->idx); 972678Sktlim@umich.edu } 982344SN/A } 992307SN/A 1002678Sktlim@umich.edu delete state; 1014032Sktlim@umich.edu delete pkt->req; 1022678Sktlim@umich.edu delete pkt; 1032292SN/A} 1042292SN/A 1052292SN/Atemplate <class Impl> 1062292SN/ALSQUnit<Impl>::LSQUnit() 1072678Sktlim@umich.edu : loads(0), stores(0), storesToWB(0), stalled(false), 1082678Sktlim@umich.edu isStoreBlocked(false), isLoadBlocked(false), 1092292SN/A loadBlockedHandled(false) 1102292SN/A{ 1112292SN/A} 1122292SN/A 1132292SN/Atemplate<class Impl> 1142292SN/Avoid 1154329Sktlim@umich.eduLSQUnit<Impl>::init(O3CPU *cpu_ptr, IEW *iew_ptr, Params *params, LSQ *lsq_ptr, 1164329Sktlim@umich.edu unsigned maxLQEntries, unsigned maxSQEntries, unsigned id) 1172292SN/A{ 1184329Sktlim@umich.edu cpu = cpu_ptr; 1194329Sktlim@umich.edu iewStage = iew_ptr; 1204329Sktlim@umich.edu 1214329Sktlim@umich.edu DPRINTF(LSQUnit, "Creating LSQUnit%i object.\n",id); 1222292SN/A 1232307SN/A switchedOut = false; 1242307SN/A 1252907Sktlim@umich.edu lsq = lsq_ptr; 1262907Sktlim@umich.edu 1272292SN/A lsqID = id; 1282292SN/A 1292329SN/A // Add 1 for the sentinel entry (they are circular queues). 1302329SN/A LQEntries = maxLQEntries + 1; 1312329SN/A SQEntries = maxSQEntries + 1; 1322292SN/A 1332292SN/A loadQueue.resize(LQEntries); 1342292SN/A storeQueue.resize(SQEntries); 1352292SN/A 1362292SN/A loadHead = loadTail = 0; 1372292SN/A 1382292SN/A storeHead = storeWBIdx = storeTail = 0; 1392292SN/A 1402292SN/A usedPorts = 0; 1412292SN/A cachePorts = params->cachePorts; 1422292SN/A 1433492Sktlim@umich.edu retryPkt = NULL; 1442329SN/A memDepViolator = NULL; 1452292SN/A 1462292SN/A blockedLoadSeqNum = 0; 1472292SN/A} 1482292SN/A 1492292SN/Atemplate<class Impl> 1502292SN/Astd::string 1512292SN/ALSQUnit<Impl>::name() const 1522292SN/A{ 1532292SN/A if (Impl::MaxThreads == 1) { 1542292SN/A return iewStage->name() + ".lsq"; 1552292SN/A } else { 1562292SN/A return iewStage->name() + ".lsq.thread." + to_string(lsqID); 1572292SN/A } 1582292SN/A} 1592292SN/A 1602292SN/Atemplate<class Impl> 1612292SN/Avoid 1622727Sktlim@umich.eduLSQUnit<Impl>::regStats() 1632727Sktlim@umich.edu{ 1642727Sktlim@umich.edu lsqForwLoads 1652727Sktlim@umich.edu .name(name() + ".forwLoads") 1662727Sktlim@umich.edu .desc("Number of loads that had data forwarded from stores"); 1672727Sktlim@umich.edu 1682727Sktlim@umich.edu invAddrLoads 1692727Sktlim@umich.edu .name(name() + ".invAddrLoads") 1702727Sktlim@umich.edu .desc("Number of loads ignored due to an invalid address"); 1712727Sktlim@umich.edu 1722727Sktlim@umich.edu lsqSquashedLoads 1732727Sktlim@umich.edu .name(name() + ".squashedLoads") 1742727Sktlim@umich.edu .desc("Number of loads squashed"); 1752727Sktlim@umich.edu 1762727Sktlim@umich.edu lsqIgnoredResponses 1772727Sktlim@umich.edu .name(name() + ".ignoredResponses") 1782727Sktlim@umich.edu .desc("Number of memory responses ignored because the instruction is squashed"); 1792727Sktlim@umich.edu 1802361SN/A lsqMemOrderViolation 1812361SN/A .name(name() + ".memOrderViolation") 1822361SN/A .desc("Number of memory ordering violations"); 1832361SN/A 1842727Sktlim@umich.edu lsqSquashedStores 1852727Sktlim@umich.edu .name(name() + ".squashedStores") 1862727Sktlim@umich.edu .desc("Number of stores squashed"); 1872727Sktlim@umich.edu 1882727Sktlim@umich.edu invAddrSwpfs 1892727Sktlim@umich.edu .name(name() + ".invAddrSwpfs") 1902727Sktlim@umich.edu .desc("Number of software prefetches ignored due to an invalid address"); 1912727Sktlim@umich.edu 1922727Sktlim@umich.edu lsqBlockedLoads 1932727Sktlim@umich.edu .name(name() + ".blockedLoads") 1942727Sktlim@umich.edu .desc("Number of blocked loads due to partial load-store forwarding"); 1952727Sktlim@umich.edu 1962727Sktlim@umich.edu lsqRescheduledLoads 1972727Sktlim@umich.edu .name(name() + ".rescheduledLoads") 1982727Sktlim@umich.edu .desc("Number of loads that were rescheduled"); 1992727Sktlim@umich.edu 2002727Sktlim@umich.edu lsqCacheBlocked 2012727Sktlim@umich.edu .name(name() + ".cacheBlocked") 2022727Sktlim@umich.edu .desc("Number of times an access to memory failed due to the cache being blocked"); 2032727Sktlim@umich.edu} 2042727Sktlim@umich.edu 2052727Sktlim@umich.edutemplate<class Impl> 2062727Sktlim@umich.eduvoid 2074329Sktlim@umich.eduLSQUnit<Impl>::setDcachePort(Port *dcache_port) 2084329Sktlim@umich.edu{ 2094329Sktlim@umich.edu dcachePort = dcache_port; 2104329Sktlim@umich.edu 2114329Sktlim@umich.edu#if USE_CHECKER 2124329Sktlim@umich.edu if (cpu->checker) { 2134329Sktlim@umich.edu cpu->checker->setDcachePort(dcachePort); 2144329Sktlim@umich.edu } 2154329Sktlim@umich.edu#endif 2164329Sktlim@umich.edu} 2174329Sktlim@umich.edu 2184329Sktlim@umich.edutemplate<class Impl> 2194329Sktlim@umich.eduvoid 2202292SN/ALSQUnit<Impl>::clearLQ() 2212292SN/A{ 2222292SN/A loadQueue.clear(); 2232292SN/A} 2242292SN/A 2252292SN/Atemplate<class Impl> 2262292SN/Avoid 2272292SN/ALSQUnit<Impl>::clearSQ() 2282292SN/A{ 2292292SN/A storeQueue.clear(); 2302292SN/A} 2312292SN/A 2322292SN/Atemplate<class Impl> 2332292SN/Avoid 2342307SN/ALSQUnit<Impl>::switchOut() 2352307SN/A{ 2362307SN/A switchedOut = true; 2372367SN/A for (int i = 0; i < loadQueue.size(); ++i) { 2382367SN/A assert(!loadQueue[i]); 2392307SN/A loadQueue[i] = NULL; 2402367SN/A } 2412307SN/A 2422329SN/A assert(storesToWB == 0); 2432307SN/A} 2442307SN/A 2452307SN/Atemplate<class Impl> 2462307SN/Avoid 2472307SN/ALSQUnit<Impl>::takeOverFrom() 2482307SN/A{ 2492307SN/A switchedOut = false; 2502307SN/A loads = stores = storesToWB = 0; 2512307SN/A 2522307SN/A loadHead = loadTail = 0; 2532307SN/A 2542307SN/A storeHead = storeWBIdx = storeTail = 0; 2552307SN/A 2562307SN/A usedPorts = 0; 2572307SN/A 2582329SN/A memDepViolator = NULL; 2592307SN/A 2602307SN/A blockedLoadSeqNum = 0; 2612307SN/A 2622307SN/A stalled = false; 2632307SN/A isLoadBlocked = false; 2642307SN/A loadBlockedHandled = false; 2652307SN/A} 2662307SN/A 2672307SN/Atemplate<class Impl> 2682307SN/Avoid 2692292SN/ALSQUnit<Impl>::resizeLQ(unsigned size) 2702292SN/A{ 2712329SN/A unsigned size_plus_sentinel = size + 1; 2722329SN/A assert(size_plus_sentinel >= LQEntries); 2732292SN/A 2742329SN/A if (size_plus_sentinel > LQEntries) { 2752329SN/A while (size_plus_sentinel > loadQueue.size()) { 2762292SN/A DynInstPtr dummy; 2772292SN/A loadQueue.push_back(dummy); 2782292SN/A LQEntries++; 2792292SN/A } 2802292SN/A } else { 2812329SN/A LQEntries = size_plus_sentinel; 2822292SN/A } 2832292SN/A 2842292SN/A} 2852292SN/A 2862292SN/Atemplate<class Impl> 2872292SN/Avoid 2882292SN/ALSQUnit<Impl>::resizeSQ(unsigned size) 2892292SN/A{ 2902329SN/A unsigned size_plus_sentinel = size + 1; 2912329SN/A if (size_plus_sentinel > SQEntries) { 2922329SN/A while (size_plus_sentinel > storeQueue.size()) { 2932292SN/A SQEntry dummy; 2942292SN/A storeQueue.push_back(dummy); 2952292SN/A SQEntries++; 2962292SN/A } 2972292SN/A } else { 2982329SN/A SQEntries = size_plus_sentinel; 2992292SN/A } 3002292SN/A} 3012292SN/A 3022292SN/Atemplate <class Impl> 3032292SN/Avoid 3042292SN/ALSQUnit<Impl>::insert(DynInstPtr &inst) 3052292SN/A{ 3062292SN/A assert(inst->isMemRef()); 3072292SN/A 3082292SN/A assert(inst->isLoad() || inst->isStore()); 3092292SN/A 3102292SN/A if (inst->isLoad()) { 3112292SN/A insertLoad(inst); 3122292SN/A } else { 3132292SN/A insertStore(inst); 3142292SN/A } 3152292SN/A 3162292SN/A inst->setInLSQ(); 3172292SN/A} 3182292SN/A 3192292SN/Atemplate <class Impl> 3202292SN/Avoid 3212292SN/ALSQUnit<Impl>::insertLoad(DynInstPtr &load_inst) 3222292SN/A{ 3232329SN/A assert((loadTail + 1) % LQEntries != loadHead); 3242329SN/A assert(loads < LQEntries); 3252292SN/A 3262292SN/A DPRINTF(LSQUnit, "Inserting load PC %#x, idx:%i [sn:%lli]\n", 3272292SN/A load_inst->readPC(), loadTail, load_inst->seqNum); 3282292SN/A 3292292SN/A load_inst->lqIdx = loadTail; 3302292SN/A 3312292SN/A if (stores == 0) { 3322292SN/A load_inst->sqIdx = -1; 3332292SN/A } else { 3342292SN/A load_inst->sqIdx = storeTail; 3352292SN/A } 3362292SN/A 3372292SN/A loadQueue[loadTail] = load_inst; 3382292SN/A 3392292SN/A incrLdIdx(loadTail); 3402292SN/A 3412292SN/A ++loads; 3422292SN/A} 3432292SN/A 3442292SN/Atemplate <class Impl> 3452292SN/Avoid 3462292SN/ALSQUnit<Impl>::insertStore(DynInstPtr &store_inst) 3472292SN/A{ 3482292SN/A // Make sure it is not full before inserting an instruction. 3492292SN/A assert((storeTail + 1) % SQEntries != storeHead); 3502292SN/A assert(stores < SQEntries); 3512292SN/A 3522292SN/A DPRINTF(LSQUnit, "Inserting store PC %#x, idx:%i [sn:%lli]\n", 3532292SN/A store_inst->readPC(), storeTail, store_inst->seqNum); 3542292SN/A 3552292SN/A store_inst->sqIdx = storeTail; 3562292SN/A store_inst->lqIdx = loadTail; 3572292SN/A 3582292SN/A storeQueue[storeTail] = SQEntry(store_inst); 3592292SN/A 3602292SN/A incrStIdx(storeTail); 3612292SN/A 3622292SN/A ++stores; 3632292SN/A} 3642292SN/A 3652292SN/Atemplate <class Impl> 3662292SN/Atypename Impl::DynInstPtr 3672292SN/ALSQUnit<Impl>::getMemDepViolator() 3682292SN/A{ 3692292SN/A DynInstPtr temp = memDepViolator; 3702292SN/A 3712292SN/A memDepViolator = NULL; 3722292SN/A 3732292SN/A return temp; 3742292SN/A} 3752292SN/A 3762292SN/Atemplate <class Impl> 3772292SN/Aunsigned 3782292SN/ALSQUnit<Impl>::numFreeEntries() 3792292SN/A{ 3802292SN/A unsigned free_lq_entries = LQEntries - loads; 3812292SN/A unsigned free_sq_entries = SQEntries - stores; 3822292SN/A 3832292SN/A // Both the LQ and SQ entries have an extra dummy entry to differentiate 3842292SN/A // empty/full conditions. Subtract 1 from the free entries. 3852292SN/A if (free_lq_entries < free_sq_entries) { 3862292SN/A return free_lq_entries - 1; 3872292SN/A } else { 3882292SN/A return free_sq_entries - 1; 3892292SN/A } 3902292SN/A} 3912292SN/A 3922292SN/Atemplate <class Impl> 3932292SN/Aint 3942292SN/ALSQUnit<Impl>::numLoadsReady() 3952292SN/A{ 3962292SN/A int load_idx = loadHead; 3972292SN/A int retval = 0; 3982292SN/A 3992292SN/A while (load_idx != loadTail) { 4002292SN/A assert(loadQueue[load_idx]); 4012292SN/A 4022292SN/A if (loadQueue[load_idx]->readyToIssue()) { 4032292SN/A ++retval; 4042292SN/A } 4052292SN/A } 4062292SN/A 4072292SN/A return retval; 4082292SN/A} 4092292SN/A 4102292SN/Atemplate <class Impl> 4112292SN/AFault 4122292SN/ALSQUnit<Impl>::executeLoad(DynInstPtr &inst) 4132292SN/A{ 4144032Sktlim@umich.edu using namespace TheISA; 4152292SN/A // Execute a specific load. 4162292SN/A Fault load_fault = NoFault; 4172292SN/A 4182292SN/A DPRINTF(LSQUnit, "Executing load PC %#x, [sn:%lli]\n", 4192292SN/A inst->readPC(),inst->seqNum); 4202292SN/A 4214032Sktlim@umich.edu assert(!inst->isSquashed()); 4224032Sktlim@umich.edu 4232669Sktlim@umich.edu load_fault = inst->initiateAcc(); 4242292SN/A 4252292SN/A // If the instruction faulted, then we need to send it along to commit 4262292SN/A // without the instruction completing. 4272292SN/A if (load_fault != NoFault) { 4282329SN/A // Send this instruction to commit, also make sure iew stage 4292329SN/A // realizes there is activity. 4302367SN/A // Mark it as executed unless it is an uncached load that 4312367SN/A // needs to hit the head of commit. 4324032Sktlim@umich.edu if (!(inst->hasRequest() && inst->uncacheable()) || 4333731Sktlim@umich.edu inst->isAtCommit()) { 4342367SN/A inst->setExecuted(); 4352367SN/A } 4362292SN/A iewStage->instToCommit(inst); 4372292SN/A iewStage->activityThisCycle(); 4384032Sktlim@umich.edu } else if (!loadBlocked()) { 4394032Sktlim@umich.edu assert(inst->effAddrValid); 4404032Sktlim@umich.edu int load_idx = inst->lqIdx; 4414032Sktlim@umich.edu incrLdIdx(load_idx); 4424032Sktlim@umich.edu while (load_idx != loadTail) { 4434032Sktlim@umich.edu // Really only need to check loads that have actually executed 4444032Sktlim@umich.edu 4454032Sktlim@umich.edu // @todo: For now this is extra conservative, detecting a 4464032Sktlim@umich.edu // violation if the addresses match assuming all accesses 4474032Sktlim@umich.edu // are quad word accesses. 4484032Sktlim@umich.edu 4494032Sktlim@umich.edu // @todo: Fix this, magic number being used here 4504032Sktlim@umich.edu if (loadQueue[load_idx]->effAddrValid && 4514032Sktlim@umich.edu (loadQueue[load_idx]->effAddr >> 8) == 4524032Sktlim@umich.edu (inst->effAddr >> 8)) { 4534032Sktlim@umich.edu // A load incorrectly passed this load. Squash and refetch. 4544032Sktlim@umich.edu // For now return a fault to show that it was unsuccessful. 4554032Sktlim@umich.edu DynInstPtr violator = loadQueue[load_idx]; 4564032Sktlim@umich.edu if (!memDepViolator || 4574032Sktlim@umich.edu (violator->seqNum < memDepViolator->seqNum)) { 4584032Sktlim@umich.edu memDepViolator = violator; 4594032Sktlim@umich.edu } else { 4604032Sktlim@umich.edu break; 4614032Sktlim@umich.edu } 4624032Sktlim@umich.edu 4634032Sktlim@umich.edu ++lsqMemOrderViolation; 4644032Sktlim@umich.edu 4654032Sktlim@umich.edu return genMachineCheckFault(); 4664032Sktlim@umich.edu } 4674032Sktlim@umich.edu 4684032Sktlim@umich.edu incrLdIdx(load_idx); 4694032Sktlim@umich.edu } 4702292SN/A } 4712292SN/A 4722292SN/A return load_fault; 4732292SN/A} 4742292SN/A 4752292SN/Atemplate <class Impl> 4762292SN/AFault 4772292SN/ALSQUnit<Impl>::executeStore(DynInstPtr &store_inst) 4782292SN/A{ 4792292SN/A using namespace TheISA; 4802292SN/A // Make sure that a store exists. 4812292SN/A assert(stores != 0); 4822292SN/A 4832292SN/A int store_idx = store_inst->sqIdx; 4842292SN/A 4852292SN/A DPRINTF(LSQUnit, "Executing store PC %#x [sn:%lli]\n", 4862292SN/A store_inst->readPC(), store_inst->seqNum); 4872292SN/A 4884032Sktlim@umich.edu assert(!store_inst->isSquashed()); 4894032Sktlim@umich.edu 4902292SN/A // Check the recently completed loads to see if any match this store's 4912292SN/A // address. If so, then we have a memory ordering violation. 4922292SN/A int load_idx = store_inst->lqIdx; 4932292SN/A 4942292SN/A Fault store_fault = store_inst->initiateAcc(); 4952292SN/A 4962329SN/A if (storeQueue[store_idx].size == 0) { 4972292SN/A DPRINTF(LSQUnit,"Fault on Store PC %#x, [sn:%lli],Size = 0\n", 4982292SN/A store_inst->readPC(),store_inst->seqNum); 4992292SN/A 5002292SN/A return store_fault; 5012292SN/A } 5022292SN/A 5032292SN/A assert(store_fault == NoFault); 5042292SN/A 5052336SN/A if (store_inst->isStoreConditional()) { 5062336SN/A // Store conditionals need to set themselves as able to 5072336SN/A // writeback if we haven't had a fault by here. 5082329SN/A storeQueue[store_idx].canWB = true; 5092292SN/A 5102329SN/A ++storesToWB; 5112292SN/A } 5122292SN/A 5134032Sktlim@umich.edu assert(store_inst->effAddrValid); 5144032Sktlim@umich.edu while (load_idx != loadTail) { 5154032Sktlim@umich.edu // Really only need to check loads that have actually executed 5164032Sktlim@umich.edu // It's safe to check all loads because effAddr is set to 5174032Sktlim@umich.edu // InvalAddr when the dyn inst is created. 5182292SN/A 5194032Sktlim@umich.edu // @todo: For now this is extra conservative, detecting a 5204032Sktlim@umich.edu // violation if the addresses match assuming all accesses 5214032Sktlim@umich.edu // are quad word accesses. 5222329SN/A 5234032Sktlim@umich.edu // @todo: Fix this, magic number being used here 5244032Sktlim@umich.edu if (loadQueue[load_idx]->effAddrValid && 5254032Sktlim@umich.edu (loadQueue[load_idx]->effAddr >> 8) == 5264032Sktlim@umich.edu (store_inst->effAddr >> 8)) { 5274032Sktlim@umich.edu // A load incorrectly passed this store. Squash and refetch. 5284032Sktlim@umich.edu // For now return a fault to show that it was unsuccessful. 5294032Sktlim@umich.edu DynInstPtr violator = loadQueue[load_idx]; 5304032Sktlim@umich.edu if (!memDepViolator || 5314032Sktlim@umich.edu (violator->seqNum < memDepViolator->seqNum)) { 5324032Sktlim@umich.edu memDepViolator = violator; 5334032Sktlim@umich.edu } else { 5344032Sktlim@umich.edu break; 5352292SN/A } 5362292SN/A 5374032Sktlim@umich.edu ++lsqMemOrderViolation; 5384032Sktlim@umich.edu 5394032Sktlim@umich.edu return genMachineCheckFault(); 5402292SN/A } 5412292SN/A 5424032Sktlim@umich.edu incrLdIdx(load_idx); 5432292SN/A } 5442292SN/A 5452292SN/A return store_fault; 5462292SN/A} 5472292SN/A 5482292SN/Atemplate <class Impl> 5492292SN/Avoid 5502292SN/ALSQUnit<Impl>::commitLoad() 5512292SN/A{ 5522292SN/A assert(loadQueue[loadHead]); 5532292SN/A 5542292SN/A DPRINTF(LSQUnit, "Committing head load instruction, PC %#x\n", 5552292SN/A loadQueue[loadHead]->readPC()); 5562292SN/A 5572292SN/A loadQueue[loadHead] = NULL; 5582292SN/A 5592292SN/A incrLdIdx(loadHead); 5602292SN/A 5612292SN/A --loads; 5622292SN/A} 5632292SN/A 5642292SN/Atemplate <class Impl> 5652292SN/Avoid 5662292SN/ALSQUnit<Impl>::commitLoads(InstSeqNum &youngest_inst) 5672292SN/A{ 5682292SN/A assert(loads == 0 || loadQueue[loadHead]); 5692292SN/A 5702292SN/A while (loads != 0 && loadQueue[loadHead]->seqNum <= youngest_inst) { 5712292SN/A commitLoad(); 5722292SN/A } 5732292SN/A} 5742292SN/A 5752292SN/Atemplate <class Impl> 5762292SN/Avoid 5772292SN/ALSQUnit<Impl>::commitStores(InstSeqNum &youngest_inst) 5782292SN/A{ 5792292SN/A assert(stores == 0 || storeQueue[storeHead].inst); 5802292SN/A 5812292SN/A int store_idx = storeHead; 5822292SN/A 5832292SN/A while (store_idx != storeTail) { 5842292SN/A assert(storeQueue[store_idx].inst); 5852329SN/A // Mark any stores that are now committed and have not yet 5862329SN/A // been marked as able to write back. 5872292SN/A if (!storeQueue[store_idx].canWB) { 5882292SN/A if (storeQueue[store_idx].inst->seqNum > youngest_inst) { 5892292SN/A break; 5902292SN/A } 5912292SN/A DPRINTF(LSQUnit, "Marking store as able to write back, PC " 5922292SN/A "%#x [sn:%lli]\n", 5932292SN/A storeQueue[store_idx].inst->readPC(), 5942292SN/A storeQueue[store_idx].inst->seqNum); 5952292SN/A 5962292SN/A storeQueue[store_idx].canWB = true; 5972292SN/A 5982292SN/A ++storesToWB; 5992292SN/A } 6002292SN/A 6012292SN/A incrStIdx(store_idx); 6022292SN/A } 6032292SN/A} 6042292SN/A 6052292SN/Atemplate <class Impl> 6062292SN/Avoid 6072292SN/ALSQUnit<Impl>::writebackStores() 6082292SN/A{ 6092292SN/A while (storesToWB > 0 && 6102292SN/A storeWBIdx != storeTail && 6112292SN/A storeQueue[storeWBIdx].inst && 6122292SN/A storeQueue[storeWBIdx].canWB && 6132292SN/A usedPorts < cachePorts) { 6142292SN/A 6152907Sktlim@umich.edu if (isStoreBlocked || lsq->cacheBlocked()) { 6162678Sktlim@umich.edu DPRINTF(LSQUnit, "Unable to write back any more stores, cache" 6172678Sktlim@umich.edu " is blocked!\n"); 6182678Sktlim@umich.edu break; 6192678Sktlim@umich.edu } 6202678Sktlim@umich.edu 6212329SN/A // Store didn't write any data so no need to write it back to 6222329SN/A // memory. 6232292SN/A if (storeQueue[storeWBIdx].size == 0) { 6242292SN/A completeStore(storeWBIdx); 6252292SN/A 6262292SN/A incrStIdx(storeWBIdx); 6272292SN/A 6282292SN/A continue; 6292292SN/A } 6302678Sktlim@umich.edu 6312292SN/A ++usedPorts; 6322292SN/A 6332292SN/A if (storeQueue[storeWBIdx].inst->isDataPrefetch()) { 6342292SN/A incrStIdx(storeWBIdx); 6352292SN/A 6362292SN/A continue; 6372292SN/A } 6382292SN/A 6392292SN/A assert(storeQueue[storeWBIdx].req); 6402292SN/A assert(!storeQueue[storeWBIdx].committed); 6412292SN/A 6422669Sktlim@umich.edu DynInstPtr inst = storeQueue[storeWBIdx].inst; 6432669Sktlim@umich.edu 6442669Sktlim@umich.edu Request *req = storeQueue[storeWBIdx].req; 6452292SN/A storeQueue[storeWBIdx].committed = true; 6462292SN/A 6472669Sktlim@umich.edu assert(!inst->memData); 6482669Sktlim@umich.edu inst->memData = new uint8_t[64]; 6493772Sgblack@eecs.umich.edu 6504326Sgblack@eecs.umich.edu memcpy(inst->memData, storeQueue[storeWBIdx].data, req->getSize()); 6512669Sktlim@umich.edu 6524878Sstever@eecs.umich.edu MemCmd command = 6534878Sstever@eecs.umich.edu req->isSwap() ? MemCmd::SwapReq : 6544909Sstever@eecs.umich.edu (req->isLocked() ? MemCmd::StoreCondReq : MemCmd::WriteReq); 6554350Sgblack@eecs.umich.edu PacketPtr data_pkt = new Packet(req, command, 6564022Sstever@eecs.umich.edu Packet::Broadcast); 6572669Sktlim@umich.edu data_pkt->dataStatic(inst->memData); 6582292SN/A 6592678Sktlim@umich.edu LSQSenderState *state = new LSQSenderState; 6602678Sktlim@umich.edu state->isLoad = false; 6612678Sktlim@umich.edu state->idx = storeWBIdx; 6622678Sktlim@umich.edu state->inst = inst; 6632678Sktlim@umich.edu data_pkt->senderState = state; 6642678Sktlim@umich.edu 6652292SN/A DPRINTF(LSQUnit, "D-Cache: Writing back store idx:%i PC:%#x " 6662292SN/A "to Addr:%#x, data:%#x [sn:%lli]\n", 6673221Sktlim@umich.edu storeWBIdx, inst->readPC(), 6683797Sgblack@eecs.umich.edu req->getPaddr(), (int)*(inst->memData), 6693221Sktlim@umich.edu inst->seqNum); 6702292SN/A 6712693Sktlim@umich.edu // @todo: Remove this SC hack once the memory system handles it. 6724350Sgblack@eecs.umich.edu if (inst->isStoreConditional()) { 6733326Sktlim@umich.edu // Disable recording the result temporarily. Writing to 6743326Sktlim@umich.edu // misc regs normally updates the result, but this is not 6753326Sktlim@umich.edu // the desired behavior when handling store conditionals. 6763326Sktlim@umich.edu inst->recordResult = false; 6773326Sktlim@umich.edu bool success = TheISA::handleLockedWrite(inst.get(), req); 6783326Sktlim@umich.edu inst->recordResult = true; 6793326Sktlim@umich.edu 6803326Sktlim@umich.edu if (!success) { 6813326Sktlim@umich.edu // Instantly complete this store. 6823326Sktlim@umich.edu DPRINTF(LSQUnit, "Store conditional [sn:%lli] failed. " 6833326Sktlim@umich.edu "Instantly completing it.\n", 6843326Sktlim@umich.edu inst->seqNum); 6853326Sktlim@umich.edu WritebackEvent *wb = new WritebackEvent(inst, data_pkt, this); 6863326Sktlim@umich.edu wb->schedule(curTick + 1); 6873326Sktlim@umich.edu completeStore(storeWBIdx); 6883326Sktlim@umich.edu incrStIdx(storeWBIdx); 6893326Sktlim@umich.edu continue; 6902693Sktlim@umich.edu } 6912693Sktlim@umich.edu } else { 6922693Sktlim@umich.edu // Non-store conditionals do not need a writeback. 6932693Sktlim@umich.edu state->noWB = true; 6942693Sktlim@umich.edu } 6952693Sktlim@umich.edu 6962669Sktlim@umich.edu if (!dcachePort->sendTiming(data_pkt)) { 6972669Sktlim@umich.edu // Need to handle becoming blocked on a store. 6984032Sktlim@umich.edu DPRINTF(IEW, "D-Cache became blocked when writing [sn:%lli], will" 6993221Sktlim@umich.edu "retry later\n", 7003221Sktlim@umich.edu inst->seqNum); 7012678Sktlim@umich.edu isStoreBlocked = true; 7022727Sktlim@umich.edu ++lsqCacheBlocked; 7032698Sktlim@umich.edu assert(retryPkt == NULL); 7042698Sktlim@umich.edu retryPkt = data_pkt; 7053014Srdreslin@umich.edu lsq->setRetryTid(lsqID); 7062669Sktlim@umich.edu } else { 7072693Sktlim@umich.edu storePostSend(data_pkt); 7082292SN/A } 7092292SN/A } 7102292SN/A 7112292SN/A // Not sure this should set it to 0. 7122292SN/A usedPorts = 0; 7132292SN/A 7142292SN/A assert(stores >= 0 && storesToWB >= 0); 7152292SN/A} 7162292SN/A 7172292SN/A/*template <class Impl> 7182292SN/Avoid 7192292SN/ALSQUnit<Impl>::removeMSHR(InstSeqNum seqNum) 7202292SN/A{ 7212292SN/A list<InstSeqNum>::iterator mshr_it = find(mshrSeqNums.begin(), 7222292SN/A mshrSeqNums.end(), 7232292SN/A seqNum); 7242292SN/A 7252292SN/A if (mshr_it != mshrSeqNums.end()) { 7262292SN/A mshrSeqNums.erase(mshr_it); 7272292SN/A DPRINTF(LSQUnit, "Removing MSHR. count = %i\n",mshrSeqNums.size()); 7282292SN/A } 7292292SN/A}*/ 7302292SN/A 7312292SN/Atemplate <class Impl> 7322292SN/Avoid 7332292SN/ALSQUnit<Impl>::squash(const InstSeqNum &squashed_num) 7342292SN/A{ 7352292SN/A DPRINTF(LSQUnit, "Squashing until [sn:%lli]!" 7362329SN/A "(Loads:%i Stores:%i)\n", squashed_num, loads, stores); 7372292SN/A 7382292SN/A int load_idx = loadTail; 7392292SN/A decrLdIdx(load_idx); 7402292SN/A 7412292SN/A while (loads != 0 && loadQueue[load_idx]->seqNum > squashed_num) { 7422292SN/A DPRINTF(LSQUnit,"Load Instruction PC %#x squashed, " 7432292SN/A "[sn:%lli]\n", 7442292SN/A loadQueue[load_idx]->readPC(), 7452292SN/A loadQueue[load_idx]->seqNum); 7462292SN/A 7472292SN/A if (isStalled() && load_idx == stallingLoadIdx) { 7482292SN/A stalled = false; 7492292SN/A stallingStoreIsn = 0; 7502292SN/A stallingLoadIdx = 0; 7512292SN/A } 7522292SN/A 7532329SN/A // Clear the smart pointer to make sure it is decremented. 7542731Sktlim@umich.edu loadQueue[load_idx]->setSquashed(); 7552292SN/A loadQueue[load_idx] = NULL; 7562292SN/A --loads; 7572292SN/A 7582292SN/A // Inefficient! 7592292SN/A loadTail = load_idx; 7602292SN/A 7612292SN/A decrLdIdx(load_idx); 7622727Sktlim@umich.edu ++lsqSquashedLoads; 7632292SN/A } 7642292SN/A 7652292SN/A if (isLoadBlocked) { 7662292SN/A if (squashed_num < blockedLoadSeqNum) { 7672292SN/A isLoadBlocked = false; 7682292SN/A loadBlockedHandled = false; 7692292SN/A blockedLoadSeqNum = 0; 7702292SN/A } 7712292SN/A } 7722292SN/A 7734032Sktlim@umich.edu if (memDepViolator && squashed_num < memDepViolator->seqNum) { 7744032Sktlim@umich.edu memDepViolator = NULL; 7754032Sktlim@umich.edu } 7764032Sktlim@umich.edu 7772292SN/A int store_idx = storeTail; 7782292SN/A decrStIdx(store_idx); 7792292SN/A 7802292SN/A while (stores != 0 && 7812292SN/A storeQueue[store_idx].inst->seqNum > squashed_num) { 7822329SN/A // Instructions marked as can WB are already committed. 7832292SN/A if (storeQueue[store_idx].canWB) { 7842292SN/A break; 7852292SN/A } 7862292SN/A 7872292SN/A DPRINTF(LSQUnit,"Store Instruction PC %#x squashed, " 7882292SN/A "idx:%i [sn:%lli]\n", 7892292SN/A storeQueue[store_idx].inst->readPC(), 7902292SN/A store_idx, storeQueue[store_idx].inst->seqNum); 7912292SN/A 7922329SN/A // I don't think this can happen. It should have been cleared 7932329SN/A // by the stalling load. 7942292SN/A if (isStalled() && 7952292SN/A storeQueue[store_idx].inst->seqNum == stallingStoreIsn) { 7962292SN/A panic("Is stalled should have been cleared by stalling load!\n"); 7972292SN/A stalled = false; 7982292SN/A stallingStoreIsn = 0; 7992292SN/A } 8002292SN/A 8012329SN/A // Clear the smart pointer to make sure it is decremented. 8022731Sktlim@umich.edu storeQueue[store_idx].inst->setSquashed(); 8032292SN/A storeQueue[store_idx].inst = NULL; 8042292SN/A storeQueue[store_idx].canWB = 0; 8052292SN/A 8064032Sktlim@umich.edu // Must delete request now that it wasn't handed off to 8074032Sktlim@umich.edu // memory. This is quite ugly. @todo: Figure out the proper 8084032Sktlim@umich.edu // place to really handle request deletes. 8094032Sktlim@umich.edu delete storeQueue[store_idx].req; 8104032Sktlim@umich.edu 8112292SN/A storeQueue[store_idx].req = NULL; 8122292SN/A --stores; 8132292SN/A 8142292SN/A // Inefficient! 8152292SN/A storeTail = store_idx; 8162292SN/A 8172292SN/A decrStIdx(store_idx); 8182727Sktlim@umich.edu ++lsqSquashedStores; 8192292SN/A } 8202292SN/A} 8212292SN/A 8222292SN/Atemplate <class Impl> 8232292SN/Avoid 8243349Sbinkertn@umich.eduLSQUnit<Impl>::storePostSend(PacketPtr pkt) 8252693Sktlim@umich.edu{ 8262693Sktlim@umich.edu if (isStalled() && 8272693Sktlim@umich.edu storeQueue[storeWBIdx].inst->seqNum == stallingStoreIsn) { 8282693Sktlim@umich.edu DPRINTF(LSQUnit, "Unstalling, stalling store [sn:%lli] " 8292693Sktlim@umich.edu "load idx:%i\n", 8302693Sktlim@umich.edu stallingStoreIsn, stallingLoadIdx); 8312693Sktlim@umich.edu stalled = false; 8322693Sktlim@umich.edu stallingStoreIsn = 0; 8332693Sktlim@umich.edu iewStage->replayMemInst(loadQueue[stallingLoadIdx]); 8342693Sktlim@umich.edu } 8352693Sktlim@umich.edu 8362693Sktlim@umich.edu if (!storeQueue[storeWBIdx].inst->isStoreConditional()) { 8372693Sktlim@umich.edu // The store is basically completed at this time. This 8382693Sktlim@umich.edu // only works so long as the checker doesn't try to 8392693Sktlim@umich.edu // verify the value in memory for stores. 8402693Sktlim@umich.edu storeQueue[storeWBIdx].inst->setCompleted(); 8412733Sktlim@umich.edu#if USE_CHECKER 8422693Sktlim@umich.edu if (cpu->checker) { 8432732Sktlim@umich.edu cpu->checker->verify(storeQueue[storeWBIdx].inst); 8442693Sktlim@umich.edu } 8452733Sktlim@umich.edu#endif 8462693Sktlim@umich.edu } 8472693Sktlim@umich.edu 8482693Sktlim@umich.edu incrStIdx(storeWBIdx); 8492693Sktlim@umich.edu} 8502693Sktlim@umich.edu 8512693Sktlim@umich.edutemplate <class Impl> 8522693Sktlim@umich.eduvoid 8532678Sktlim@umich.eduLSQUnit<Impl>::writeback(DynInstPtr &inst, PacketPtr pkt) 8542678Sktlim@umich.edu{ 8552678Sktlim@umich.edu iewStage->wakeCPU(); 8562678Sktlim@umich.edu 8572678Sktlim@umich.edu // Squashed instructions do not need to complete their access. 8582678Sktlim@umich.edu if (inst->isSquashed()) { 8592927Sktlim@umich.edu iewStage->decrWb(inst->seqNum); 8602678Sktlim@umich.edu assert(!inst->isStore()); 8612727Sktlim@umich.edu ++lsqIgnoredResponses; 8622678Sktlim@umich.edu return; 8632678Sktlim@umich.edu } 8642678Sktlim@umich.edu 8652678Sktlim@umich.edu if (!inst->isExecuted()) { 8662678Sktlim@umich.edu inst->setExecuted(); 8672678Sktlim@umich.edu 8682678Sktlim@umich.edu // Complete access to copy data to proper place. 8692678Sktlim@umich.edu inst->completeAcc(pkt); 8702678Sktlim@umich.edu } 8712678Sktlim@umich.edu 8722678Sktlim@umich.edu // Need to insert instruction into queue to commit 8732678Sktlim@umich.edu iewStage->instToCommit(inst); 8742678Sktlim@umich.edu 8752678Sktlim@umich.edu iewStage->activityThisCycle(); 8762678Sktlim@umich.edu} 8772678Sktlim@umich.edu 8782678Sktlim@umich.edutemplate <class Impl> 8792678Sktlim@umich.eduvoid 8802292SN/ALSQUnit<Impl>::completeStore(int store_idx) 8812292SN/A{ 8822292SN/A assert(storeQueue[store_idx].inst); 8832292SN/A storeQueue[store_idx].completed = true; 8842292SN/A --storesToWB; 8852292SN/A // A bit conservative because a store completion may not free up entries, 8862292SN/A // but hopefully avoids two store completions in one cycle from making 8872292SN/A // the CPU tick twice. 8883126Sktlim@umich.edu cpu->wakeCPU(); 8892292SN/A cpu->activityThisCycle(); 8902292SN/A 8912292SN/A if (store_idx == storeHead) { 8922292SN/A do { 8932292SN/A incrStIdx(storeHead); 8942292SN/A 8952292SN/A --stores; 8962292SN/A } while (storeQueue[storeHead].completed && 8972292SN/A storeHead != storeTail); 8982292SN/A 8992292SN/A iewStage->updateLSQNextCycle = true; 9002292SN/A } 9012292SN/A 9022329SN/A DPRINTF(LSQUnit, "Completing store [sn:%lli], idx:%i, store head " 9032329SN/A "idx:%i\n", 9042329SN/A storeQueue[store_idx].inst->seqNum, store_idx, storeHead); 9052292SN/A 9062292SN/A if (isStalled() && 9072292SN/A storeQueue[store_idx].inst->seqNum == stallingStoreIsn) { 9082292SN/A DPRINTF(LSQUnit, "Unstalling, stalling store [sn:%lli] " 9092292SN/A "load idx:%i\n", 9102292SN/A stallingStoreIsn, stallingLoadIdx); 9112292SN/A stalled = false; 9122292SN/A stallingStoreIsn = 0; 9132292SN/A iewStage->replayMemInst(loadQueue[stallingLoadIdx]); 9142292SN/A } 9152316SN/A 9162316SN/A storeQueue[store_idx].inst->setCompleted(); 9172329SN/A 9182329SN/A // Tell the checker we've completed this instruction. Some stores 9192329SN/A // may get reported twice to the checker, but the checker can 9202329SN/A // handle that case. 9212733Sktlim@umich.edu#if USE_CHECKER 9222316SN/A if (cpu->checker) { 9232732Sktlim@umich.edu cpu->checker->verify(storeQueue[store_idx].inst); 9242316SN/A } 9252733Sktlim@umich.edu#endif 9262292SN/A} 9272292SN/A 9282292SN/Atemplate <class Impl> 9292693Sktlim@umich.eduvoid 9302693Sktlim@umich.eduLSQUnit<Impl>::recvRetry() 9312693Sktlim@umich.edu{ 9322698Sktlim@umich.edu if (isStoreBlocked) { 9334985Sktlim@umich.edu DPRINTF(LSQUnit, "Receiving retry: store blocked\n"); 9342698Sktlim@umich.edu assert(retryPkt != NULL); 9352693Sktlim@umich.edu 9362698Sktlim@umich.edu if (dcachePort->sendTiming(retryPkt)) { 9372698Sktlim@umich.edu storePostSend(retryPkt); 9382699Sktlim@umich.edu retryPkt = NULL; 9392693Sktlim@umich.edu isStoreBlocked = false; 9403014Srdreslin@umich.edu lsq->setRetryTid(-1); 9412693Sktlim@umich.edu } else { 9422693Sktlim@umich.edu // Still blocked! 9432727Sktlim@umich.edu ++lsqCacheBlocked; 9442907Sktlim@umich.edu lsq->setRetryTid(lsqID); 9452693Sktlim@umich.edu } 9462693Sktlim@umich.edu } else if (isLoadBlocked) { 9472693Sktlim@umich.edu DPRINTF(LSQUnit, "Loads squash themselves and all younger insts, " 9482693Sktlim@umich.edu "no need to resend packet.\n"); 9492693Sktlim@umich.edu } else { 9502693Sktlim@umich.edu DPRINTF(LSQUnit, "Retry received but LSQ is no longer blocked.\n"); 9512693Sktlim@umich.edu } 9522693Sktlim@umich.edu} 9532693Sktlim@umich.edu 9542693Sktlim@umich.edutemplate <class Impl> 9552292SN/Ainline void 9562292SN/ALSQUnit<Impl>::incrStIdx(int &store_idx) 9572292SN/A{ 9582292SN/A if (++store_idx >= SQEntries) 9592292SN/A store_idx = 0; 9602292SN/A} 9612292SN/A 9622292SN/Atemplate <class Impl> 9632292SN/Ainline void 9642292SN/ALSQUnit<Impl>::decrStIdx(int &store_idx) 9652292SN/A{ 9662292SN/A if (--store_idx < 0) 9672292SN/A store_idx += SQEntries; 9682292SN/A} 9692292SN/A 9702292SN/Atemplate <class Impl> 9712292SN/Ainline void 9722292SN/ALSQUnit<Impl>::incrLdIdx(int &load_idx) 9732292SN/A{ 9742292SN/A if (++load_idx >= LQEntries) 9752292SN/A load_idx = 0; 9762292SN/A} 9772292SN/A 9782292SN/Atemplate <class Impl> 9792292SN/Ainline void 9802292SN/ALSQUnit<Impl>::decrLdIdx(int &load_idx) 9812292SN/A{ 9822292SN/A if (--load_idx < 0) 9832292SN/A load_idx += LQEntries; 9842292SN/A} 9852329SN/A 9862329SN/Atemplate <class Impl> 9872329SN/Avoid 9882329SN/ALSQUnit<Impl>::dumpInsts() 9892329SN/A{ 9902329SN/A cprintf("Load store queue: Dumping instructions.\n"); 9912329SN/A cprintf("Load queue size: %i\n", loads); 9922329SN/A cprintf("Load queue: "); 9932329SN/A 9942329SN/A int load_idx = loadHead; 9952329SN/A 9962329SN/A while (load_idx != loadTail && loadQueue[load_idx]) { 9972329SN/A cprintf("%#x ", loadQueue[load_idx]->readPC()); 9982329SN/A 9992329SN/A incrLdIdx(load_idx); 10002329SN/A } 10012329SN/A 10022329SN/A cprintf("Store queue size: %i\n", stores); 10032329SN/A cprintf("Store queue: "); 10042329SN/A 10052329SN/A int store_idx = storeHead; 10062329SN/A 10072329SN/A while (store_idx != storeTail && storeQueue[store_idx].inst) { 10082329SN/A cprintf("%#x ", storeQueue[store_idx].inst->readPC()); 10092329SN/A 10102329SN/A incrStIdx(store_idx); 10112329SN/A } 10122329SN/A 10132329SN/A cprintf("\n"); 10142329SN/A} 1015