lsq_unit_impl.hh revision 3126
12292SN/A/* 22292SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan 32292SN/A * All rights reserved. 42292SN/A * 52292SN/A * Redistribution and use in source and binary forms, with or without 62292SN/A * modification, are permitted provided that the following conditions are 72292SN/A * met: redistributions of source code must retain the above copyright 82292SN/A * notice, this list of conditions and the following disclaimer; 92292SN/A * redistributions in binary form must reproduce the above copyright 102292SN/A * notice, this list of conditions and the following disclaimer in the 112292SN/A * documentation and/or other materials provided with the distribution; 122292SN/A * neither the name of the copyright holders nor the names of its 132292SN/A * contributors may be used to endorse or promote products derived from 142292SN/A * this software without specific prior written permission. 152292SN/A * 162292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172292SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182292SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192292SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202292SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212292SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222292SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232292SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242292SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252292SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262292SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272689Sktlim@umich.edu * 282689Sktlim@umich.edu * Authors: Kevin Lim 292689Sktlim@umich.edu * Korey Sewell 302292SN/A */ 312292SN/A 322733Sktlim@umich.edu#include "config/use_checker.hh" 332733Sktlim@umich.edu 342907Sktlim@umich.edu#include "cpu/o3/lsq.hh" 352292SN/A#include "cpu/o3/lsq_unit.hh" 362292SN/A#include "base/str.hh" 372722Sktlim@umich.edu#include "mem/packet.hh" 382669Sktlim@umich.edu#include "mem/request.hh" 392292SN/A 402790Sktlim@umich.edu#if USE_CHECKER 412790Sktlim@umich.edu#include "cpu/checker/cpu.hh" 422790Sktlim@umich.edu#endif 432790Sktlim@umich.edu 442669Sktlim@umich.edutemplate<class Impl> 452678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::WritebackEvent(DynInstPtr &_inst, PacketPtr _pkt, 462678Sktlim@umich.edu LSQUnit *lsq_ptr) 472678Sktlim@umich.edu : Event(&mainEventQueue), inst(_inst), pkt(_pkt), lsqPtr(lsq_ptr) 482292SN/A{ 492678Sktlim@umich.edu this->setFlags(Event::AutoDelete); 502292SN/A} 512292SN/A 522669Sktlim@umich.edutemplate<class Impl> 532292SN/Avoid 542678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::process() 552292SN/A{ 562678Sktlim@umich.edu if (!lsqPtr->isSwitchedOut()) { 572678Sktlim@umich.edu lsqPtr->writeback(inst, pkt); 582678Sktlim@umich.edu } 592678Sktlim@umich.edu delete pkt; 602678Sktlim@umich.edu} 612292SN/A 622678Sktlim@umich.edutemplate<class Impl> 632678Sktlim@umich.educonst char * 642678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::description() 652678Sktlim@umich.edu{ 662678Sktlim@umich.edu return "Store writeback event"; 672678Sktlim@umich.edu} 682292SN/A 692678Sktlim@umich.edutemplate<class Impl> 702678Sktlim@umich.eduvoid 712678Sktlim@umich.eduLSQUnit<Impl>::completeDataAccess(PacketPtr pkt) 722678Sktlim@umich.edu{ 732678Sktlim@umich.edu LSQSenderState *state = dynamic_cast<LSQSenderState *>(pkt->senderState); 742678Sktlim@umich.edu DynInstPtr inst = state->inst; 752678Sktlim@umich.edu DPRINTF(IEW, "Writeback event [sn:%lli]\n", inst->seqNum); 762698Sktlim@umich.edu DPRINTF(Activity, "Activity: Writeback event [sn:%lli]\n", inst->seqNum); 772344SN/A 782678Sktlim@umich.edu //iewStage->ldstQueue.removeMSHR(inst->threadNumber,inst->seqNum); 792678Sktlim@umich.edu 802678Sktlim@umich.edu if (isSwitchedOut() || inst->isSquashed()) { 812820Sktlim@umich.edu iewStage->decrWb(inst->seqNum); 822678Sktlim@umich.edu delete state; 832678Sktlim@umich.edu delete pkt; 842307SN/A return; 852678Sktlim@umich.edu } else { 862678Sktlim@umich.edu if (!state->noWB) { 872678Sktlim@umich.edu writeback(inst, pkt); 882678Sktlim@umich.edu } 892678Sktlim@umich.edu 902678Sktlim@umich.edu if (inst->isStore()) { 912678Sktlim@umich.edu completeStore(state->idx); 922678Sktlim@umich.edu } 932344SN/A } 942307SN/A 952678Sktlim@umich.edu delete state; 962678Sktlim@umich.edu delete pkt; 972292SN/A} 982292SN/A 992292SN/Atemplate <class Impl> 1002292SN/ALSQUnit<Impl>::LSQUnit() 1012678Sktlim@umich.edu : loads(0), stores(0), storesToWB(0), stalled(false), 1022678Sktlim@umich.edu isStoreBlocked(false), isLoadBlocked(false), 1032292SN/A loadBlockedHandled(false) 1042292SN/A{ 1052292SN/A} 1062292SN/A 1072292SN/Atemplate<class Impl> 1082292SN/Avoid 1092907Sktlim@umich.eduLSQUnit<Impl>::init(Params *params, LSQ *lsq_ptr, unsigned maxLQEntries, 1102292SN/A unsigned maxSQEntries, unsigned id) 1112292SN/A{ 1122292SN/A DPRINTF(LSQUnit, "Creating LSQUnit%i object.\n",id); 1132292SN/A 1142307SN/A switchedOut = false; 1152307SN/A 1162907Sktlim@umich.edu lsq = lsq_ptr; 1172907Sktlim@umich.edu 1182292SN/A lsqID = id; 1192292SN/A 1202329SN/A // Add 1 for the sentinel entry (they are circular queues). 1212329SN/A LQEntries = maxLQEntries + 1; 1222329SN/A SQEntries = maxSQEntries + 1; 1232292SN/A 1242292SN/A loadQueue.resize(LQEntries); 1252292SN/A storeQueue.resize(SQEntries); 1262292SN/A 1272292SN/A loadHead = loadTail = 0; 1282292SN/A 1292292SN/A storeHead = storeWBIdx = storeTail = 0; 1302292SN/A 1312292SN/A usedPorts = 0; 1322292SN/A cachePorts = params->cachePorts; 1332292SN/A 1342329SN/A memDepViolator = NULL; 1352292SN/A 1362292SN/A blockedLoadSeqNum = 0; 1372292SN/A} 1382292SN/A 1392292SN/Atemplate<class Impl> 1402669Sktlim@umich.eduvoid 1412733Sktlim@umich.eduLSQUnit<Impl>::setCPU(O3CPU *cpu_ptr) 1422669Sktlim@umich.edu{ 1432669Sktlim@umich.edu cpu = cpu_ptr; 1442678Sktlim@umich.edu 1452733Sktlim@umich.edu#if USE_CHECKER 1462679Sktlim@umich.edu if (cpu->checker) { 1472679Sktlim@umich.edu cpu->checker->setDcachePort(dcachePort); 1482679Sktlim@umich.edu } 1492733Sktlim@umich.edu#endif 1502669Sktlim@umich.edu} 1512669Sktlim@umich.edu 1522669Sktlim@umich.edutemplate<class Impl> 1532292SN/Astd::string 1542292SN/ALSQUnit<Impl>::name() const 1552292SN/A{ 1562292SN/A if (Impl::MaxThreads == 1) { 1572292SN/A return iewStage->name() + ".lsq"; 1582292SN/A } else { 1592292SN/A return iewStage->name() + ".lsq.thread." + to_string(lsqID); 1602292SN/A } 1612292SN/A} 1622292SN/A 1632292SN/Atemplate<class Impl> 1642292SN/Avoid 1652727Sktlim@umich.eduLSQUnit<Impl>::regStats() 1662727Sktlim@umich.edu{ 1672727Sktlim@umich.edu lsqForwLoads 1682727Sktlim@umich.edu .name(name() + ".forwLoads") 1692727Sktlim@umich.edu .desc("Number of loads that had data forwarded from stores"); 1702727Sktlim@umich.edu 1712727Sktlim@umich.edu invAddrLoads 1722727Sktlim@umich.edu .name(name() + ".invAddrLoads") 1732727Sktlim@umich.edu .desc("Number of loads ignored due to an invalid address"); 1742727Sktlim@umich.edu 1752727Sktlim@umich.edu lsqSquashedLoads 1762727Sktlim@umich.edu .name(name() + ".squashedLoads") 1772727Sktlim@umich.edu .desc("Number of loads squashed"); 1782727Sktlim@umich.edu 1792727Sktlim@umich.edu lsqIgnoredResponses 1802727Sktlim@umich.edu .name(name() + ".ignoredResponses") 1812727Sktlim@umich.edu .desc("Number of memory responses ignored because the instruction is squashed"); 1822727Sktlim@umich.edu 1832361SN/A lsqMemOrderViolation 1842361SN/A .name(name() + ".memOrderViolation") 1852361SN/A .desc("Number of memory ordering violations"); 1862361SN/A 1872727Sktlim@umich.edu lsqSquashedStores 1882727Sktlim@umich.edu .name(name() + ".squashedStores") 1892727Sktlim@umich.edu .desc("Number of stores squashed"); 1902727Sktlim@umich.edu 1912727Sktlim@umich.edu invAddrSwpfs 1922727Sktlim@umich.edu .name(name() + ".invAddrSwpfs") 1932727Sktlim@umich.edu .desc("Number of software prefetches ignored due to an invalid address"); 1942727Sktlim@umich.edu 1952727Sktlim@umich.edu lsqBlockedLoads 1962727Sktlim@umich.edu .name(name() + ".blockedLoads") 1972727Sktlim@umich.edu .desc("Number of blocked loads due to partial load-store forwarding"); 1982727Sktlim@umich.edu 1992727Sktlim@umich.edu lsqRescheduledLoads 2002727Sktlim@umich.edu .name(name() + ".rescheduledLoads") 2012727Sktlim@umich.edu .desc("Number of loads that were rescheduled"); 2022727Sktlim@umich.edu 2032727Sktlim@umich.edu lsqCacheBlocked 2042727Sktlim@umich.edu .name(name() + ".cacheBlocked") 2052727Sktlim@umich.edu .desc("Number of times an access to memory failed due to the cache being blocked"); 2062727Sktlim@umich.edu} 2072727Sktlim@umich.edu 2082727Sktlim@umich.edutemplate<class Impl> 2092727Sktlim@umich.eduvoid 2102292SN/ALSQUnit<Impl>::clearLQ() 2112292SN/A{ 2122292SN/A loadQueue.clear(); 2132292SN/A} 2142292SN/A 2152292SN/Atemplate<class Impl> 2162292SN/Avoid 2172292SN/ALSQUnit<Impl>::clearSQ() 2182292SN/A{ 2192292SN/A storeQueue.clear(); 2202292SN/A} 2212292SN/A 2222292SN/Atemplate<class Impl> 2232292SN/Avoid 2242307SN/ALSQUnit<Impl>::switchOut() 2252307SN/A{ 2262307SN/A switchedOut = true; 2272367SN/A for (int i = 0; i < loadQueue.size(); ++i) { 2282367SN/A assert(!loadQueue[i]); 2292307SN/A loadQueue[i] = NULL; 2302367SN/A } 2312307SN/A 2322329SN/A assert(storesToWB == 0); 2332307SN/A} 2342307SN/A 2352307SN/Atemplate<class Impl> 2362307SN/Avoid 2372307SN/ALSQUnit<Impl>::takeOverFrom() 2382307SN/A{ 2392307SN/A switchedOut = false; 2402307SN/A loads = stores = storesToWB = 0; 2412307SN/A 2422307SN/A loadHead = loadTail = 0; 2432307SN/A 2442307SN/A storeHead = storeWBIdx = storeTail = 0; 2452307SN/A 2462307SN/A usedPorts = 0; 2472307SN/A 2482329SN/A memDepViolator = NULL; 2492307SN/A 2502307SN/A blockedLoadSeqNum = 0; 2512307SN/A 2522307SN/A stalled = false; 2532307SN/A isLoadBlocked = false; 2542307SN/A loadBlockedHandled = false; 2552307SN/A} 2562307SN/A 2572307SN/Atemplate<class Impl> 2582307SN/Avoid 2592292SN/ALSQUnit<Impl>::resizeLQ(unsigned size) 2602292SN/A{ 2612329SN/A unsigned size_plus_sentinel = size + 1; 2622329SN/A assert(size_plus_sentinel >= LQEntries); 2632292SN/A 2642329SN/A if (size_plus_sentinel > LQEntries) { 2652329SN/A while (size_plus_sentinel > loadQueue.size()) { 2662292SN/A DynInstPtr dummy; 2672292SN/A loadQueue.push_back(dummy); 2682292SN/A LQEntries++; 2692292SN/A } 2702292SN/A } else { 2712329SN/A LQEntries = size_plus_sentinel; 2722292SN/A } 2732292SN/A 2742292SN/A} 2752292SN/A 2762292SN/Atemplate<class Impl> 2772292SN/Avoid 2782292SN/ALSQUnit<Impl>::resizeSQ(unsigned size) 2792292SN/A{ 2802329SN/A unsigned size_plus_sentinel = size + 1; 2812329SN/A if (size_plus_sentinel > SQEntries) { 2822329SN/A while (size_plus_sentinel > storeQueue.size()) { 2832292SN/A SQEntry dummy; 2842292SN/A storeQueue.push_back(dummy); 2852292SN/A SQEntries++; 2862292SN/A } 2872292SN/A } else { 2882329SN/A SQEntries = size_plus_sentinel; 2892292SN/A } 2902292SN/A} 2912292SN/A 2922292SN/Atemplate <class Impl> 2932292SN/Avoid 2942292SN/ALSQUnit<Impl>::insert(DynInstPtr &inst) 2952292SN/A{ 2962292SN/A assert(inst->isMemRef()); 2972292SN/A 2982292SN/A assert(inst->isLoad() || inst->isStore()); 2992292SN/A 3002292SN/A if (inst->isLoad()) { 3012292SN/A insertLoad(inst); 3022292SN/A } else { 3032292SN/A insertStore(inst); 3042292SN/A } 3052292SN/A 3062292SN/A inst->setInLSQ(); 3072292SN/A} 3082292SN/A 3092292SN/Atemplate <class Impl> 3102292SN/Avoid 3112292SN/ALSQUnit<Impl>::insertLoad(DynInstPtr &load_inst) 3122292SN/A{ 3132329SN/A assert((loadTail + 1) % LQEntries != loadHead); 3142329SN/A assert(loads < LQEntries); 3152292SN/A 3162292SN/A DPRINTF(LSQUnit, "Inserting load PC %#x, idx:%i [sn:%lli]\n", 3172292SN/A load_inst->readPC(), loadTail, load_inst->seqNum); 3182292SN/A 3192292SN/A load_inst->lqIdx = loadTail; 3202292SN/A 3212292SN/A if (stores == 0) { 3222292SN/A load_inst->sqIdx = -1; 3232292SN/A } else { 3242292SN/A load_inst->sqIdx = storeTail; 3252292SN/A } 3262292SN/A 3272292SN/A loadQueue[loadTail] = load_inst; 3282292SN/A 3292292SN/A incrLdIdx(loadTail); 3302292SN/A 3312292SN/A ++loads; 3322292SN/A} 3332292SN/A 3342292SN/Atemplate <class Impl> 3352292SN/Avoid 3362292SN/ALSQUnit<Impl>::insertStore(DynInstPtr &store_inst) 3372292SN/A{ 3382292SN/A // Make sure it is not full before inserting an instruction. 3392292SN/A assert((storeTail + 1) % SQEntries != storeHead); 3402292SN/A assert(stores < SQEntries); 3412292SN/A 3422292SN/A DPRINTF(LSQUnit, "Inserting store PC %#x, idx:%i [sn:%lli]\n", 3432292SN/A store_inst->readPC(), storeTail, store_inst->seqNum); 3442292SN/A 3452292SN/A store_inst->sqIdx = storeTail; 3462292SN/A store_inst->lqIdx = loadTail; 3472292SN/A 3482292SN/A storeQueue[storeTail] = SQEntry(store_inst); 3492292SN/A 3502292SN/A incrStIdx(storeTail); 3512292SN/A 3522292SN/A ++stores; 3532292SN/A} 3542292SN/A 3552292SN/Atemplate <class Impl> 3562292SN/Atypename Impl::DynInstPtr 3572292SN/ALSQUnit<Impl>::getMemDepViolator() 3582292SN/A{ 3592292SN/A DynInstPtr temp = memDepViolator; 3602292SN/A 3612292SN/A memDepViolator = NULL; 3622292SN/A 3632292SN/A return temp; 3642292SN/A} 3652292SN/A 3662292SN/Atemplate <class Impl> 3672292SN/Aunsigned 3682292SN/ALSQUnit<Impl>::numFreeEntries() 3692292SN/A{ 3702292SN/A unsigned free_lq_entries = LQEntries - loads; 3712292SN/A unsigned free_sq_entries = SQEntries - stores; 3722292SN/A 3732292SN/A // Both the LQ and SQ entries have an extra dummy entry to differentiate 3742292SN/A // empty/full conditions. Subtract 1 from the free entries. 3752292SN/A if (free_lq_entries < free_sq_entries) { 3762292SN/A return free_lq_entries - 1; 3772292SN/A } else { 3782292SN/A return free_sq_entries - 1; 3792292SN/A } 3802292SN/A} 3812292SN/A 3822292SN/Atemplate <class Impl> 3832292SN/Aint 3842292SN/ALSQUnit<Impl>::numLoadsReady() 3852292SN/A{ 3862292SN/A int load_idx = loadHead; 3872292SN/A int retval = 0; 3882292SN/A 3892292SN/A while (load_idx != loadTail) { 3902292SN/A assert(loadQueue[load_idx]); 3912292SN/A 3922292SN/A if (loadQueue[load_idx]->readyToIssue()) { 3932292SN/A ++retval; 3942292SN/A } 3952292SN/A } 3962292SN/A 3972292SN/A return retval; 3982292SN/A} 3992292SN/A 4002292SN/Atemplate <class Impl> 4012292SN/AFault 4022292SN/ALSQUnit<Impl>::executeLoad(DynInstPtr &inst) 4032292SN/A{ 4042292SN/A // Execute a specific load. 4052292SN/A Fault load_fault = NoFault; 4062292SN/A 4072292SN/A DPRINTF(LSQUnit, "Executing load PC %#x, [sn:%lli]\n", 4082292SN/A inst->readPC(),inst->seqNum); 4092292SN/A 4102669Sktlim@umich.edu load_fault = inst->initiateAcc(); 4112292SN/A 4122292SN/A // If the instruction faulted, then we need to send it along to commit 4132292SN/A // without the instruction completing. 4142292SN/A if (load_fault != NoFault) { 4152329SN/A // Send this instruction to commit, also make sure iew stage 4162329SN/A // realizes there is activity. 4172367SN/A // Mark it as executed unless it is an uncached load that 4182367SN/A // needs to hit the head of commit. 4193126Sktlim@umich.edu if (!(inst->req->getFlags() & UNCACHEABLE) || inst->isAtCommit()) { 4202367SN/A inst->setExecuted(); 4212367SN/A } 4222292SN/A iewStage->instToCommit(inst); 4232292SN/A iewStage->activityThisCycle(); 4242292SN/A } 4252292SN/A 4262292SN/A return load_fault; 4272292SN/A} 4282292SN/A 4292292SN/Atemplate <class Impl> 4302292SN/AFault 4312292SN/ALSQUnit<Impl>::executeStore(DynInstPtr &store_inst) 4322292SN/A{ 4332292SN/A using namespace TheISA; 4342292SN/A // Make sure that a store exists. 4352292SN/A assert(stores != 0); 4362292SN/A 4372292SN/A int store_idx = store_inst->sqIdx; 4382292SN/A 4392292SN/A DPRINTF(LSQUnit, "Executing store PC %#x [sn:%lli]\n", 4402292SN/A store_inst->readPC(), store_inst->seqNum); 4412292SN/A 4422292SN/A // Check the recently completed loads to see if any match this store's 4432292SN/A // address. If so, then we have a memory ordering violation. 4442292SN/A int load_idx = store_inst->lqIdx; 4452292SN/A 4462292SN/A Fault store_fault = store_inst->initiateAcc(); 4472292SN/A 4482329SN/A if (storeQueue[store_idx].size == 0) { 4492292SN/A DPRINTF(LSQUnit,"Fault on Store PC %#x, [sn:%lli],Size = 0\n", 4502292SN/A store_inst->readPC(),store_inst->seqNum); 4512292SN/A 4522292SN/A return store_fault; 4532292SN/A } 4542292SN/A 4552292SN/A assert(store_fault == NoFault); 4562292SN/A 4572336SN/A if (store_inst->isStoreConditional()) { 4582336SN/A // Store conditionals need to set themselves as able to 4592336SN/A // writeback if we haven't had a fault by here. 4602329SN/A storeQueue[store_idx].canWB = true; 4612292SN/A 4622329SN/A ++storesToWB; 4632292SN/A } 4642292SN/A 4652292SN/A if (!memDepViolator) { 4662292SN/A while (load_idx != loadTail) { 4672329SN/A // Really only need to check loads that have actually executed 4682329SN/A // It's safe to check all loads because effAddr is set to 4692329SN/A // InvalAddr when the dyn inst is created. 4702292SN/A 4712329SN/A // @todo: For now this is extra conservative, detecting a 4722329SN/A // violation if the addresses match assuming all accesses 4732329SN/A // are quad word accesses. 4742329SN/A 4752292SN/A // @todo: Fix this, magic number being used here 4762292SN/A if ((loadQueue[load_idx]->effAddr >> 8) == 4772292SN/A (store_inst->effAddr >> 8)) { 4782292SN/A // A load incorrectly passed this store. Squash and refetch. 4792292SN/A // For now return a fault to show that it was unsuccessful. 4802292SN/A memDepViolator = loadQueue[load_idx]; 4812361SN/A ++lsqMemOrderViolation; 4822292SN/A 4832292SN/A return genMachineCheckFault(); 4842292SN/A } 4852292SN/A 4862292SN/A incrLdIdx(load_idx); 4872292SN/A } 4882292SN/A 4892292SN/A // If we've reached this point, there was no violation. 4902292SN/A memDepViolator = NULL; 4912292SN/A } 4922292SN/A 4932292SN/A return store_fault; 4942292SN/A} 4952292SN/A 4962292SN/Atemplate <class Impl> 4972292SN/Avoid 4982292SN/ALSQUnit<Impl>::commitLoad() 4992292SN/A{ 5002292SN/A assert(loadQueue[loadHead]); 5012292SN/A 5022292SN/A DPRINTF(LSQUnit, "Committing head load instruction, PC %#x\n", 5032292SN/A loadQueue[loadHead]->readPC()); 5042292SN/A 5052292SN/A loadQueue[loadHead] = NULL; 5062292SN/A 5072292SN/A incrLdIdx(loadHead); 5082292SN/A 5092292SN/A --loads; 5102292SN/A} 5112292SN/A 5122292SN/Atemplate <class Impl> 5132292SN/Avoid 5142292SN/ALSQUnit<Impl>::commitLoads(InstSeqNum &youngest_inst) 5152292SN/A{ 5162292SN/A assert(loads == 0 || loadQueue[loadHead]); 5172292SN/A 5182292SN/A while (loads != 0 && loadQueue[loadHead]->seqNum <= youngest_inst) { 5192292SN/A commitLoad(); 5202292SN/A } 5212292SN/A} 5222292SN/A 5232292SN/Atemplate <class Impl> 5242292SN/Avoid 5252292SN/ALSQUnit<Impl>::commitStores(InstSeqNum &youngest_inst) 5262292SN/A{ 5272292SN/A assert(stores == 0 || storeQueue[storeHead].inst); 5282292SN/A 5292292SN/A int store_idx = storeHead; 5302292SN/A 5312292SN/A while (store_idx != storeTail) { 5322292SN/A assert(storeQueue[store_idx].inst); 5332329SN/A // Mark any stores that are now committed and have not yet 5342329SN/A // been marked as able to write back. 5352292SN/A if (!storeQueue[store_idx].canWB) { 5362292SN/A if (storeQueue[store_idx].inst->seqNum > youngest_inst) { 5372292SN/A break; 5382292SN/A } 5392292SN/A DPRINTF(LSQUnit, "Marking store as able to write back, PC " 5402292SN/A "%#x [sn:%lli]\n", 5412292SN/A storeQueue[store_idx].inst->readPC(), 5422292SN/A storeQueue[store_idx].inst->seqNum); 5432292SN/A 5442292SN/A storeQueue[store_idx].canWB = true; 5452292SN/A 5462292SN/A ++storesToWB; 5472292SN/A } 5482292SN/A 5492292SN/A incrStIdx(store_idx); 5502292SN/A } 5512292SN/A} 5522292SN/A 5532292SN/Atemplate <class Impl> 5542292SN/Avoid 5552292SN/ALSQUnit<Impl>::writebackStores() 5562292SN/A{ 5572292SN/A while (storesToWB > 0 && 5582292SN/A storeWBIdx != storeTail && 5592292SN/A storeQueue[storeWBIdx].inst && 5602292SN/A storeQueue[storeWBIdx].canWB && 5612292SN/A usedPorts < cachePorts) { 5622292SN/A 5632907Sktlim@umich.edu if (isStoreBlocked || lsq->cacheBlocked()) { 5642678Sktlim@umich.edu DPRINTF(LSQUnit, "Unable to write back any more stores, cache" 5652678Sktlim@umich.edu " is blocked!\n"); 5662678Sktlim@umich.edu break; 5672678Sktlim@umich.edu } 5682678Sktlim@umich.edu 5692329SN/A // Store didn't write any data so no need to write it back to 5702329SN/A // memory. 5712292SN/A if (storeQueue[storeWBIdx].size == 0) { 5722292SN/A completeStore(storeWBIdx); 5732292SN/A 5742292SN/A incrStIdx(storeWBIdx); 5752292SN/A 5762292SN/A continue; 5772292SN/A } 5782678Sktlim@umich.edu 5792292SN/A ++usedPorts; 5802292SN/A 5812292SN/A if (storeQueue[storeWBIdx].inst->isDataPrefetch()) { 5822292SN/A incrStIdx(storeWBIdx); 5832292SN/A 5842292SN/A continue; 5852292SN/A } 5862292SN/A 5872292SN/A assert(storeQueue[storeWBIdx].req); 5882292SN/A assert(!storeQueue[storeWBIdx].committed); 5892292SN/A 5902669Sktlim@umich.edu DynInstPtr inst = storeQueue[storeWBIdx].inst; 5912669Sktlim@umich.edu 5922669Sktlim@umich.edu Request *req = storeQueue[storeWBIdx].req; 5932292SN/A storeQueue[storeWBIdx].committed = true; 5942292SN/A 5952669Sktlim@umich.edu assert(!inst->memData); 5962669Sktlim@umich.edu inst->memData = new uint8_t[64]; 5972678Sktlim@umich.edu memcpy(inst->memData, (uint8_t *)&storeQueue[storeWBIdx].data, 5982678Sktlim@umich.edu req->getSize()); 5992669Sktlim@umich.edu 6002669Sktlim@umich.edu PacketPtr data_pkt = new Packet(req, Packet::WriteReq, Packet::Broadcast); 6012669Sktlim@umich.edu data_pkt->dataStatic(inst->memData); 6022292SN/A 6032678Sktlim@umich.edu LSQSenderState *state = new LSQSenderState; 6042678Sktlim@umich.edu state->isLoad = false; 6052678Sktlim@umich.edu state->idx = storeWBIdx; 6062678Sktlim@umich.edu state->inst = inst; 6072678Sktlim@umich.edu data_pkt->senderState = state; 6082678Sktlim@umich.edu 6092292SN/A DPRINTF(LSQUnit, "D-Cache: Writing back store idx:%i PC:%#x " 6102292SN/A "to Addr:%#x, data:%#x [sn:%lli]\n", 6112669Sktlim@umich.edu storeWBIdx, storeQueue[storeWBIdx].inst->readPC(), 6122669Sktlim@umich.edu req->getPaddr(), *(inst->memData), 6132292SN/A storeQueue[storeWBIdx].inst->seqNum); 6142292SN/A 6152693Sktlim@umich.edu // @todo: Remove this SC hack once the memory system handles it. 6162693Sktlim@umich.edu if (req->getFlags() & LOCKED) { 6172693Sktlim@umich.edu if (req->getFlags() & UNCACHEABLE) { 6182693Sktlim@umich.edu req->setScResult(2); 6192693Sktlim@umich.edu } else { 6202693Sktlim@umich.edu if (cpu->lockFlag) { 6212693Sktlim@umich.edu req->setScResult(1); 6222693Sktlim@umich.edu } else { 6232693Sktlim@umich.edu req->setScResult(0); 6242693Sktlim@umich.edu // Hack: Instantly complete this store. 6252693Sktlim@umich.edu completeDataAccess(data_pkt); 6262693Sktlim@umich.edu incrStIdx(storeWBIdx); 6272693Sktlim@umich.edu continue; 6282693Sktlim@umich.edu } 6292693Sktlim@umich.edu } 6302693Sktlim@umich.edu } else { 6312693Sktlim@umich.edu // Non-store conditionals do not need a writeback. 6322693Sktlim@umich.edu state->noWB = true; 6332693Sktlim@umich.edu } 6342693Sktlim@umich.edu 6352669Sktlim@umich.edu if (!dcachePort->sendTiming(data_pkt)) { 6362669Sktlim@umich.edu // Need to handle becoming blocked on a store. 6372678Sktlim@umich.edu isStoreBlocked = true; 6382727Sktlim@umich.edu ++lsqCacheBlocked; 6392698Sktlim@umich.edu assert(retryPkt == NULL); 6402698Sktlim@umich.edu retryPkt = data_pkt; 6413014Srdreslin@umich.edu lsq->setRetryTid(lsqID); 6422669Sktlim@umich.edu } else { 6432693Sktlim@umich.edu storePostSend(data_pkt); 6442292SN/A } 6452292SN/A } 6462292SN/A 6472292SN/A // Not sure this should set it to 0. 6482292SN/A usedPorts = 0; 6492292SN/A 6502292SN/A assert(stores >= 0 && storesToWB >= 0); 6512292SN/A} 6522292SN/A 6532292SN/A/*template <class Impl> 6542292SN/Avoid 6552292SN/ALSQUnit<Impl>::removeMSHR(InstSeqNum seqNum) 6562292SN/A{ 6572292SN/A list<InstSeqNum>::iterator mshr_it = find(mshrSeqNums.begin(), 6582292SN/A mshrSeqNums.end(), 6592292SN/A seqNum); 6602292SN/A 6612292SN/A if (mshr_it != mshrSeqNums.end()) { 6622292SN/A mshrSeqNums.erase(mshr_it); 6632292SN/A DPRINTF(LSQUnit, "Removing MSHR. count = %i\n",mshrSeqNums.size()); 6642292SN/A } 6652292SN/A}*/ 6662292SN/A 6672292SN/Atemplate <class Impl> 6682292SN/Avoid 6692292SN/ALSQUnit<Impl>::squash(const InstSeqNum &squashed_num) 6702292SN/A{ 6712292SN/A DPRINTF(LSQUnit, "Squashing until [sn:%lli]!" 6722329SN/A "(Loads:%i Stores:%i)\n", squashed_num, loads, stores); 6732292SN/A 6742292SN/A int load_idx = loadTail; 6752292SN/A decrLdIdx(load_idx); 6762292SN/A 6772292SN/A while (loads != 0 && loadQueue[load_idx]->seqNum > squashed_num) { 6782292SN/A DPRINTF(LSQUnit,"Load Instruction PC %#x squashed, " 6792292SN/A "[sn:%lli]\n", 6802292SN/A loadQueue[load_idx]->readPC(), 6812292SN/A loadQueue[load_idx]->seqNum); 6822292SN/A 6832292SN/A if (isStalled() && load_idx == stallingLoadIdx) { 6842292SN/A stalled = false; 6852292SN/A stallingStoreIsn = 0; 6862292SN/A stallingLoadIdx = 0; 6872292SN/A } 6882292SN/A 6892329SN/A // Clear the smart pointer to make sure it is decremented. 6902731Sktlim@umich.edu loadQueue[load_idx]->setSquashed(); 6912292SN/A loadQueue[load_idx] = NULL; 6922292SN/A --loads; 6932292SN/A 6942292SN/A // Inefficient! 6952292SN/A loadTail = load_idx; 6962292SN/A 6972292SN/A decrLdIdx(load_idx); 6982727Sktlim@umich.edu ++lsqSquashedLoads; 6992292SN/A } 7002292SN/A 7012292SN/A if (isLoadBlocked) { 7022292SN/A if (squashed_num < blockedLoadSeqNum) { 7032292SN/A isLoadBlocked = false; 7042292SN/A loadBlockedHandled = false; 7052292SN/A blockedLoadSeqNum = 0; 7062292SN/A } 7072292SN/A } 7082292SN/A 7092292SN/A int store_idx = storeTail; 7102292SN/A decrStIdx(store_idx); 7112292SN/A 7122292SN/A while (stores != 0 && 7132292SN/A storeQueue[store_idx].inst->seqNum > squashed_num) { 7142329SN/A // Instructions marked as can WB are already committed. 7152292SN/A if (storeQueue[store_idx].canWB) { 7162292SN/A break; 7172292SN/A } 7182292SN/A 7192292SN/A DPRINTF(LSQUnit,"Store Instruction PC %#x squashed, " 7202292SN/A "idx:%i [sn:%lli]\n", 7212292SN/A storeQueue[store_idx].inst->readPC(), 7222292SN/A store_idx, storeQueue[store_idx].inst->seqNum); 7232292SN/A 7242329SN/A // I don't think this can happen. It should have been cleared 7252329SN/A // by the stalling load. 7262292SN/A if (isStalled() && 7272292SN/A storeQueue[store_idx].inst->seqNum == stallingStoreIsn) { 7282292SN/A panic("Is stalled should have been cleared by stalling load!\n"); 7292292SN/A stalled = false; 7302292SN/A stallingStoreIsn = 0; 7312292SN/A } 7322292SN/A 7332329SN/A // Clear the smart pointer to make sure it is decremented. 7342731Sktlim@umich.edu storeQueue[store_idx].inst->setSquashed(); 7352292SN/A storeQueue[store_idx].inst = NULL; 7362292SN/A storeQueue[store_idx].canWB = 0; 7372292SN/A 7382292SN/A storeQueue[store_idx].req = NULL; 7392292SN/A --stores; 7402292SN/A 7412292SN/A // Inefficient! 7422292SN/A storeTail = store_idx; 7432292SN/A 7442292SN/A decrStIdx(store_idx); 7452727Sktlim@umich.edu ++lsqSquashedStores; 7462292SN/A } 7472292SN/A} 7482292SN/A 7492292SN/Atemplate <class Impl> 7502292SN/Avoid 7512693Sktlim@umich.eduLSQUnit<Impl>::storePostSend(Packet *pkt) 7522693Sktlim@umich.edu{ 7532693Sktlim@umich.edu if (isStalled() && 7542693Sktlim@umich.edu storeQueue[storeWBIdx].inst->seqNum == stallingStoreIsn) { 7552693Sktlim@umich.edu DPRINTF(LSQUnit, "Unstalling, stalling store [sn:%lli] " 7562693Sktlim@umich.edu "load idx:%i\n", 7572693Sktlim@umich.edu stallingStoreIsn, stallingLoadIdx); 7582693Sktlim@umich.edu stalled = false; 7592693Sktlim@umich.edu stallingStoreIsn = 0; 7602693Sktlim@umich.edu iewStage->replayMemInst(loadQueue[stallingLoadIdx]); 7612693Sktlim@umich.edu } 7622693Sktlim@umich.edu 7632693Sktlim@umich.edu if (!storeQueue[storeWBIdx].inst->isStoreConditional()) { 7642693Sktlim@umich.edu // The store is basically completed at this time. This 7652693Sktlim@umich.edu // only works so long as the checker doesn't try to 7662693Sktlim@umich.edu // verify the value in memory for stores. 7672693Sktlim@umich.edu storeQueue[storeWBIdx].inst->setCompleted(); 7682733Sktlim@umich.edu#if USE_CHECKER 7692693Sktlim@umich.edu if (cpu->checker) { 7702732Sktlim@umich.edu cpu->checker->verify(storeQueue[storeWBIdx].inst); 7712693Sktlim@umich.edu } 7722733Sktlim@umich.edu#endif 7732693Sktlim@umich.edu } 7742693Sktlim@umich.edu 7752693Sktlim@umich.edu if (pkt->result != Packet::Success) { 7762693Sktlim@umich.edu DPRINTF(LSQUnit,"D-Cache Write Miss on idx:%i!\n", 7772693Sktlim@umich.edu storeWBIdx); 7782693Sktlim@umich.edu 7792693Sktlim@umich.edu DPRINTF(Activity, "Active st accessing mem miss [sn:%lli]\n", 7802693Sktlim@umich.edu storeQueue[storeWBIdx].inst->seqNum); 7812693Sktlim@umich.edu 7822693Sktlim@umich.edu //mshrSeqNums.push_back(storeQueue[storeWBIdx].inst->seqNum); 7832693Sktlim@umich.edu 7842693Sktlim@umich.edu //DPRINTF(LSQUnit, "Added MSHR. count = %i\n",mshrSeqNums.size()); 7852693Sktlim@umich.edu 7862693Sktlim@umich.edu // @todo: Increment stat here. 7872693Sktlim@umich.edu } else { 7882693Sktlim@umich.edu DPRINTF(LSQUnit,"D-Cache: Write Hit on idx:%i !\n", 7892693Sktlim@umich.edu storeWBIdx); 7902693Sktlim@umich.edu 7912693Sktlim@umich.edu DPRINTF(Activity, "Active st accessing mem hit [sn:%lli]\n", 7922693Sktlim@umich.edu storeQueue[storeWBIdx].inst->seqNum); 7932693Sktlim@umich.edu } 7942693Sktlim@umich.edu 7952693Sktlim@umich.edu incrStIdx(storeWBIdx); 7962693Sktlim@umich.edu} 7972693Sktlim@umich.edu 7982693Sktlim@umich.edutemplate <class Impl> 7992693Sktlim@umich.eduvoid 8002678Sktlim@umich.eduLSQUnit<Impl>::writeback(DynInstPtr &inst, PacketPtr pkt) 8012678Sktlim@umich.edu{ 8022678Sktlim@umich.edu iewStage->wakeCPU(); 8032678Sktlim@umich.edu 8042678Sktlim@umich.edu // Squashed instructions do not need to complete their access. 8052678Sktlim@umich.edu if (inst->isSquashed()) { 8062927Sktlim@umich.edu iewStage->decrWb(inst->seqNum); 8072678Sktlim@umich.edu assert(!inst->isStore()); 8082727Sktlim@umich.edu ++lsqIgnoredResponses; 8092678Sktlim@umich.edu return; 8102678Sktlim@umich.edu } 8112678Sktlim@umich.edu 8122678Sktlim@umich.edu if (!inst->isExecuted()) { 8132678Sktlim@umich.edu inst->setExecuted(); 8142678Sktlim@umich.edu 8152678Sktlim@umich.edu // Complete access to copy data to proper place. 8162678Sktlim@umich.edu inst->completeAcc(pkt); 8172678Sktlim@umich.edu } 8182678Sktlim@umich.edu 8192678Sktlim@umich.edu // Need to insert instruction into queue to commit 8202678Sktlim@umich.edu iewStage->instToCommit(inst); 8212678Sktlim@umich.edu 8222678Sktlim@umich.edu iewStage->activityThisCycle(); 8232678Sktlim@umich.edu} 8242678Sktlim@umich.edu 8252678Sktlim@umich.edutemplate <class Impl> 8262678Sktlim@umich.eduvoid 8272292SN/ALSQUnit<Impl>::completeStore(int store_idx) 8282292SN/A{ 8292292SN/A assert(storeQueue[store_idx].inst); 8302292SN/A storeQueue[store_idx].completed = true; 8312292SN/A --storesToWB; 8322292SN/A // A bit conservative because a store completion may not free up entries, 8332292SN/A // but hopefully avoids two store completions in one cycle from making 8342292SN/A // the CPU tick twice. 8353126Sktlim@umich.edu cpu->wakeCPU(); 8362292SN/A cpu->activityThisCycle(); 8372292SN/A 8382292SN/A if (store_idx == storeHead) { 8392292SN/A do { 8402292SN/A incrStIdx(storeHead); 8412292SN/A 8422292SN/A --stores; 8432292SN/A } while (storeQueue[storeHead].completed && 8442292SN/A storeHead != storeTail); 8452292SN/A 8462292SN/A iewStage->updateLSQNextCycle = true; 8472292SN/A } 8482292SN/A 8492329SN/A DPRINTF(LSQUnit, "Completing store [sn:%lli], idx:%i, store head " 8502329SN/A "idx:%i\n", 8512329SN/A storeQueue[store_idx].inst->seqNum, store_idx, storeHead); 8522292SN/A 8532292SN/A if (isStalled() && 8542292SN/A storeQueue[store_idx].inst->seqNum == stallingStoreIsn) { 8552292SN/A DPRINTF(LSQUnit, "Unstalling, stalling store [sn:%lli] " 8562292SN/A "load idx:%i\n", 8572292SN/A stallingStoreIsn, stallingLoadIdx); 8582292SN/A stalled = false; 8592292SN/A stallingStoreIsn = 0; 8602292SN/A iewStage->replayMemInst(loadQueue[stallingLoadIdx]); 8612292SN/A } 8622316SN/A 8632316SN/A storeQueue[store_idx].inst->setCompleted(); 8642329SN/A 8652329SN/A // Tell the checker we've completed this instruction. Some stores 8662329SN/A // may get reported twice to the checker, but the checker can 8672329SN/A // handle that case. 8682733Sktlim@umich.edu#if USE_CHECKER 8692316SN/A if (cpu->checker) { 8702732Sktlim@umich.edu cpu->checker->verify(storeQueue[store_idx].inst); 8712316SN/A } 8722733Sktlim@umich.edu#endif 8732292SN/A} 8742292SN/A 8752292SN/Atemplate <class Impl> 8762693Sktlim@umich.eduvoid 8772693Sktlim@umich.eduLSQUnit<Impl>::recvRetry() 8782693Sktlim@umich.edu{ 8792698Sktlim@umich.edu if (isStoreBlocked) { 8802698Sktlim@umich.edu assert(retryPkt != NULL); 8812693Sktlim@umich.edu 8822698Sktlim@umich.edu if (dcachePort->sendTiming(retryPkt)) { 8832698Sktlim@umich.edu storePostSend(retryPkt); 8842699Sktlim@umich.edu retryPkt = NULL; 8852693Sktlim@umich.edu isStoreBlocked = false; 8863014Srdreslin@umich.edu lsq->setRetryTid(-1); 8872693Sktlim@umich.edu } else { 8882693Sktlim@umich.edu // Still blocked! 8892727Sktlim@umich.edu ++lsqCacheBlocked; 8902907Sktlim@umich.edu lsq->setRetryTid(lsqID); 8912693Sktlim@umich.edu } 8922693Sktlim@umich.edu } else if (isLoadBlocked) { 8932693Sktlim@umich.edu DPRINTF(LSQUnit, "Loads squash themselves and all younger insts, " 8942693Sktlim@umich.edu "no need to resend packet.\n"); 8952693Sktlim@umich.edu } else { 8962693Sktlim@umich.edu DPRINTF(LSQUnit, "Retry received but LSQ is no longer blocked.\n"); 8972693Sktlim@umich.edu } 8982693Sktlim@umich.edu} 8992693Sktlim@umich.edu 9002693Sktlim@umich.edutemplate <class Impl> 9012292SN/Ainline void 9022292SN/ALSQUnit<Impl>::incrStIdx(int &store_idx) 9032292SN/A{ 9042292SN/A if (++store_idx >= SQEntries) 9052292SN/A store_idx = 0; 9062292SN/A} 9072292SN/A 9082292SN/Atemplate <class Impl> 9092292SN/Ainline void 9102292SN/ALSQUnit<Impl>::decrStIdx(int &store_idx) 9112292SN/A{ 9122292SN/A if (--store_idx < 0) 9132292SN/A store_idx += SQEntries; 9142292SN/A} 9152292SN/A 9162292SN/Atemplate <class Impl> 9172292SN/Ainline void 9182292SN/ALSQUnit<Impl>::incrLdIdx(int &load_idx) 9192292SN/A{ 9202292SN/A if (++load_idx >= LQEntries) 9212292SN/A load_idx = 0; 9222292SN/A} 9232292SN/A 9242292SN/Atemplate <class Impl> 9252292SN/Ainline void 9262292SN/ALSQUnit<Impl>::decrLdIdx(int &load_idx) 9272292SN/A{ 9282292SN/A if (--load_idx < 0) 9292292SN/A load_idx += LQEntries; 9302292SN/A} 9312329SN/A 9322329SN/Atemplate <class Impl> 9332329SN/Avoid 9342329SN/ALSQUnit<Impl>::dumpInsts() 9352329SN/A{ 9362329SN/A cprintf("Load store queue: Dumping instructions.\n"); 9372329SN/A cprintf("Load queue size: %i\n", loads); 9382329SN/A cprintf("Load queue: "); 9392329SN/A 9402329SN/A int load_idx = loadHead; 9412329SN/A 9422329SN/A while (load_idx != loadTail && loadQueue[load_idx]) { 9432329SN/A cprintf("%#x ", loadQueue[load_idx]->readPC()); 9442329SN/A 9452329SN/A incrLdIdx(load_idx); 9462329SN/A } 9472329SN/A 9482329SN/A cprintf("Store queue size: %i\n", stores); 9492329SN/A cprintf("Store queue: "); 9502329SN/A 9512329SN/A int store_idx = storeHead; 9522329SN/A 9532329SN/A while (store_idx != storeTail && storeQueue[store_idx].inst) { 9542329SN/A cprintf("%#x ", storeQueue[store_idx].inst->readPC()); 9552329SN/A 9562329SN/A incrStIdx(store_idx); 9572329SN/A } 9582329SN/A 9592329SN/A cprintf("\n"); 9602329SN/A} 961