lsq_unit_impl.hh revision 2790
12292SN/A/*
22292SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan
32292SN/A * All rights reserved.
42292SN/A *
52292SN/A * Redistribution and use in source and binary forms, with or without
62292SN/A * modification, are permitted provided that the following conditions are
72292SN/A * met: redistributions of source code must retain the above copyright
82292SN/A * notice, this list of conditions and the following disclaimer;
92292SN/A * redistributions in binary form must reproduce the above copyright
102292SN/A * notice, this list of conditions and the following disclaimer in the
112292SN/A * documentation and/or other materials provided with the distribution;
122292SN/A * neither the name of the copyright holders nor the names of its
132292SN/A * contributors may be used to endorse or promote products derived from
142292SN/A * this software without specific prior written permission.
152292SN/A *
162292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172292SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182292SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192292SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202292SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212292SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222292SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232292SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242292SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252292SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262292SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272689Sktlim@umich.edu *
282689Sktlim@umich.edu * Authors: Kevin Lim
292689Sktlim@umich.edu *          Korey Sewell
302292SN/A */
312292SN/A
322733Sktlim@umich.edu#include "config/use_checker.hh"
332733Sktlim@umich.edu
342292SN/A#include "cpu/o3/lsq_unit.hh"
352292SN/A#include "base/str.hh"
362722Sktlim@umich.edu#include "mem/packet.hh"
372669Sktlim@umich.edu#include "mem/request.hh"
382292SN/A
392790Sktlim@umich.edu#if USE_CHECKER
402790Sktlim@umich.edu#include "cpu/checker/cpu.hh"
412790Sktlim@umich.edu#endif
422790Sktlim@umich.edu
432669Sktlim@umich.edutemplate<class Impl>
442678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::WritebackEvent(DynInstPtr &_inst, PacketPtr _pkt,
452678Sktlim@umich.edu                                              LSQUnit *lsq_ptr)
462678Sktlim@umich.edu    : Event(&mainEventQueue), inst(_inst), pkt(_pkt), lsqPtr(lsq_ptr)
472292SN/A{
482678Sktlim@umich.edu    this->setFlags(Event::AutoDelete);
492292SN/A}
502292SN/A
512669Sktlim@umich.edutemplate<class Impl>
522292SN/Avoid
532678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::process()
542292SN/A{
552678Sktlim@umich.edu    if (!lsqPtr->isSwitchedOut()) {
562678Sktlim@umich.edu        lsqPtr->writeback(inst, pkt);
572678Sktlim@umich.edu    }
582678Sktlim@umich.edu    delete pkt;
592678Sktlim@umich.edu}
602292SN/A
612678Sktlim@umich.edutemplate<class Impl>
622678Sktlim@umich.educonst char *
632678Sktlim@umich.eduLSQUnit<Impl>::WritebackEvent::description()
642678Sktlim@umich.edu{
652678Sktlim@umich.edu    return "Store writeback event";
662678Sktlim@umich.edu}
672292SN/A
682678Sktlim@umich.edutemplate<class Impl>
692678Sktlim@umich.eduvoid
702678Sktlim@umich.eduLSQUnit<Impl>::completeDataAccess(PacketPtr pkt)
712678Sktlim@umich.edu{
722678Sktlim@umich.edu    LSQSenderState *state = dynamic_cast<LSQSenderState *>(pkt->senderState);
732678Sktlim@umich.edu    DynInstPtr inst = state->inst;
742678Sktlim@umich.edu    DPRINTF(IEW, "Writeback event [sn:%lli]\n", inst->seqNum);
752698Sktlim@umich.edu    DPRINTF(Activity, "Activity: Writeback event [sn:%lli]\n", inst->seqNum);
762344SN/A
772678Sktlim@umich.edu    //iewStage->ldstQueue.removeMSHR(inst->threadNumber,inst->seqNum);
782678Sktlim@umich.edu
792678Sktlim@umich.edu    if (isSwitchedOut() || inst->isSquashed()) {
802678Sktlim@umich.edu        delete state;
812678Sktlim@umich.edu        delete pkt;
822307SN/A        return;
832678Sktlim@umich.edu    } else {
842678Sktlim@umich.edu        if (!state->noWB) {
852678Sktlim@umich.edu            writeback(inst, pkt);
862678Sktlim@umich.edu        }
872678Sktlim@umich.edu
882678Sktlim@umich.edu        if (inst->isStore()) {
892678Sktlim@umich.edu            completeStore(state->idx);
902678Sktlim@umich.edu        }
912344SN/A    }
922307SN/A
932678Sktlim@umich.edu    delete state;
942678Sktlim@umich.edu    delete pkt;
952292SN/A}
962292SN/A
972292SN/Atemplate <class Impl>
982669Sktlim@umich.eduTick
992669Sktlim@umich.eduLSQUnit<Impl>::DcachePort::recvAtomic(PacketPtr pkt)
1002292SN/A{
1012669Sktlim@umich.edu    panic("O3CPU model does not work with atomic mode!");
1022669Sktlim@umich.edu    return curTick;
1032669Sktlim@umich.edu}
1042669Sktlim@umich.edu
1052669Sktlim@umich.edutemplate <class Impl>
1062669Sktlim@umich.eduvoid
1072669Sktlim@umich.eduLSQUnit<Impl>::DcachePort::recvFunctional(PacketPtr pkt)
1082669Sktlim@umich.edu{
1092669Sktlim@umich.edu    panic("O3CPU doesn't expect recvFunctional callback!");
1102669Sktlim@umich.edu}
1112669Sktlim@umich.edu
1122669Sktlim@umich.edutemplate <class Impl>
1132669Sktlim@umich.eduvoid
1142669Sktlim@umich.eduLSQUnit<Impl>::DcachePort::recvStatusChange(Status status)
1152669Sktlim@umich.edu{
1162669Sktlim@umich.edu    if (status == RangeChange)
1172669Sktlim@umich.edu        return;
1182669Sktlim@umich.edu
1192669Sktlim@umich.edu    panic("O3CPU doesn't expect recvStatusChange callback!");
1202669Sktlim@umich.edu}
1212669Sktlim@umich.edu
1222669Sktlim@umich.edutemplate <class Impl>
1232669Sktlim@umich.edubool
1242669Sktlim@umich.eduLSQUnit<Impl>::DcachePort::recvTiming(PacketPtr pkt)
1252669Sktlim@umich.edu{
1262669Sktlim@umich.edu    lsq->completeDataAccess(pkt);
1272669Sktlim@umich.edu    return true;
1282669Sktlim@umich.edu}
1292669Sktlim@umich.edu
1302669Sktlim@umich.edutemplate <class Impl>
1312669Sktlim@umich.eduvoid
1322669Sktlim@umich.eduLSQUnit<Impl>::DcachePort::recvRetry()
1332669Sktlim@umich.edu{
1342693Sktlim@umich.edu    lsq->recvRetry();
1352292SN/A}
1362292SN/A
1372292SN/Atemplate <class Impl>
1382292SN/ALSQUnit<Impl>::LSQUnit()
1392678Sktlim@umich.edu    : loads(0), stores(0), storesToWB(0), stalled(false),
1402678Sktlim@umich.edu      isStoreBlocked(false), isLoadBlocked(false),
1412292SN/A      loadBlockedHandled(false)
1422292SN/A{
1432292SN/A}
1442292SN/A
1452292SN/Atemplate<class Impl>
1462292SN/Avoid
1472292SN/ALSQUnit<Impl>::init(Params *params, unsigned maxLQEntries,
1482292SN/A                    unsigned maxSQEntries, unsigned id)
1492292SN/A{
1502292SN/A    DPRINTF(LSQUnit, "Creating LSQUnit%i object.\n",id);
1512292SN/A
1522307SN/A    switchedOut = false;
1532307SN/A
1542292SN/A    lsqID = id;
1552292SN/A
1562329SN/A    // Add 1 for the sentinel entry (they are circular queues).
1572329SN/A    LQEntries = maxLQEntries + 1;
1582329SN/A    SQEntries = maxSQEntries + 1;
1592292SN/A
1602292SN/A    loadQueue.resize(LQEntries);
1612292SN/A    storeQueue.resize(SQEntries);
1622292SN/A
1632292SN/A    loadHead = loadTail = 0;
1642292SN/A
1652292SN/A    storeHead = storeWBIdx = storeTail = 0;
1662292SN/A
1672292SN/A    usedPorts = 0;
1682292SN/A    cachePorts = params->cachePorts;
1692292SN/A
1702678Sktlim@umich.edu    mem = params->mem;
1712292SN/A
1722329SN/A    memDepViolator = NULL;
1732292SN/A
1742292SN/A    blockedLoadSeqNum = 0;
1752292SN/A}
1762292SN/A
1772292SN/Atemplate<class Impl>
1782669Sktlim@umich.eduvoid
1792733Sktlim@umich.eduLSQUnit<Impl>::setCPU(O3CPU *cpu_ptr)
1802669Sktlim@umich.edu{
1812669Sktlim@umich.edu    cpu = cpu_ptr;
1822669Sktlim@umich.edu    dcachePort = new DcachePort(cpu, this);
1832678Sktlim@umich.edu
1842678Sktlim@umich.edu    Port *mem_dport = mem->getPort("");
1852678Sktlim@umich.edu    dcachePort->setPeer(mem_dport);
1862678Sktlim@umich.edu    mem_dport->setPeer(dcachePort);
1872679Sktlim@umich.edu
1882733Sktlim@umich.edu#if USE_CHECKER
1892679Sktlim@umich.edu    if (cpu->checker) {
1902679Sktlim@umich.edu        cpu->checker->setDcachePort(dcachePort);
1912679Sktlim@umich.edu    }
1922733Sktlim@umich.edu#endif
1932669Sktlim@umich.edu}
1942669Sktlim@umich.edu
1952669Sktlim@umich.edutemplate<class Impl>
1962292SN/Astd::string
1972292SN/ALSQUnit<Impl>::name() const
1982292SN/A{
1992292SN/A    if (Impl::MaxThreads == 1) {
2002292SN/A        return iewStage->name() + ".lsq";
2012292SN/A    } else {
2022292SN/A        return iewStage->name() + ".lsq.thread." + to_string(lsqID);
2032292SN/A    }
2042292SN/A}
2052292SN/A
2062292SN/Atemplate<class Impl>
2072292SN/Avoid
2082727Sktlim@umich.eduLSQUnit<Impl>::regStats()
2092727Sktlim@umich.edu{
2102727Sktlim@umich.edu    lsqForwLoads
2112727Sktlim@umich.edu        .name(name() + ".forwLoads")
2122727Sktlim@umich.edu        .desc("Number of loads that had data forwarded from stores");
2132727Sktlim@umich.edu
2142727Sktlim@umich.edu    invAddrLoads
2152727Sktlim@umich.edu        .name(name() + ".invAddrLoads")
2162727Sktlim@umich.edu        .desc("Number of loads ignored due to an invalid address");
2172727Sktlim@umich.edu
2182727Sktlim@umich.edu    lsqSquashedLoads
2192727Sktlim@umich.edu        .name(name() + ".squashedLoads")
2202727Sktlim@umich.edu        .desc("Number of loads squashed");
2212727Sktlim@umich.edu
2222727Sktlim@umich.edu    lsqIgnoredResponses
2232727Sktlim@umich.edu        .name(name() + ".ignoredResponses")
2242727Sktlim@umich.edu        .desc("Number of memory responses ignored because the instruction is squashed");
2252727Sktlim@umich.edu
2262727Sktlim@umich.edu    lsqSquashedStores
2272727Sktlim@umich.edu        .name(name() + ".squashedStores")
2282727Sktlim@umich.edu        .desc("Number of stores squashed");
2292727Sktlim@umich.edu
2302727Sktlim@umich.edu    invAddrSwpfs
2312727Sktlim@umich.edu        .name(name() + ".invAddrSwpfs")
2322727Sktlim@umich.edu        .desc("Number of software prefetches ignored due to an invalid address");
2332727Sktlim@umich.edu
2342727Sktlim@umich.edu    lsqBlockedLoads
2352727Sktlim@umich.edu        .name(name() + ".blockedLoads")
2362727Sktlim@umich.edu        .desc("Number of blocked loads due to partial load-store forwarding");
2372727Sktlim@umich.edu
2382727Sktlim@umich.edu    lsqRescheduledLoads
2392727Sktlim@umich.edu        .name(name() + ".rescheduledLoads")
2402727Sktlim@umich.edu        .desc("Number of loads that were rescheduled");
2412727Sktlim@umich.edu
2422727Sktlim@umich.edu    lsqCacheBlocked
2432727Sktlim@umich.edu        .name(name() + ".cacheBlocked")
2442727Sktlim@umich.edu        .desc("Number of times an access to memory failed due to the cache being blocked");
2452727Sktlim@umich.edu}
2462727Sktlim@umich.edu
2472727Sktlim@umich.edutemplate<class Impl>
2482727Sktlim@umich.eduvoid
2492292SN/ALSQUnit<Impl>::clearLQ()
2502292SN/A{
2512292SN/A    loadQueue.clear();
2522292SN/A}
2532292SN/A
2542292SN/Atemplate<class Impl>
2552292SN/Avoid
2562292SN/ALSQUnit<Impl>::clearSQ()
2572292SN/A{
2582292SN/A    storeQueue.clear();
2592292SN/A}
2602292SN/A
2612292SN/Atemplate<class Impl>
2622292SN/Avoid
2632307SN/ALSQUnit<Impl>::switchOut()
2642307SN/A{
2652307SN/A    switchedOut = true;
2662307SN/A    for (int i = 0; i < loadQueue.size(); ++i)
2672307SN/A        loadQueue[i] = NULL;
2682307SN/A
2692329SN/A    assert(storesToWB == 0);
2702307SN/A}
2712307SN/A
2722307SN/Atemplate<class Impl>
2732307SN/Avoid
2742307SN/ALSQUnit<Impl>::takeOverFrom()
2752307SN/A{
2762307SN/A    switchedOut = false;
2772307SN/A    loads = stores = storesToWB = 0;
2782307SN/A
2792307SN/A    loadHead = loadTail = 0;
2802307SN/A
2812307SN/A    storeHead = storeWBIdx = storeTail = 0;
2822307SN/A
2832307SN/A    usedPorts = 0;
2842307SN/A
2852329SN/A    memDepViolator = NULL;
2862307SN/A
2872307SN/A    blockedLoadSeqNum = 0;
2882307SN/A
2892307SN/A    stalled = false;
2902307SN/A    isLoadBlocked = false;
2912307SN/A    loadBlockedHandled = false;
2922307SN/A}
2932307SN/A
2942307SN/Atemplate<class Impl>
2952307SN/Avoid
2962292SN/ALSQUnit<Impl>::resizeLQ(unsigned size)
2972292SN/A{
2982329SN/A    unsigned size_plus_sentinel = size + 1;
2992329SN/A    assert(size_plus_sentinel >= LQEntries);
3002292SN/A
3012329SN/A    if (size_plus_sentinel > LQEntries) {
3022329SN/A        while (size_plus_sentinel > loadQueue.size()) {
3032292SN/A            DynInstPtr dummy;
3042292SN/A            loadQueue.push_back(dummy);
3052292SN/A            LQEntries++;
3062292SN/A        }
3072292SN/A    } else {
3082329SN/A        LQEntries = size_plus_sentinel;
3092292SN/A    }
3102292SN/A
3112292SN/A}
3122292SN/A
3132292SN/Atemplate<class Impl>
3142292SN/Avoid
3152292SN/ALSQUnit<Impl>::resizeSQ(unsigned size)
3162292SN/A{
3172329SN/A    unsigned size_plus_sentinel = size + 1;
3182329SN/A    if (size_plus_sentinel > SQEntries) {
3192329SN/A        while (size_plus_sentinel > storeQueue.size()) {
3202292SN/A            SQEntry dummy;
3212292SN/A            storeQueue.push_back(dummy);
3222292SN/A            SQEntries++;
3232292SN/A        }
3242292SN/A    } else {
3252329SN/A        SQEntries = size_plus_sentinel;
3262292SN/A    }
3272292SN/A}
3282292SN/A
3292292SN/Atemplate <class Impl>
3302292SN/Avoid
3312292SN/ALSQUnit<Impl>::insert(DynInstPtr &inst)
3322292SN/A{
3332292SN/A    assert(inst->isMemRef());
3342292SN/A
3352292SN/A    assert(inst->isLoad() || inst->isStore());
3362292SN/A
3372292SN/A    if (inst->isLoad()) {
3382292SN/A        insertLoad(inst);
3392292SN/A    } else {
3402292SN/A        insertStore(inst);
3412292SN/A    }
3422292SN/A
3432292SN/A    inst->setInLSQ();
3442292SN/A}
3452292SN/A
3462292SN/Atemplate <class Impl>
3472292SN/Avoid
3482292SN/ALSQUnit<Impl>::insertLoad(DynInstPtr &load_inst)
3492292SN/A{
3502329SN/A    assert((loadTail + 1) % LQEntries != loadHead);
3512329SN/A    assert(loads < LQEntries);
3522292SN/A
3532292SN/A    DPRINTF(LSQUnit, "Inserting load PC %#x, idx:%i [sn:%lli]\n",
3542292SN/A            load_inst->readPC(), loadTail, load_inst->seqNum);
3552292SN/A
3562292SN/A    load_inst->lqIdx = loadTail;
3572292SN/A
3582292SN/A    if (stores == 0) {
3592292SN/A        load_inst->sqIdx = -1;
3602292SN/A    } else {
3612292SN/A        load_inst->sqIdx = storeTail;
3622292SN/A    }
3632292SN/A
3642292SN/A    loadQueue[loadTail] = load_inst;
3652292SN/A
3662292SN/A    incrLdIdx(loadTail);
3672292SN/A
3682292SN/A    ++loads;
3692292SN/A}
3702292SN/A
3712292SN/Atemplate <class Impl>
3722292SN/Avoid
3732292SN/ALSQUnit<Impl>::insertStore(DynInstPtr &store_inst)
3742292SN/A{
3752292SN/A    // Make sure it is not full before inserting an instruction.
3762292SN/A    assert((storeTail + 1) % SQEntries != storeHead);
3772292SN/A    assert(stores < SQEntries);
3782292SN/A
3792292SN/A    DPRINTF(LSQUnit, "Inserting store PC %#x, idx:%i [sn:%lli]\n",
3802292SN/A            store_inst->readPC(), storeTail, store_inst->seqNum);
3812292SN/A
3822292SN/A    store_inst->sqIdx = storeTail;
3832292SN/A    store_inst->lqIdx = loadTail;
3842292SN/A
3852292SN/A    storeQueue[storeTail] = SQEntry(store_inst);
3862292SN/A
3872292SN/A    incrStIdx(storeTail);
3882292SN/A
3892292SN/A    ++stores;
3902292SN/A}
3912292SN/A
3922292SN/Atemplate <class Impl>
3932292SN/Atypename Impl::DynInstPtr
3942292SN/ALSQUnit<Impl>::getMemDepViolator()
3952292SN/A{
3962292SN/A    DynInstPtr temp = memDepViolator;
3972292SN/A
3982292SN/A    memDepViolator = NULL;
3992292SN/A
4002292SN/A    return temp;
4012292SN/A}
4022292SN/A
4032292SN/Atemplate <class Impl>
4042292SN/Aunsigned
4052292SN/ALSQUnit<Impl>::numFreeEntries()
4062292SN/A{
4072292SN/A    unsigned free_lq_entries = LQEntries - loads;
4082292SN/A    unsigned free_sq_entries = SQEntries - stores;
4092292SN/A
4102292SN/A    // Both the LQ and SQ entries have an extra dummy entry to differentiate
4112292SN/A    // empty/full conditions.  Subtract 1 from the free entries.
4122292SN/A    if (free_lq_entries < free_sq_entries) {
4132292SN/A        return free_lq_entries - 1;
4142292SN/A    } else {
4152292SN/A        return free_sq_entries - 1;
4162292SN/A    }
4172292SN/A}
4182292SN/A
4192292SN/Atemplate <class Impl>
4202292SN/Aint
4212292SN/ALSQUnit<Impl>::numLoadsReady()
4222292SN/A{
4232292SN/A    int load_idx = loadHead;
4242292SN/A    int retval = 0;
4252292SN/A
4262292SN/A    while (load_idx != loadTail) {
4272292SN/A        assert(loadQueue[load_idx]);
4282292SN/A
4292292SN/A        if (loadQueue[load_idx]->readyToIssue()) {
4302292SN/A            ++retval;
4312292SN/A        }
4322292SN/A    }
4332292SN/A
4342292SN/A    return retval;
4352292SN/A}
4362292SN/A
4372292SN/Atemplate <class Impl>
4382292SN/AFault
4392292SN/ALSQUnit<Impl>::executeLoad(DynInstPtr &inst)
4402292SN/A{
4412292SN/A    // Execute a specific load.
4422292SN/A    Fault load_fault = NoFault;
4432292SN/A
4442292SN/A    DPRINTF(LSQUnit, "Executing load PC %#x, [sn:%lli]\n",
4452292SN/A            inst->readPC(),inst->seqNum);
4462292SN/A
4472669Sktlim@umich.edu    load_fault = inst->initiateAcc();
4482292SN/A
4492292SN/A    // If the instruction faulted, then we need to send it along to commit
4502292SN/A    // without the instruction completing.
4512292SN/A    if (load_fault != NoFault) {
4522329SN/A        // Send this instruction to commit, also make sure iew stage
4532329SN/A        // realizes there is activity.
4542292SN/A        iewStage->instToCommit(inst);
4552292SN/A        iewStage->activityThisCycle();
4562292SN/A    }
4572292SN/A
4582292SN/A    return load_fault;
4592292SN/A}
4602292SN/A
4612292SN/Atemplate <class Impl>
4622292SN/AFault
4632292SN/ALSQUnit<Impl>::executeStore(DynInstPtr &store_inst)
4642292SN/A{
4652292SN/A    using namespace TheISA;
4662292SN/A    // Make sure that a store exists.
4672292SN/A    assert(stores != 0);
4682292SN/A
4692292SN/A    int store_idx = store_inst->sqIdx;
4702292SN/A
4712292SN/A    DPRINTF(LSQUnit, "Executing store PC %#x [sn:%lli]\n",
4722292SN/A            store_inst->readPC(), store_inst->seqNum);
4732292SN/A
4742292SN/A    // Check the recently completed loads to see if any match this store's
4752292SN/A    // address.  If so, then we have a memory ordering violation.
4762292SN/A    int load_idx = store_inst->lqIdx;
4772292SN/A
4782292SN/A    Fault store_fault = store_inst->initiateAcc();
4792292SN/A
4802329SN/A    if (storeQueue[store_idx].size == 0) {
4812292SN/A        DPRINTF(LSQUnit,"Fault on Store PC %#x, [sn:%lli],Size = 0\n",
4822292SN/A                store_inst->readPC(),store_inst->seqNum);
4832292SN/A
4842292SN/A        return store_fault;
4852292SN/A    }
4862292SN/A
4872292SN/A    assert(store_fault == NoFault);
4882292SN/A
4892336SN/A    if (store_inst->isStoreConditional()) {
4902336SN/A        // Store conditionals need to set themselves as able to
4912336SN/A        // writeback if we haven't had a fault by here.
4922329SN/A        storeQueue[store_idx].canWB = true;
4932292SN/A
4942329SN/A        ++storesToWB;
4952292SN/A    }
4962292SN/A
4972292SN/A    if (!memDepViolator) {
4982292SN/A        while (load_idx != loadTail) {
4992329SN/A            // Really only need to check loads that have actually executed
5002329SN/A            // It's safe to check all loads because effAddr is set to
5012329SN/A            // InvalAddr when the dyn inst is created.
5022292SN/A
5032329SN/A            // @todo: For now this is extra conservative, detecting a
5042329SN/A            // violation if the addresses match assuming all accesses
5052329SN/A            // are quad word accesses.
5062329SN/A
5072292SN/A            // @todo: Fix this, magic number being used here
5082292SN/A            if ((loadQueue[load_idx]->effAddr >> 8) ==
5092292SN/A                (store_inst->effAddr >> 8)) {
5102292SN/A                // A load incorrectly passed this store.  Squash and refetch.
5112292SN/A                // For now return a fault to show that it was unsuccessful.
5122292SN/A                memDepViolator = loadQueue[load_idx];
5132292SN/A
5142292SN/A                return genMachineCheckFault();
5152292SN/A            }
5162292SN/A
5172292SN/A            incrLdIdx(load_idx);
5182292SN/A        }
5192292SN/A
5202292SN/A        // If we've reached this point, there was no violation.
5212292SN/A        memDepViolator = NULL;
5222292SN/A    }
5232292SN/A
5242292SN/A    return store_fault;
5252292SN/A}
5262292SN/A
5272292SN/Atemplate <class Impl>
5282292SN/Avoid
5292292SN/ALSQUnit<Impl>::commitLoad()
5302292SN/A{
5312292SN/A    assert(loadQueue[loadHead]);
5322292SN/A
5332292SN/A    DPRINTF(LSQUnit, "Committing head load instruction, PC %#x\n",
5342292SN/A            loadQueue[loadHead]->readPC());
5352292SN/A
5362292SN/A    loadQueue[loadHead] = NULL;
5372292SN/A
5382292SN/A    incrLdIdx(loadHead);
5392292SN/A
5402292SN/A    --loads;
5412292SN/A}
5422292SN/A
5432292SN/Atemplate <class Impl>
5442292SN/Avoid
5452292SN/ALSQUnit<Impl>::commitLoads(InstSeqNum &youngest_inst)
5462292SN/A{
5472292SN/A    assert(loads == 0 || loadQueue[loadHead]);
5482292SN/A
5492292SN/A    while (loads != 0 && loadQueue[loadHead]->seqNum <= youngest_inst) {
5502292SN/A        commitLoad();
5512292SN/A    }
5522292SN/A}
5532292SN/A
5542292SN/Atemplate <class Impl>
5552292SN/Avoid
5562292SN/ALSQUnit<Impl>::commitStores(InstSeqNum &youngest_inst)
5572292SN/A{
5582292SN/A    assert(stores == 0 || storeQueue[storeHead].inst);
5592292SN/A
5602292SN/A    int store_idx = storeHead;
5612292SN/A
5622292SN/A    while (store_idx != storeTail) {
5632292SN/A        assert(storeQueue[store_idx].inst);
5642329SN/A        // Mark any stores that are now committed and have not yet
5652329SN/A        // been marked as able to write back.
5662292SN/A        if (!storeQueue[store_idx].canWB) {
5672292SN/A            if (storeQueue[store_idx].inst->seqNum > youngest_inst) {
5682292SN/A                break;
5692292SN/A            }
5702292SN/A            DPRINTF(LSQUnit, "Marking store as able to write back, PC "
5712292SN/A                    "%#x [sn:%lli]\n",
5722292SN/A                    storeQueue[store_idx].inst->readPC(),
5732292SN/A                    storeQueue[store_idx].inst->seqNum);
5742292SN/A
5752292SN/A            storeQueue[store_idx].canWB = true;
5762292SN/A
5772292SN/A            ++storesToWB;
5782292SN/A        }
5792292SN/A
5802292SN/A        incrStIdx(store_idx);
5812292SN/A    }
5822292SN/A}
5832292SN/A
5842292SN/Atemplate <class Impl>
5852292SN/Avoid
5862292SN/ALSQUnit<Impl>::writebackStores()
5872292SN/A{
5882292SN/A    while (storesToWB > 0 &&
5892292SN/A           storeWBIdx != storeTail &&
5902292SN/A           storeQueue[storeWBIdx].inst &&
5912292SN/A           storeQueue[storeWBIdx].canWB &&
5922292SN/A           usedPorts < cachePorts) {
5932292SN/A
5942678Sktlim@umich.edu        if (isStoreBlocked) {
5952678Sktlim@umich.edu            DPRINTF(LSQUnit, "Unable to write back any more stores, cache"
5962678Sktlim@umich.edu                    " is blocked!\n");
5972678Sktlim@umich.edu            break;
5982678Sktlim@umich.edu        }
5992678Sktlim@umich.edu
6002329SN/A        // Store didn't write any data so no need to write it back to
6012329SN/A        // memory.
6022292SN/A        if (storeQueue[storeWBIdx].size == 0) {
6032292SN/A            completeStore(storeWBIdx);
6042292SN/A
6052292SN/A            incrStIdx(storeWBIdx);
6062292SN/A
6072292SN/A            continue;
6082292SN/A        }
6092678Sktlim@umich.edu
6102292SN/A        ++usedPorts;
6112292SN/A
6122292SN/A        if (storeQueue[storeWBIdx].inst->isDataPrefetch()) {
6132292SN/A            incrStIdx(storeWBIdx);
6142292SN/A
6152292SN/A            continue;
6162292SN/A        }
6172292SN/A
6182292SN/A        assert(storeQueue[storeWBIdx].req);
6192292SN/A        assert(!storeQueue[storeWBIdx].committed);
6202292SN/A
6212669Sktlim@umich.edu        DynInstPtr inst = storeQueue[storeWBIdx].inst;
6222669Sktlim@umich.edu
6232669Sktlim@umich.edu        Request *req = storeQueue[storeWBIdx].req;
6242292SN/A        storeQueue[storeWBIdx].committed = true;
6252292SN/A
6262669Sktlim@umich.edu        assert(!inst->memData);
6272669Sktlim@umich.edu        inst->memData = new uint8_t[64];
6282678Sktlim@umich.edu        memcpy(inst->memData, (uint8_t *)&storeQueue[storeWBIdx].data,
6292678Sktlim@umich.edu               req->getSize());
6302669Sktlim@umich.edu
6312669Sktlim@umich.edu        PacketPtr data_pkt = new Packet(req, Packet::WriteReq, Packet::Broadcast);
6322669Sktlim@umich.edu        data_pkt->dataStatic(inst->memData);
6332292SN/A
6342678Sktlim@umich.edu        LSQSenderState *state = new LSQSenderState;
6352678Sktlim@umich.edu        state->isLoad = false;
6362678Sktlim@umich.edu        state->idx = storeWBIdx;
6372678Sktlim@umich.edu        state->inst = inst;
6382678Sktlim@umich.edu        data_pkt->senderState = state;
6392678Sktlim@umich.edu
6402292SN/A        DPRINTF(LSQUnit, "D-Cache: Writing back store idx:%i PC:%#x "
6412292SN/A                "to Addr:%#x, data:%#x [sn:%lli]\n",
6422669Sktlim@umich.edu                storeWBIdx, storeQueue[storeWBIdx].inst->readPC(),
6432669Sktlim@umich.edu                req->getPaddr(), *(inst->memData),
6442292SN/A                storeQueue[storeWBIdx].inst->seqNum);
6452292SN/A
6462693Sktlim@umich.edu        // @todo: Remove this SC hack once the memory system handles it.
6472693Sktlim@umich.edu        if (req->getFlags() & LOCKED) {
6482693Sktlim@umich.edu            if (req->getFlags() & UNCACHEABLE) {
6492693Sktlim@umich.edu                req->setScResult(2);
6502693Sktlim@umich.edu            } else {
6512693Sktlim@umich.edu                if (cpu->lockFlag) {
6522693Sktlim@umich.edu                    req->setScResult(1);
6532693Sktlim@umich.edu                } else {
6542693Sktlim@umich.edu                    req->setScResult(0);
6552693Sktlim@umich.edu                    // Hack: Instantly complete this store.
6562693Sktlim@umich.edu                    completeDataAccess(data_pkt);
6572693Sktlim@umich.edu                    incrStIdx(storeWBIdx);
6582693Sktlim@umich.edu                    continue;
6592693Sktlim@umich.edu                }
6602693Sktlim@umich.edu            }
6612693Sktlim@umich.edu        } else {
6622693Sktlim@umich.edu            // Non-store conditionals do not need a writeback.
6632693Sktlim@umich.edu            state->noWB = true;
6642693Sktlim@umich.edu        }
6652693Sktlim@umich.edu
6662669Sktlim@umich.edu        if (!dcachePort->sendTiming(data_pkt)) {
6672669Sktlim@umich.edu            // Need to handle becoming blocked on a store.
6682678Sktlim@umich.edu            isStoreBlocked = true;
6692727Sktlim@umich.edu            ++lsqCacheBlocked;
6702698Sktlim@umich.edu            assert(retryPkt == NULL);
6712698Sktlim@umich.edu            retryPkt = data_pkt;
6722669Sktlim@umich.edu        } else {
6732693Sktlim@umich.edu            storePostSend(data_pkt);
6742292SN/A        }
6752292SN/A    }
6762292SN/A
6772292SN/A    // Not sure this should set it to 0.
6782292SN/A    usedPorts = 0;
6792292SN/A
6802292SN/A    assert(stores >= 0 && storesToWB >= 0);
6812292SN/A}
6822292SN/A
6832292SN/A/*template <class Impl>
6842292SN/Avoid
6852292SN/ALSQUnit<Impl>::removeMSHR(InstSeqNum seqNum)
6862292SN/A{
6872292SN/A    list<InstSeqNum>::iterator mshr_it = find(mshrSeqNums.begin(),
6882292SN/A                                              mshrSeqNums.end(),
6892292SN/A                                              seqNum);
6902292SN/A
6912292SN/A    if (mshr_it != mshrSeqNums.end()) {
6922292SN/A        mshrSeqNums.erase(mshr_it);
6932292SN/A        DPRINTF(LSQUnit, "Removing MSHR. count = %i\n",mshrSeqNums.size());
6942292SN/A    }
6952292SN/A}*/
6962292SN/A
6972292SN/Atemplate <class Impl>
6982292SN/Avoid
6992292SN/ALSQUnit<Impl>::squash(const InstSeqNum &squashed_num)
7002292SN/A{
7012292SN/A    DPRINTF(LSQUnit, "Squashing until [sn:%lli]!"
7022329SN/A            "(Loads:%i Stores:%i)\n", squashed_num, loads, stores);
7032292SN/A
7042292SN/A    int load_idx = loadTail;
7052292SN/A    decrLdIdx(load_idx);
7062292SN/A
7072292SN/A    while (loads != 0 && loadQueue[load_idx]->seqNum > squashed_num) {
7082292SN/A        DPRINTF(LSQUnit,"Load Instruction PC %#x squashed, "
7092292SN/A                "[sn:%lli]\n",
7102292SN/A                loadQueue[load_idx]->readPC(),
7112292SN/A                loadQueue[load_idx]->seqNum);
7122292SN/A
7132292SN/A        if (isStalled() && load_idx == stallingLoadIdx) {
7142292SN/A            stalled = false;
7152292SN/A            stallingStoreIsn = 0;
7162292SN/A            stallingLoadIdx = 0;
7172292SN/A        }
7182292SN/A
7192329SN/A        // Clear the smart pointer to make sure it is decremented.
7202731Sktlim@umich.edu        loadQueue[load_idx]->setSquashed();
7212292SN/A        loadQueue[load_idx] = NULL;
7222292SN/A        --loads;
7232292SN/A
7242292SN/A        // Inefficient!
7252292SN/A        loadTail = load_idx;
7262292SN/A
7272292SN/A        decrLdIdx(load_idx);
7282727Sktlim@umich.edu        ++lsqSquashedLoads;
7292292SN/A    }
7302292SN/A
7312292SN/A    if (isLoadBlocked) {
7322292SN/A        if (squashed_num < blockedLoadSeqNum) {
7332292SN/A            isLoadBlocked = false;
7342292SN/A            loadBlockedHandled = false;
7352292SN/A            blockedLoadSeqNum = 0;
7362292SN/A        }
7372292SN/A    }
7382292SN/A
7392292SN/A    int store_idx = storeTail;
7402292SN/A    decrStIdx(store_idx);
7412292SN/A
7422292SN/A    while (stores != 0 &&
7432292SN/A           storeQueue[store_idx].inst->seqNum > squashed_num) {
7442329SN/A        // Instructions marked as can WB are already committed.
7452292SN/A        if (storeQueue[store_idx].canWB) {
7462292SN/A            break;
7472292SN/A        }
7482292SN/A
7492292SN/A        DPRINTF(LSQUnit,"Store Instruction PC %#x squashed, "
7502292SN/A                "idx:%i [sn:%lli]\n",
7512292SN/A                storeQueue[store_idx].inst->readPC(),
7522292SN/A                store_idx, storeQueue[store_idx].inst->seqNum);
7532292SN/A
7542329SN/A        // I don't think this can happen.  It should have been cleared
7552329SN/A        // by the stalling load.
7562292SN/A        if (isStalled() &&
7572292SN/A            storeQueue[store_idx].inst->seqNum == stallingStoreIsn) {
7582292SN/A            panic("Is stalled should have been cleared by stalling load!\n");
7592292SN/A            stalled = false;
7602292SN/A            stallingStoreIsn = 0;
7612292SN/A        }
7622292SN/A
7632329SN/A        // Clear the smart pointer to make sure it is decremented.
7642731Sktlim@umich.edu        storeQueue[store_idx].inst->setSquashed();
7652292SN/A        storeQueue[store_idx].inst = NULL;
7662292SN/A        storeQueue[store_idx].canWB = 0;
7672292SN/A
7682292SN/A        storeQueue[store_idx].req = NULL;
7692292SN/A        --stores;
7702292SN/A
7712292SN/A        // Inefficient!
7722292SN/A        storeTail = store_idx;
7732292SN/A
7742292SN/A        decrStIdx(store_idx);
7752727Sktlim@umich.edu        ++lsqSquashedStores;
7762292SN/A    }
7772292SN/A}
7782292SN/A
7792292SN/Atemplate <class Impl>
7802292SN/Avoid
7812693Sktlim@umich.eduLSQUnit<Impl>::storePostSend(Packet *pkt)
7822693Sktlim@umich.edu{
7832693Sktlim@umich.edu    if (isStalled() &&
7842693Sktlim@umich.edu        storeQueue[storeWBIdx].inst->seqNum == stallingStoreIsn) {
7852693Sktlim@umich.edu        DPRINTF(LSQUnit, "Unstalling, stalling store [sn:%lli] "
7862693Sktlim@umich.edu                "load idx:%i\n",
7872693Sktlim@umich.edu                stallingStoreIsn, stallingLoadIdx);
7882693Sktlim@umich.edu        stalled = false;
7892693Sktlim@umich.edu        stallingStoreIsn = 0;
7902693Sktlim@umich.edu        iewStage->replayMemInst(loadQueue[stallingLoadIdx]);
7912693Sktlim@umich.edu    }
7922693Sktlim@umich.edu
7932693Sktlim@umich.edu    if (!storeQueue[storeWBIdx].inst->isStoreConditional()) {
7942693Sktlim@umich.edu        // The store is basically completed at this time. This
7952693Sktlim@umich.edu        // only works so long as the checker doesn't try to
7962693Sktlim@umich.edu        // verify the value in memory for stores.
7972693Sktlim@umich.edu        storeQueue[storeWBIdx].inst->setCompleted();
7982733Sktlim@umich.edu#if USE_CHECKER
7992693Sktlim@umich.edu        if (cpu->checker) {
8002732Sktlim@umich.edu            cpu->checker->verify(storeQueue[storeWBIdx].inst);
8012693Sktlim@umich.edu        }
8022733Sktlim@umich.edu#endif
8032693Sktlim@umich.edu    }
8042693Sktlim@umich.edu
8052693Sktlim@umich.edu    if (pkt->result != Packet::Success) {
8062693Sktlim@umich.edu        DPRINTF(LSQUnit,"D-Cache Write Miss on idx:%i!\n",
8072693Sktlim@umich.edu                storeWBIdx);
8082693Sktlim@umich.edu
8092693Sktlim@umich.edu        DPRINTF(Activity, "Active st accessing mem miss [sn:%lli]\n",
8102693Sktlim@umich.edu                storeQueue[storeWBIdx].inst->seqNum);
8112693Sktlim@umich.edu
8122693Sktlim@umich.edu        //mshrSeqNums.push_back(storeQueue[storeWBIdx].inst->seqNum);
8132693Sktlim@umich.edu
8142693Sktlim@umich.edu        //DPRINTF(LSQUnit, "Added MSHR. count = %i\n",mshrSeqNums.size());
8152693Sktlim@umich.edu
8162693Sktlim@umich.edu        // @todo: Increment stat here.
8172693Sktlim@umich.edu    } else {
8182693Sktlim@umich.edu        DPRINTF(LSQUnit,"D-Cache: Write Hit on idx:%i !\n",
8192693Sktlim@umich.edu                storeWBIdx);
8202693Sktlim@umich.edu
8212693Sktlim@umich.edu        DPRINTF(Activity, "Active st accessing mem hit [sn:%lli]\n",
8222693Sktlim@umich.edu                storeQueue[storeWBIdx].inst->seqNum);
8232693Sktlim@umich.edu    }
8242693Sktlim@umich.edu
8252693Sktlim@umich.edu    incrStIdx(storeWBIdx);
8262693Sktlim@umich.edu}
8272693Sktlim@umich.edu
8282693Sktlim@umich.edutemplate <class Impl>
8292693Sktlim@umich.eduvoid
8302678Sktlim@umich.eduLSQUnit<Impl>::writeback(DynInstPtr &inst, PacketPtr pkt)
8312678Sktlim@umich.edu{
8322678Sktlim@umich.edu    iewStage->wakeCPU();
8332678Sktlim@umich.edu
8342678Sktlim@umich.edu    // Squashed instructions do not need to complete their access.
8352678Sktlim@umich.edu    if (inst->isSquashed()) {
8362678Sktlim@umich.edu        assert(!inst->isStore());
8372727Sktlim@umich.edu        ++lsqIgnoredResponses;
8382678Sktlim@umich.edu        return;
8392678Sktlim@umich.edu    }
8402678Sktlim@umich.edu
8412678Sktlim@umich.edu    if (!inst->isExecuted()) {
8422678Sktlim@umich.edu        inst->setExecuted();
8432678Sktlim@umich.edu
8442678Sktlim@umich.edu        // Complete access to copy data to proper place.
8452678Sktlim@umich.edu        inst->completeAcc(pkt);
8462678Sktlim@umich.edu    }
8472678Sktlim@umich.edu
8482678Sktlim@umich.edu    // Need to insert instruction into queue to commit
8492678Sktlim@umich.edu    iewStage->instToCommit(inst);
8502678Sktlim@umich.edu
8512678Sktlim@umich.edu    iewStage->activityThisCycle();
8522678Sktlim@umich.edu}
8532678Sktlim@umich.edu
8542678Sktlim@umich.edutemplate <class Impl>
8552678Sktlim@umich.eduvoid
8562292SN/ALSQUnit<Impl>::completeStore(int store_idx)
8572292SN/A{
8582292SN/A    assert(storeQueue[store_idx].inst);
8592292SN/A    storeQueue[store_idx].completed = true;
8602292SN/A    --storesToWB;
8612292SN/A    // A bit conservative because a store completion may not free up entries,
8622292SN/A    // but hopefully avoids two store completions in one cycle from making
8632292SN/A    // the CPU tick twice.
8642292SN/A    cpu->activityThisCycle();
8652292SN/A
8662292SN/A    if (store_idx == storeHead) {
8672292SN/A        do {
8682292SN/A            incrStIdx(storeHead);
8692292SN/A
8702292SN/A            --stores;
8712292SN/A        } while (storeQueue[storeHead].completed &&
8722292SN/A                 storeHead != storeTail);
8732292SN/A
8742292SN/A        iewStage->updateLSQNextCycle = true;
8752292SN/A    }
8762292SN/A
8772329SN/A    DPRINTF(LSQUnit, "Completing store [sn:%lli], idx:%i, store head "
8782329SN/A            "idx:%i\n",
8792329SN/A            storeQueue[store_idx].inst->seqNum, store_idx, storeHead);
8802292SN/A
8812292SN/A    if (isStalled() &&
8822292SN/A        storeQueue[store_idx].inst->seqNum == stallingStoreIsn) {
8832292SN/A        DPRINTF(LSQUnit, "Unstalling, stalling store [sn:%lli] "
8842292SN/A                "load idx:%i\n",
8852292SN/A                stallingStoreIsn, stallingLoadIdx);
8862292SN/A        stalled = false;
8872292SN/A        stallingStoreIsn = 0;
8882292SN/A        iewStage->replayMemInst(loadQueue[stallingLoadIdx]);
8892292SN/A    }
8902316SN/A
8912316SN/A    storeQueue[store_idx].inst->setCompleted();
8922329SN/A
8932329SN/A    // Tell the checker we've completed this instruction.  Some stores
8942329SN/A    // may get reported twice to the checker, but the checker can
8952329SN/A    // handle that case.
8962733Sktlim@umich.edu#if USE_CHECKER
8972316SN/A    if (cpu->checker) {
8982732Sktlim@umich.edu        cpu->checker->verify(storeQueue[store_idx].inst);
8992316SN/A    }
9002733Sktlim@umich.edu#endif
9012292SN/A}
9022292SN/A
9032292SN/Atemplate <class Impl>
9042693Sktlim@umich.eduvoid
9052693Sktlim@umich.eduLSQUnit<Impl>::recvRetry()
9062693Sktlim@umich.edu{
9072698Sktlim@umich.edu    if (isStoreBlocked) {
9082698Sktlim@umich.edu        assert(retryPkt != NULL);
9092693Sktlim@umich.edu
9102698Sktlim@umich.edu        if (dcachePort->sendTiming(retryPkt)) {
9112698Sktlim@umich.edu            storePostSend(retryPkt);
9122699Sktlim@umich.edu            retryPkt = NULL;
9132693Sktlim@umich.edu            isStoreBlocked = false;
9142693Sktlim@umich.edu        } else {
9152693Sktlim@umich.edu            // Still blocked!
9162727Sktlim@umich.edu            ++lsqCacheBlocked;
9172693Sktlim@umich.edu        }
9182693Sktlim@umich.edu    } else if (isLoadBlocked) {
9192693Sktlim@umich.edu        DPRINTF(LSQUnit, "Loads squash themselves and all younger insts, "
9202693Sktlim@umich.edu                "no need to resend packet.\n");
9212693Sktlim@umich.edu    } else {
9222693Sktlim@umich.edu        DPRINTF(LSQUnit, "Retry received but LSQ is no longer blocked.\n");
9232693Sktlim@umich.edu    }
9242693Sktlim@umich.edu}
9252693Sktlim@umich.edu
9262693Sktlim@umich.edutemplate <class Impl>
9272292SN/Ainline void
9282292SN/ALSQUnit<Impl>::incrStIdx(int &store_idx)
9292292SN/A{
9302292SN/A    if (++store_idx >= SQEntries)
9312292SN/A        store_idx = 0;
9322292SN/A}
9332292SN/A
9342292SN/Atemplate <class Impl>
9352292SN/Ainline void
9362292SN/ALSQUnit<Impl>::decrStIdx(int &store_idx)
9372292SN/A{
9382292SN/A    if (--store_idx < 0)
9392292SN/A        store_idx += SQEntries;
9402292SN/A}
9412292SN/A
9422292SN/Atemplate <class Impl>
9432292SN/Ainline void
9442292SN/ALSQUnit<Impl>::incrLdIdx(int &load_idx)
9452292SN/A{
9462292SN/A    if (++load_idx >= LQEntries)
9472292SN/A        load_idx = 0;
9482292SN/A}
9492292SN/A
9502292SN/Atemplate <class Impl>
9512292SN/Ainline void
9522292SN/ALSQUnit<Impl>::decrLdIdx(int &load_idx)
9532292SN/A{
9542292SN/A    if (--load_idx < 0)
9552292SN/A        load_idx += LQEntries;
9562292SN/A}
9572329SN/A
9582329SN/Atemplate <class Impl>
9592329SN/Avoid
9602329SN/ALSQUnit<Impl>::dumpInsts()
9612329SN/A{
9622329SN/A    cprintf("Load store queue: Dumping instructions.\n");
9632329SN/A    cprintf("Load queue size: %i\n", loads);
9642329SN/A    cprintf("Load queue: ");
9652329SN/A
9662329SN/A    int load_idx = loadHead;
9672329SN/A
9682329SN/A    while (load_idx != loadTail && loadQueue[load_idx]) {
9692329SN/A        cprintf("%#x ", loadQueue[load_idx]->readPC());
9702329SN/A
9712329SN/A        incrLdIdx(load_idx);
9722329SN/A    }
9732329SN/A
9742329SN/A    cprintf("Store queue size: %i\n", stores);
9752329SN/A    cprintf("Store queue: ");
9762329SN/A
9772329SN/A    int store_idx = storeHead;
9782329SN/A
9792329SN/A    while (store_idx != storeTail && storeQueue[store_idx].inst) {
9802329SN/A        cprintf("%#x ", storeQueue[store_idx].inst->readPC());
9812329SN/A
9822329SN/A        incrStIdx(store_idx);
9832329SN/A    }
9842329SN/A
9852329SN/A    cprintf("\n");
9862329SN/A}
987