lsq_unit.hh revision 4329
12292SN/A/*
22329SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
32292SN/A * All rights reserved.
42292SN/A *
52292SN/A * Redistribution and use in source and binary forms, with or without
62292SN/A * modification, are permitted provided that the following conditions are
72292SN/A * met: redistributions of source code must retain the above copyright
82292SN/A * notice, this list of conditions and the following disclaimer;
92292SN/A * redistributions in binary form must reproduce the above copyright
102292SN/A * notice, this list of conditions and the following disclaimer in the
112292SN/A * documentation and/or other materials provided with the distribution;
122292SN/A * neither the name of the copyright holders nor the names of its
132292SN/A * contributors may be used to endorse or promote products derived from
142292SN/A * this software without specific prior written permission.
152292SN/A *
162292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172292SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182292SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192292SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202292SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212292SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222292SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232292SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242292SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252292SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262292SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272689Sktlim@umich.edu *
282689Sktlim@umich.edu * Authors: Kevin Lim
292689Sktlim@umich.edu *          Korey Sewell
302292SN/A */
312292SN/A
322292SN/A#ifndef __CPU_O3_LSQ_UNIT_HH__
332292SN/A#define __CPU_O3_LSQ_UNIT_HH__
342292SN/A
352329SN/A#include <algorithm>
362292SN/A#include <map>
372292SN/A#include <queue>
382292SN/A
392329SN/A#include "arch/faults.hh"
403326Sktlim@umich.edu#include "arch/locked_mem.hh"
412292SN/A#include "config/full_system.hh"
422292SN/A#include "base/hashmap.hh"
432292SN/A#include "cpu/inst_seq.hh"
443348Sbinkertn@umich.edu#include "mem/packet.hh"
452669Sktlim@umich.edu#include "mem/port.hh"
462292SN/A
472292SN/A/**
482329SN/A * Class that implements the actual LQ and SQ for each specific
492329SN/A * thread.  Both are circular queues; load entries are freed upon
502329SN/A * committing, while store entries are freed once they writeback. The
512329SN/A * LSQUnit tracks if there are memory ordering violations, and also
522329SN/A * detects partial load to store forwarding cases (a store only has
532329SN/A * part of a load's data) that requires the load to wait until the
542329SN/A * store writes back. In the former case it holds onto the instruction
552329SN/A * until the dependence unit looks at it, and in the latter it stalls
562329SN/A * the LSQ until the store writes back. At that point the load is
572329SN/A * replayed.
582292SN/A */
592292SN/Atemplate <class Impl>
602292SN/Aclass LSQUnit {
612292SN/A  protected:
622292SN/A    typedef TheISA::IntReg IntReg;
632292SN/A  public:
642292SN/A    typedef typename Impl::Params Params;
652733Sktlim@umich.edu    typedef typename Impl::O3CPU O3CPU;
662292SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
672292SN/A    typedef typename Impl::CPUPol::IEW IEW;
682907Sktlim@umich.edu    typedef typename Impl::CPUPol::LSQ LSQ;
692292SN/A    typedef typename Impl::CPUPol::IssueStruct IssueStruct;
702292SN/A
712292SN/A  public:
722292SN/A    /** Constructs an LSQ unit. init() must be called prior to use. */
732292SN/A    LSQUnit();
742292SN/A
752292SN/A    /** Initializes the LSQ unit with the specified number of entries. */
764329Sktlim@umich.edu    void init(O3CPU *cpu_ptr, IEW *iew_ptr, Params *params, LSQ *lsq_ptr,
774329Sktlim@umich.edu              unsigned maxLQEntries, unsigned maxSQEntries, unsigned id);
782292SN/A
792292SN/A    /** Returns the name of the LSQ unit. */
802292SN/A    std::string name() const;
812292SN/A
822727Sktlim@umich.edu    /** Registers statistics. */
832727Sktlim@umich.edu    void regStats();
842727Sktlim@umich.edu
852907Sktlim@umich.edu    /** Sets the pointer to the dcache port. */
864329Sktlim@umich.edu    void setDcachePort(Port *dcache_port);
872907Sktlim@umich.edu
882348SN/A    /** Switches out LSQ unit. */
892307SN/A    void switchOut();
902307SN/A
912348SN/A    /** Takes over from another CPU's thread. */
922307SN/A    void takeOverFrom();
932307SN/A
942348SN/A    /** Returns if the LSQ is switched out. */
952307SN/A    bool isSwitchedOut() { return switchedOut; }
962307SN/A
972292SN/A    /** Ticks the LSQ unit, which in this case only resets the number of
982292SN/A     * used cache ports.
992292SN/A     * @todo: Move the number of used ports up to the LSQ level so it can
1002292SN/A     * be shared by all LSQ units.
1012292SN/A     */
1022292SN/A    void tick() { usedPorts = 0; }
1032292SN/A
1042292SN/A    /** Inserts an instruction. */
1052292SN/A    void insert(DynInstPtr &inst);
1062292SN/A    /** Inserts a load instruction. */
1072292SN/A    void insertLoad(DynInstPtr &load_inst);
1082292SN/A    /** Inserts a store instruction. */
1092292SN/A    void insertStore(DynInstPtr &store_inst);
1102292SN/A
1112292SN/A    /** Executes a load instruction. */
1122292SN/A    Fault executeLoad(DynInstPtr &inst);
1132292SN/A
1142329SN/A    Fault executeLoad(int lq_idx) { panic("Not implemented"); return NoFault; }
1152292SN/A    /** Executes a store instruction. */
1162292SN/A    Fault executeStore(DynInstPtr &inst);
1172292SN/A
1182292SN/A    /** Commits the head load. */
1192292SN/A    void commitLoad();
1202292SN/A    /** Commits loads older than a specific sequence number. */
1212292SN/A    void commitLoads(InstSeqNum &youngest_inst);
1222292SN/A
1232292SN/A    /** Commits stores older than a specific sequence number. */
1242292SN/A    void commitStores(InstSeqNum &youngest_inst);
1252292SN/A
1262292SN/A    /** Writes back stores. */
1272292SN/A    void writebackStores();
1282292SN/A
1292790Sktlim@umich.edu    /** Completes the data access that has been returned from the
1302790Sktlim@umich.edu     * memory system. */
1312669Sktlim@umich.edu    void completeDataAccess(PacketPtr pkt);
1322669Sktlim@umich.edu
1332292SN/A    /** Clears all the entries in the LQ. */
1342292SN/A    void clearLQ();
1352292SN/A
1362292SN/A    /** Clears all the entries in the SQ. */
1372292SN/A    void clearSQ();
1382292SN/A
1392292SN/A    /** Resizes the LQ to a given size. */
1402292SN/A    void resizeLQ(unsigned size);
1412292SN/A
1422292SN/A    /** Resizes the SQ to a given size. */
1432292SN/A    void resizeSQ(unsigned size);
1442292SN/A
1452292SN/A    /** Squashes all instructions younger than a specific sequence number. */
1462292SN/A    void squash(const InstSeqNum &squashed_num);
1472292SN/A
1482292SN/A    /** Returns if there is a memory ordering violation. Value is reset upon
1492292SN/A     * call to getMemDepViolator().
1502292SN/A     */
1512292SN/A    bool violation() { return memDepViolator; }
1522292SN/A
1532292SN/A    /** Returns the memory ordering violator. */
1542292SN/A    DynInstPtr getMemDepViolator();
1552292SN/A
1562329SN/A    /** Returns if a load became blocked due to the memory system. */
1572292SN/A    bool loadBlocked()
1582292SN/A    { return isLoadBlocked; }
1592292SN/A
1602348SN/A    /** Clears the signal that a load became blocked. */
1612292SN/A    void clearLoadBlocked()
1622292SN/A    { isLoadBlocked = false; }
1632292SN/A
1642348SN/A    /** Returns if the blocked load was handled. */
1652292SN/A    bool isLoadBlockedHandled()
1662292SN/A    { return loadBlockedHandled; }
1672292SN/A
1682348SN/A    /** Records the blocked load as being handled. */
1692292SN/A    void setLoadBlockedHandled()
1702292SN/A    { loadBlockedHandled = true; }
1712292SN/A
1722292SN/A    /** Returns the number of free entries (min of free LQ and SQ entries). */
1732292SN/A    unsigned numFreeEntries();
1742292SN/A
1752292SN/A    /** Returns the number of loads ready to execute. */
1762292SN/A    int numLoadsReady();
1772292SN/A
1782292SN/A    /** Returns the number of loads in the LQ. */
1792292SN/A    int numLoads() { return loads; }
1802292SN/A
1812292SN/A    /** Returns the number of stores in the SQ. */
1822292SN/A    int numStores() { return stores; }
1832292SN/A
1842292SN/A    /** Returns if either the LQ or SQ is full. */
1852292SN/A    bool isFull() { return lqFull() || sqFull(); }
1862292SN/A
1872292SN/A    /** Returns if the LQ is full. */
1882292SN/A    bool lqFull() { return loads >= (LQEntries - 1); }
1892292SN/A
1902292SN/A    /** Returns if the SQ is full. */
1912292SN/A    bool sqFull() { return stores >= (SQEntries - 1); }
1922292SN/A
1932292SN/A    /** Returns the number of instructions in the LSQ. */
1942292SN/A    unsigned getCount() { return loads + stores; }
1952292SN/A
1962292SN/A    /** Returns if there are any stores to writeback. */
1972292SN/A    bool hasStoresToWB() { return storesToWB; }
1982292SN/A
1992292SN/A    /** Returns the number of stores to writeback. */
2002292SN/A    int numStoresToWB() { return storesToWB; }
2012292SN/A
2022292SN/A    /** Returns if the LSQ unit will writeback on this cycle. */
2032292SN/A    bool willWB() { return storeQueue[storeWBIdx].canWB &&
2042678Sktlim@umich.edu                        !storeQueue[storeWBIdx].completed &&
2052678Sktlim@umich.edu                        !isStoreBlocked; }
2062292SN/A
2072907Sktlim@umich.edu    /** Handles doing the retry. */
2082907Sktlim@umich.edu    void recvRetry();
2092907Sktlim@umich.edu
2102292SN/A  private:
2112698Sktlim@umich.edu    /** Writes back the instruction, sending it to IEW. */
2122678Sktlim@umich.edu    void writeback(DynInstPtr &inst, PacketPtr pkt);
2132678Sktlim@umich.edu
2142698Sktlim@umich.edu    /** Handles completing the send of a store to memory. */
2153349Sbinkertn@umich.edu    void storePostSend(PacketPtr pkt);
2162693Sktlim@umich.edu
2172292SN/A    /** Completes the store at the specified index. */
2182292SN/A    void completeStore(int store_idx);
2192292SN/A
2202292SN/A    /** Increments the given store index (circular queue). */
2212292SN/A    inline void incrStIdx(int &store_idx);
2222292SN/A    /** Decrements the given store index (circular queue). */
2232292SN/A    inline void decrStIdx(int &store_idx);
2242292SN/A    /** Increments the given load index (circular queue). */
2252292SN/A    inline void incrLdIdx(int &load_idx);
2262292SN/A    /** Decrements the given load index (circular queue). */
2272292SN/A    inline void decrLdIdx(int &load_idx);
2282292SN/A
2292329SN/A  public:
2302329SN/A    /** Debugging function to dump instructions in the LSQ. */
2312329SN/A    void dumpInsts();
2322329SN/A
2332292SN/A  private:
2342292SN/A    /** Pointer to the CPU. */
2352733Sktlim@umich.edu    O3CPU *cpu;
2362292SN/A
2372292SN/A    /** Pointer to the IEW stage. */
2382292SN/A    IEW *iewStage;
2392292SN/A
2402907Sktlim@umich.edu    /** Pointer to the LSQ. */
2412907Sktlim@umich.edu    LSQ *lsq;
2422669Sktlim@umich.edu
2432907Sktlim@umich.edu    /** Pointer to the dcache port.  Used only for sending. */
2442907Sktlim@umich.edu    Port *dcachePort;
2452292SN/A
2462698Sktlim@umich.edu    /** Derived class to hold any sender state the LSQ needs. */
2472678Sktlim@umich.edu    class LSQSenderState : public Packet::SenderState
2482678Sktlim@umich.edu    {
2492678Sktlim@umich.edu      public:
2502698Sktlim@umich.edu        /** Default constructor. */
2512678Sktlim@umich.edu        LSQSenderState()
2522678Sktlim@umich.edu            : noWB(false)
2532678Sktlim@umich.edu        { }
2542678Sktlim@umich.edu
2552698Sktlim@umich.edu        /** Instruction who initiated the access to memory. */
2562678Sktlim@umich.edu        DynInstPtr inst;
2572698Sktlim@umich.edu        /** Whether or not it is a load. */
2582678Sktlim@umich.edu        bool isLoad;
2592698Sktlim@umich.edu        /** The LQ/SQ index of the instruction. */
2602678Sktlim@umich.edu        int idx;
2612698Sktlim@umich.edu        /** Whether or not the instruction will need to writeback. */
2622678Sktlim@umich.edu        bool noWB;
2632678Sktlim@umich.edu    };
2642678Sktlim@umich.edu
2652698Sktlim@umich.edu    /** Writeback event, specifically for when stores forward data to loads. */
2662678Sktlim@umich.edu    class WritebackEvent : public Event {
2672678Sktlim@umich.edu      public:
2682678Sktlim@umich.edu        /** Constructs a writeback event. */
2692678Sktlim@umich.edu        WritebackEvent(DynInstPtr &_inst, PacketPtr pkt, LSQUnit *lsq_ptr);
2702678Sktlim@umich.edu
2712678Sktlim@umich.edu        /** Processes the writeback event. */
2722678Sktlim@umich.edu        void process();
2732678Sktlim@umich.edu
2742678Sktlim@umich.edu        /** Returns the description of this event. */
2752678Sktlim@umich.edu        const char *description();
2762678Sktlim@umich.edu
2772678Sktlim@umich.edu      private:
2782698Sktlim@umich.edu        /** Instruction whose results are being written back. */
2792678Sktlim@umich.edu        DynInstPtr inst;
2802678Sktlim@umich.edu
2812698Sktlim@umich.edu        /** The packet that would have been sent to memory. */
2822678Sktlim@umich.edu        PacketPtr pkt;
2832678Sktlim@umich.edu
2842678Sktlim@umich.edu        /** The pointer to the LSQ unit that issued the store. */
2852678Sktlim@umich.edu        LSQUnit<Impl> *lsqPtr;
2862678Sktlim@umich.edu    };
2872678Sktlim@umich.edu
2882292SN/A  public:
2892292SN/A    struct SQEntry {
2902292SN/A        /** Constructs an empty store queue entry. */
2912292SN/A        SQEntry()
2922292SN/A            : inst(NULL), req(NULL), size(0), data(0),
2932292SN/A              canWB(0), committed(0), completed(0)
2942292SN/A        { }
2952292SN/A
2962292SN/A        /** Constructs a store queue entry for a given instruction. */
2972292SN/A        SQEntry(DynInstPtr &_inst)
2982292SN/A            : inst(_inst), req(NULL), size(0), data(0),
2992292SN/A              canWB(0), committed(0), completed(0)
3002292SN/A        { }
3012292SN/A
3022292SN/A        /** The store instruction. */
3032292SN/A        DynInstPtr inst;
3042669Sktlim@umich.edu        /** The request for the store. */
3052669Sktlim@umich.edu        RequestPtr req;
3062292SN/A        /** The size of the store. */
3072292SN/A        int size;
3082292SN/A        /** The store data. */
3092292SN/A        IntReg data;
3102292SN/A        /** Whether or not the store can writeback. */
3112292SN/A        bool canWB;
3122292SN/A        /** Whether or not the store is committed. */
3132292SN/A        bool committed;
3142292SN/A        /** Whether or not the store is completed. */
3152292SN/A        bool completed;
3162292SN/A    };
3172329SN/A
3182292SN/A  private:
3192292SN/A    /** The LSQUnit thread id. */
3202292SN/A    unsigned lsqID;
3212292SN/A
3222292SN/A    /** The store queue. */
3232292SN/A    std::vector<SQEntry> storeQueue;
3242292SN/A
3252292SN/A    /** The load queue. */
3262292SN/A    std::vector<DynInstPtr> loadQueue;
3272292SN/A
3282329SN/A    /** The number of LQ entries, plus a sentinel entry (circular queue).
3292329SN/A     *  @todo: Consider having var that records the true number of LQ entries.
3302329SN/A     */
3312292SN/A    unsigned LQEntries;
3322329SN/A    /** The number of SQ entries, plus a sentinel entry (circular queue).
3332329SN/A     *  @todo: Consider having var that records the true number of SQ entries.
3342329SN/A     */
3352292SN/A    unsigned SQEntries;
3362292SN/A
3372292SN/A    /** The number of load instructions in the LQ. */
3382292SN/A    int loads;
3392329SN/A    /** The number of store instructions in the SQ. */
3402292SN/A    int stores;
3412292SN/A    /** The number of store instructions in the SQ waiting to writeback. */
3422292SN/A    int storesToWB;
3432292SN/A
3442292SN/A    /** The index of the head instruction in the LQ. */
3452292SN/A    int loadHead;
3462292SN/A    /** The index of the tail instruction in the LQ. */
3472292SN/A    int loadTail;
3482292SN/A
3492292SN/A    /** The index of the head instruction in the SQ. */
3502292SN/A    int storeHead;
3512329SN/A    /** The index of the first instruction that may be ready to be
3522329SN/A     * written back, and has not yet been written back.
3532292SN/A     */
3542292SN/A    int storeWBIdx;
3552292SN/A    /** The index of the tail instruction in the SQ. */
3562292SN/A    int storeTail;
3572292SN/A
3582292SN/A    /// @todo Consider moving to a more advanced model with write vs read ports
3592292SN/A    /** The number of cache ports available each cycle. */
3602292SN/A    int cachePorts;
3612292SN/A
3622292SN/A    /** The number of used cache ports in this cycle. */
3632292SN/A    int usedPorts;
3642292SN/A
3652348SN/A    /** Is the LSQ switched out. */
3662307SN/A    bool switchedOut;
3672307SN/A
3682292SN/A    //list<InstSeqNum> mshrSeqNums;
3692292SN/A
3702292SN/A    /** Wire to read information from the issue stage time queue. */
3712292SN/A    typename TimeBuffer<IssueStruct>::wire fromIssue;
3722292SN/A
3732292SN/A    /** Whether or not the LSQ is stalled. */
3742292SN/A    bool stalled;
3752292SN/A    /** The store that causes the stall due to partial store to load
3762292SN/A     * forwarding.
3772292SN/A     */
3782292SN/A    InstSeqNum stallingStoreIsn;
3792292SN/A    /** The index of the above store. */
3802292SN/A    int stallingLoadIdx;
3812292SN/A
3822698Sktlim@umich.edu    /** The packet that needs to be retried. */
3832698Sktlim@umich.edu    PacketPtr retryPkt;
3842693Sktlim@umich.edu
3852698Sktlim@umich.edu    /** Whehter or not a store is blocked due to the memory system. */
3862678Sktlim@umich.edu    bool isStoreBlocked;
3872678Sktlim@umich.edu
3882329SN/A    /** Whether or not a load is blocked due to the memory system. */
3892292SN/A    bool isLoadBlocked;
3902292SN/A
3912348SN/A    /** Has the blocked load been handled. */
3922292SN/A    bool loadBlockedHandled;
3932292SN/A
3942348SN/A    /** The sequence number of the blocked load. */
3952292SN/A    InstSeqNum blockedLoadSeqNum;
3962292SN/A
3972292SN/A    /** The oldest load that caused a memory ordering violation. */
3982292SN/A    DynInstPtr memDepViolator;
3992292SN/A
4002292SN/A    // Will also need how many read/write ports the Dcache has.  Or keep track
4012292SN/A    // of that in stage that is one level up, and only call executeLoad/Store
4022292SN/A    // the appropriate number of times.
4032727Sktlim@umich.edu    /** Total number of loads forwaded from LSQ stores. */
4042727Sktlim@umich.edu    Stats::Scalar<> lsqForwLoads;
4052307SN/A
4063126Sktlim@umich.edu    /** Total number of loads ignored due to invalid addresses. */
4073126Sktlim@umich.edu    Stats::Scalar<> invAddrLoads;
4083126Sktlim@umich.edu
4093126Sktlim@umich.edu    /** Total number of squashed loads. */
4103126Sktlim@umich.edu    Stats::Scalar<> lsqSquashedLoads;
4113126Sktlim@umich.edu
4123126Sktlim@umich.edu    /** Total number of responses from the memory system that are
4133126Sktlim@umich.edu     * ignored due to the instruction already being squashed. */
4143126Sktlim@umich.edu    Stats::Scalar<> lsqIgnoredResponses;
4153126Sktlim@umich.edu
4163126Sktlim@umich.edu    /** Tota number of memory ordering violations. */
4173126Sktlim@umich.edu    Stats::Scalar<> lsqMemOrderViolation;
4183126Sktlim@umich.edu
4192727Sktlim@umich.edu    /** Total number of squashed stores. */
4202727Sktlim@umich.edu    Stats::Scalar<> lsqSquashedStores;
4212727Sktlim@umich.edu
4222727Sktlim@umich.edu    /** Total number of software prefetches ignored due to invalid addresses. */
4232727Sktlim@umich.edu    Stats::Scalar<> invAddrSwpfs;
4242727Sktlim@umich.edu
4252727Sktlim@umich.edu    /** Ready loads blocked due to partial store-forwarding. */
4262727Sktlim@umich.edu    Stats::Scalar<> lsqBlockedLoads;
4272727Sktlim@umich.edu
4282727Sktlim@umich.edu    /** Number of loads that were rescheduled. */
4292727Sktlim@umich.edu    Stats::Scalar<> lsqRescheduledLoads;
4302727Sktlim@umich.edu
4312727Sktlim@umich.edu    /** Number of times the LSQ is blocked due to the cache. */
4322727Sktlim@umich.edu    Stats::Scalar<> lsqCacheBlocked;
4332727Sktlim@umich.edu
4342292SN/A  public:
4352292SN/A    /** Executes the load at the given index. */
4362292SN/A    template <class T>
4372669Sktlim@umich.edu    Fault read(Request *req, T &data, int load_idx);
4382292SN/A
4392292SN/A    /** Executes the store at the given index. */
4402292SN/A    template <class T>
4412669Sktlim@umich.edu    Fault write(Request *req, T &data, int store_idx);
4422292SN/A
4432292SN/A    /** Returns the index of the head load instruction. */
4442292SN/A    int getLoadHead() { return loadHead; }
4452292SN/A    /** Returns the sequence number of the head load instruction. */
4462292SN/A    InstSeqNum getLoadHeadSeqNum()
4472292SN/A    {
4482292SN/A        if (loadQueue[loadHead]) {
4492292SN/A            return loadQueue[loadHead]->seqNum;
4502292SN/A        } else {
4512292SN/A            return 0;
4522292SN/A        }
4532292SN/A
4542292SN/A    }
4552292SN/A
4562292SN/A    /** Returns the index of the head store instruction. */
4572292SN/A    int getStoreHead() { return storeHead; }
4582292SN/A    /** Returns the sequence number of the head store instruction. */
4592292SN/A    InstSeqNum getStoreHeadSeqNum()
4602292SN/A    {
4612292SN/A        if (storeQueue[storeHead].inst) {
4622292SN/A            return storeQueue[storeHead].inst->seqNum;
4632292SN/A        } else {
4642292SN/A            return 0;
4652292SN/A        }
4662292SN/A
4672292SN/A    }
4682292SN/A
4692292SN/A    /** Returns whether or not the LSQ unit is stalled. */
4702292SN/A    bool isStalled()  { return stalled; }
4712292SN/A};
4722292SN/A
4732292SN/Atemplate <class Impl>
4742292SN/Atemplate <class T>
4752292SN/AFault
4762669Sktlim@umich.eduLSQUnit<Impl>::read(Request *req, T &data, int load_idx)
4772292SN/A{
4782669Sktlim@umich.edu    DynInstPtr load_inst = loadQueue[load_idx];
4792292SN/A
4802669Sktlim@umich.edu    assert(load_inst);
4812669Sktlim@umich.edu
4822669Sktlim@umich.edu    assert(!load_inst->isExecuted());
4832292SN/A
4842292SN/A    // Make sure this isn't an uncacheable access
4852292SN/A    // A bit of a hackish way to get uncached accesses to work only if they're
4862292SN/A    // at the head of the LSQ and are ready to commit (at the head of the ROB
4872292SN/A    // too).
4883172Sstever@eecs.umich.edu    if (req->isUncacheable() &&
4892731Sktlim@umich.edu        (load_idx != loadHead || !load_inst->isAtCommit())) {
4902669Sktlim@umich.edu        iewStage->rescheduleMemInst(load_inst);
4912727Sktlim@umich.edu        ++lsqRescheduledLoads;
4924032Sktlim@umich.edu
4934032Sktlim@umich.edu        // Must delete request now that it wasn't handed off to
4944032Sktlim@umich.edu        // memory.  This is quite ugly.  @todo: Figure out the proper
4954032Sktlim@umich.edu        // place to really handle request deletes.
4964032Sktlim@umich.edu        delete req;
4972292SN/A        return TheISA::genMachineCheckFault();
4982292SN/A    }
4992292SN/A
5002292SN/A    // Check the SQ for any previous stores that might lead to forwarding
5012669Sktlim@umich.edu    int store_idx = load_inst->sqIdx;
5022292SN/A
5032292SN/A    int store_size = 0;
5042292SN/A
5052292SN/A    DPRINTF(LSQUnit, "Read called, load idx: %i, store idx: %i, "
5062292SN/A            "storeHead: %i addr: %#x\n",
5072669Sktlim@umich.edu            load_idx, store_idx, storeHead, req->getPaddr());
5082292SN/A
5093172Sstever@eecs.umich.edu    if (req->isLocked()) {
5103326Sktlim@umich.edu        // Disable recording the result temporarily.  Writing to misc
5113326Sktlim@umich.edu        // regs normally updates the result, but this is not the
5123326Sktlim@umich.edu        // desired behavior when handling store conditionals.
5133326Sktlim@umich.edu        load_inst->recordResult = false;
5143326Sktlim@umich.edu        TheISA::handleLockedRead(load_inst.get(), req);
5153326Sktlim@umich.edu        load_inst->recordResult = true;
5162292SN/A    }
5172292SN/A
5182292SN/A    while (store_idx != -1) {
5192292SN/A        // End once we've reached the top of the LSQ
5202292SN/A        if (store_idx == storeWBIdx) {
5212292SN/A            break;
5222292SN/A        }
5232292SN/A
5242292SN/A        // Move the index to one younger
5252292SN/A        if (--store_idx < 0)
5262292SN/A            store_idx += SQEntries;
5272292SN/A
5282292SN/A        assert(storeQueue[store_idx].inst);
5292292SN/A
5302292SN/A        store_size = storeQueue[store_idx].size;
5312292SN/A
5322292SN/A        if (store_size == 0)
5332292SN/A            continue;
5344032Sktlim@umich.edu        else if (storeQueue[store_idx].inst->uncacheable())
5354032Sktlim@umich.edu            continue;
5364032Sktlim@umich.edu
5374032Sktlim@umich.edu        assert(storeQueue[store_idx].inst->effAddrValid);
5382292SN/A
5392292SN/A        // Check if the store data is within the lower and upper bounds of
5402292SN/A        // addresses that the request needs.
5412292SN/A        bool store_has_lower_limit =
5422669Sktlim@umich.edu            req->getVaddr() >= storeQueue[store_idx].inst->effAddr;
5432292SN/A        bool store_has_upper_limit =
5442669Sktlim@umich.edu            (req->getVaddr() + req->getSize()) <=
5452669Sktlim@umich.edu            (storeQueue[store_idx].inst->effAddr + store_size);
5462292SN/A        bool lower_load_has_store_part =
5472669Sktlim@umich.edu            req->getVaddr() < (storeQueue[store_idx].inst->effAddr +
5482292SN/A                           store_size);
5492292SN/A        bool upper_load_has_store_part =
5502669Sktlim@umich.edu            (req->getVaddr() + req->getSize()) >
5512669Sktlim@umich.edu            storeQueue[store_idx].inst->effAddr;
5522292SN/A
5532292SN/A        // If the store's data has all of the data needed, we can forward.
5544032Sktlim@umich.edu        if ((store_has_lower_limit && store_has_upper_limit)) {
5552329SN/A            // Get shift amount for offset into the store's data.
5562669Sktlim@umich.edu            int shift_amt = req->getVaddr() & (store_size - 1);
5572329SN/A            // @todo: Magic number, assumes byte addressing
5582292SN/A            shift_amt = shift_amt << 3;
5592292SN/A
5602292SN/A            // Cast this to type T?
5612292SN/A            data = storeQueue[store_idx].data >> shift_amt;
5622292SN/A
5633803Sgblack@eecs.umich.edu            // When the data comes from the store queue entry, it's in host
5643803Sgblack@eecs.umich.edu            // order. When it gets sent to the load, it needs to be in guest
5653803Sgblack@eecs.umich.edu            // order so when the load converts it again, it ends up back
5663803Sgblack@eecs.umich.edu            // in host order like the inst expects.
5673803Sgblack@eecs.umich.edu            data = TheISA::htog(data);
5683803Sgblack@eecs.umich.edu
5692669Sktlim@umich.edu            assert(!load_inst->memData);
5702669Sktlim@umich.edu            load_inst->memData = new uint8_t[64];
5712292SN/A
5722669Sktlim@umich.edu            memcpy(load_inst->memData, &data, req->getSize());
5732292SN/A
5742292SN/A            DPRINTF(LSQUnit, "Forwarding from store idx %i to load to "
5752292SN/A                    "addr %#x, data %#x\n",
5762693Sktlim@umich.edu                    store_idx, req->getVaddr(), data);
5772678Sktlim@umich.edu
5784022Sstever@eecs.umich.edu            PacketPtr data_pkt = new Packet(req, MemCmd::ReadReq,
5794022Sstever@eecs.umich.edu                                            Packet::Broadcast);
5802678Sktlim@umich.edu            data_pkt->dataStatic(load_inst->memData);
5812678Sktlim@umich.edu
5822678Sktlim@umich.edu            WritebackEvent *wb = new WritebackEvent(load_inst, data_pkt, this);
5832292SN/A
5842292SN/A            // We'll say this has a 1 cycle load-store forwarding latency
5852292SN/A            // for now.
5862292SN/A            // @todo: Need to make this a parameter.
5872292SN/A            wb->schedule(curTick);
5882678Sktlim@umich.edu
5892727Sktlim@umich.edu            ++lsqForwLoads;
5902292SN/A            return NoFault;
5912292SN/A        } else if ((store_has_lower_limit && lower_load_has_store_part) ||
5922292SN/A                   (store_has_upper_limit && upper_load_has_store_part) ||
5932292SN/A                   (lower_load_has_store_part && upper_load_has_store_part)) {
5942292SN/A            // This is the partial store-load forwarding case where a store
5952292SN/A            // has only part of the load's data.
5962292SN/A
5972292SN/A            // If it's already been written back, then don't worry about
5982292SN/A            // stalling on it.
5992292SN/A            if (storeQueue[store_idx].completed) {
6004032Sktlim@umich.edu                panic("Should not check one of these");
6012292SN/A                continue;
6022292SN/A            }
6032292SN/A
6042292SN/A            // Must stall load and force it to retry, so long as it's the oldest
6052292SN/A            // load that needs to do so.
6062292SN/A            if (!stalled ||
6072292SN/A                (stalled &&
6082669Sktlim@umich.edu                 load_inst->seqNum <
6092292SN/A                 loadQueue[stallingLoadIdx]->seqNum)) {
6102292SN/A                stalled = true;
6112292SN/A                stallingStoreIsn = storeQueue[store_idx].inst->seqNum;
6122292SN/A                stallingLoadIdx = load_idx;
6132292SN/A            }
6142292SN/A
6152292SN/A            // Tell IQ/mem dep unit that this instruction will need to be
6162292SN/A            // rescheduled eventually
6172669Sktlim@umich.edu            iewStage->rescheduleMemInst(load_inst);
6182927Sktlim@umich.edu            iewStage->decrWb(load_inst->seqNum);
6194032Sktlim@umich.edu            load_inst->clearIssued();
6202727Sktlim@umich.edu            ++lsqRescheduledLoads;
6212292SN/A
6222292SN/A            // Do not generate a writeback event as this instruction is not
6232292SN/A            // complete.
6242292SN/A            DPRINTF(LSQUnit, "Load-store forwarding mis-match. "
6252292SN/A                    "Store idx %i to load addr %#x\n",
6262669Sktlim@umich.edu                    store_idx, req->getVaddr());
6272292SN/A
6284032Sktlim@umich.edu            // Must delete request now that it wasn't handed off to
6294032Sktlim@umich.edu            // memory.  This is quite ugly.  @todo: Figure out the
6304032Sktlim@umich.edu            // proper place to really handle request deletes.
6314032Sktlim@umich.edu            delete req;
6324032Sktlim@umich.edu
6332292SN/A            return NoFault;
6342292SN/A        }
6352292SN/A    }
6362292SN/A
6372292SN/A    // If there's no forwarding case, then go access memory
6382907Sktlim@umich.edu    DPRINTF(LSQUnit, "Doing memory access for inst [sn:%lli] PC %#x\n",
6392669Sktlim@umich.edu            load_inst->seqNum, load_inst->readPC());
6402292SN/A
6412669Sktlim@umich.edu    assert(!load_inst->memData);
6422669Sktlim@umich.edu    load_inst->memData = new uint8_t[64];
6432292SN/A
6442292SN/A    ++usedPorts;
6452292SN/A
6462907Sktlim@umich.edu    // if we the cache is not blocked, do cache access
6472907Sktlim@umich.edu    if (!lsq->cacheBlocked()) {
6483228Sktlim@umich.edu        PacketPtr data_pkt =
6494022Sstever@eecs.umich.edu            new Packet(req, MemCmd::ReadReq, Packet::Broadcast);
6503228Sktlim@umich.edu        data_pkt->dataStatic(load_inst->memData);
6513228Sktlim@umich.edu
6523228Sktlim@umich.edu        LSQSenderState *state = new LSQSenderState;
6533228Sktlim@umich.edu        state->isLoad = true;
6543228Sktlim@umich.edu        state->idx = load_idx;
6553228Sktlim@umich.edu        state->inst = load_inst;
6563228Sktlim@umich.edu        data_pkt->senderState = state;
6573228Sktlim@umich.edu
6582907Sktlim@umich.edu        if (!dcachePort->sendTiming(data_pkt)) {
6593228Sktlim@umich.edu            Packet::Result result = data_pkt->result;
6603228Sktlim@umich.edu
6613228Sktlim@umich.edu            // Delete state and data packet because a load retry
6623228Sktlim@umich.edu            // initiates a pipeline restart; it does not retry.
6633228Sktlim@umich.edu            delete state;
6644032Sktlim@umich.edu            delete data_pkt->req;
6653228Sktlim@umich.edu            delete data_pkt;
6663228Sktlim@umich.edu
6674032Sktlim@umich.edu            req = NULL;
6684032Sktlim@umich.edu
6693228Sktlim@umich.edu            if (result == Packet::BadAddress) {
6703221Sktlim@umich.edu                return TheISA::genMachineCheckFault();
6713221Sktlim@umich.edu            }
6723221Sktlim@umich.edu
6732907Sktlim@umich.edu            // If the access didn't succeed, tell the LSQ by setting
6742907Sktlim@umich.edu            // the retry thread id.
6752907Sktlim@umich.edu            lsq->setRetryTid(lsqID);
6762907Sktlim@umich.edu        }
6772907Sktlim@umich.edu    }
6782907Sktlim@umich.edu
6792907Sktlim@umich.edu    // If the cache was blocked, or has become blocked due to the access,
6802907Sktlim@umich.edu    // handle it.
6812907Sktlim@umich.edu    if (lsq->cacheBlocked()) {
6824032Sktlim@umich.edu        if (req)
6834032Sktlim@umich.edu            delete req;
6844032Sktlim@umich.edu
6852727Sktlim@umich.edu        ++lsqCacheBlocked;
6863014Srdreslin@umich.edu
6873014Srdreslin@umich.edu        iewStage->decrWb(load_inst->seqNum);
6882669Sktlim@umich.edu        // There's an older load that's already going to squash.
6892669Sktlim@umich.edu        if (isLoadBlocked && blockedLoadSeqNum < load_inst->seqNum)
6902669Sktlim@umich.edu            return NoFault;
6912292SN/A
6922669Sktlim@umich.edu        // Record that the load was blocked due to memory.  This
6932669Sktlim@umich.edu        // load will squash all instructions after it, be
6942669Sktlim@umich.edu        // refetched, and re-executed.
6952669Sktlim@umich.edu        isLoadBlocked = true;
6962669Sktlim@umich.edu        loadBlockedHandled = false;
6972669Sktlim@umich.edu        blockedLoadSeqNum = load_inst->seqNum;
6982669Sktlim@umich.edu        // No fault occurred, even though the interface is blocked.
6992669Sktlim@umich.edu        return NoFault;
7002292SN/A    }
7012292SN/A
7022669Sktlim@umich.edu    return NoFault;
7032292SN/A}
7042292SN/A
7052292SN/Atemplate <class Impl>
7062292SN/Atemplate <class T>
7072292SN/AFault
7082669Sktlim@umich.eduLSQUnit<Impl>::write(Request *req, T &data, int store_idx)
7092292SN/A{
7102292SN/A    assert(storeQueue[store_idx].inst);
7112292SN/A
7122292SN/A    DPRINTF(LSQUnit, "Doing write to store idx %i, addr %#x data %#x"
7132292SN/A            " | storeHead:%i [sn:%i]\n",
7142669Sktlim@umich.edu            store_idx, req->getPaddr(), data, storeHead,
7152292SN/A            storeQueue[store_idx].inst->seqNum);
7162329SN/A
7172292SN/A    storeQueue[store_idx].req = req;
7182292SN/A    storeQueue[store_idx].size = sizeof(T);
7192292SN/A    storeQueue[store_idx].data = data;
7202329SN/A
7212292SN/A    // This function only writes the data to the store queue, so no fault
7222292SN/A    // can happen here.
7232292SN/A    return NoFault;
7242292SN/A}
7252292SN/A
7262292SN/A#endif // __CPU_O3_LSQ_UNIT_HH__
727