lsq_unit.hh revision 2689
12292SN/A/*
22329SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
32292SN/A * All rights reserved.
42292SN/A *
52292SN/A * Redistribution and use in source and binary forms, with or without
62292SN/A * modification, are permitted provided that the following conditions are
72292SN/A * met: redistributions of source code must retain the above copyright
82292SN/A * notice, this list of conditions and the following disclaimer;
92292SN/A * redistributions in binary form must reproduce the above copyright
102292SN/A * notice, this list of conditions and the following disclaimer in the
112292SN/A * documentation and/or other materials provided with the distribution;
122292SN/A * neither the name of the copyright holders nor the names of its
132292SN/A * contributors may be used to endorse or promote products derived from
142292SN/A * this software without specific prior written permission.
152292SN/A *
162292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172292SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182292SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192292SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202292SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212292SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222292SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232292SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242292SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252292SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262292SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272689Sktlim@umich.edu *
282689Sktlim@umich.edu * Authors: Kevin Lim
292689Sktlim@umich.edu *          Korey Sewell
302292SN/A */
312292SN/A
322292SN/A#ifndef __CPU_O3_LSQ_UNIT_HH__
332292SN/A#define __CPU_O3_LSQ_UNIT_HH__
342292SN/A
352329SN/A#include <algorithm>
362292SN/A#include <map>
372292SN/A#include <queue>
382292SN/A
392329SN/A#include "arch/faults.hh"
402292SN/A#include "config/full_system.hh"
412292SN/A#include "base/hashmap.hh"
422292SN/A#include "cpu/inst_seq.hh"
432669Sktlim@umich.edu#include "mem/packet.hh"
442669Sktlim@umich.edu#include "mem/port.hh"
452292SN/A//#include "mem/page_table.hh"
462329SN/A//#include "sim/debug.hh"
472329SN/A//#include "sim/sim_object.hh"
482292SN/A
492292SN/A/**
502329SN/A * Class that implements the actual LQ and SQ for each specific
512329SN/A * thread.  Both are circular queues; load entries are freed upon
522329SN/A * committing, while store entries are freed once they writeback. The
532329SN/A * LSQUnit tracks if there are memory ordering violations, and also
542329SN/A * detects partial load to store forwarding cases (a store only has
552329SN/A * part of a load's data) that requires the load to wait until the
562329SN/A * store writes back. In the former case it holds onto the instruction
572329SN/A * until the dependence unit looks at it, and in the latter it stalls
582329SN/A * the LSQ until the store writes back. At that point the load is
592329SN/A * replayed.
602292SN/A */
612292SN/Atemplate <class Impl>
622292SN/Aclass LSQUnit {
632292SN/A  protected:
642292SN/A    typedef TheISA::IntReg IntReg;
652292SN/A  public:
662292SN/A    typedef typename Impl::Params Params;
672292SN/A    typedef typename Impl::FullCPU FullCPU;
682292SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
692292SN/A    typedef typename Impl::CPUPol::IEW IEW;
702292SN/A    typedef typename Impl::CPUPol::IssueStruct IssueStruct;
712292SN/A
722292SN/A  public:
732292SN/A    /** Constructs an LSQ unit. init() must be called prior to use. */
742292SN/A    LSQUnit();
752292SN/A
762292SN/A    /** Initializes the LSQ unit with the specified number of entries. */
772292SN/A    void init(Params *params, unsigned maxLQEntries,
782292SN/A              unsigned maxSQEntries, unsigned id);
792292SN/A
802292SN/A    /** Returns the name of the LSQ unit. */
812292SN/A    std::string name() const;
822292SN/A
832292SN/A    /** Sets the CPU pointer. */
842669Sktlim@umich.edu    void setCPU(FullCPU *cpu_ptr);
852292SN/A
862292SN/A    /** Sets the IEW stage pointer. */
872292SN/A    void setIEW(IEW *iew_ptr)
882292SN/A    { iewStage = iew_ptr; }
892292SN/A
902292SN/A    /** Sets the page table pointer. */
912292SN/A//    void setPageTable(PageTable *pt_ptr);
922292SN/A
932348SN/A    /** Switches out LSQ unit. */
942307SN/A    void switchOut();
952307SN/A
962348SN/A    /** Takes over from another CPU's thread. */
972307SN/A    void takeOverFrom();
982307SN/A
992348SN/A    /** Returns if the LSQ is switched out. */
1002307SN/A    bool isSwitchedOut() { return switchedOut; }
1012307SN/A
1022292SN/A    /** Ticks the LSQ unit, which in this case only resets the number of
1032292SN/A     * used cache ports.
1042292SN/A     * @todo: Move the number of used ports up to the LSQ level so it can
1052292SN/A     * be shared by all LSQ units.
1062292SN/A     */
1072292SN/A    void tick() { usedPorts = 0; }
1082292SN/A
1092292SN/A    /** Inserts an instruction. */
1102292SN/A    void insert(DynInstPtr &inst);
1112292SN/A    /** Inserts a load instruction. */
1122292SN/A    void insertLoad(DynInstPtr &load_inst);
1132292SN/A    /** Inserts a store instruction. */
1142292SN/A    void insertStore(DynInstPtr &store_inst);
1152292SN/A
1162292SN/A    /** Executes a load instruction. */
1172292SN/A    Fault executeLoad(DynInstPtr &inst);
1182292SN/A
1192329SN/A    Fault executeLoad(int lq_idx) { panic("Not implemented"); return NoFault; }
1202292SN/A    /** Executes a store instruction. */
1212292SN/A    Fault executeStore(DynInstPtr &inst);
1222292SN/A
1232292SN/A    /** Commits the head load. */
1242292SN/A    void commitLoad();
1252292SN/A    /** Commits loads older than a specific sequence number. */
1262292SN/A    void commitLoads(InstSeqNum &youngest_inst);
1272292SN/A
1282292SN/A    /** Commits stores older than a specific sequence number. */
1292292SN/A    void commitStores(InstSeqNum &youngest_inst);
1302292SN/A
1312292SN/A    /** Writes back stores. */
1322292SN/A    void writebackStores();
1332292SN/A
1342669Sktlim@umich.edu    void completeDataAccess(PacketPtr pkt);
1352669Sktlim@umich.edu
1362292SN/A    // @todo: Include stats in the LSQ unit.
1372292SN/A    //void regStats();
1382292SN/A
1392292SN/A    /** Clears all the entries in the LQ. */
1402292SN/A    void clearLQ();
1412292SN/A
1422292SN/A    /** Clears all the entries in the SQ. */
1432292SN/A    void clearSQ();
1442292SN/A
1452292SN/A    /** Resizes the LQ to a given size. */
1462292SN/A    void resizeLQ(unsigned size);
1472292SN/A
1482292SN/A    /** Resizes the SQ to a given size. */
1492292SN/A    void resizeSQ(unsigned size);
1502292SN/A
1512292SN/A    /** Squashes all instructions younger than a specific sequence number. */
1522292SN/A    void squash(const InstSeqNum &squashed_num);
1532292SN/A
1542292SN/A    /** Returns if there is a memory ordering violation. Value is reset upon
1552292SN/A     * call to getMemDepViolator().
1562292SN/A     */
1572292SN/A    bool violation() { return memDepViolator; }
1582292SN/A
1592292SN/A    /** Returns the memory ordering violator. */
1602292SN/A    DynInstPtr getMemDepViolator();
1612292SN/A
1622329SN/A    /** Returns if a load became blocked due to the memory system. */
1632292SN/A    bool loadBlocked()
1642292SN/A    { return isLoadBlocked; }
1652292SN/A
1662348SN/A    /** Clears the signal that a load became blocked. */
1672292SN/A    void clearLoadBlocked()
1682292SN/A    { isLoadBlocked = false; }
1692292SN/A
1702348SN/A    /** Returns if the blocked load was handled. */
1712292SN/A    bool isLoadBlockedHandled()
1722292SN/A    { return loadBlockedHandled; }
1732292SN/A
1742348SN/A    /** Records the blocked load as being handled. */
1752292SN/A    void setLoadBlockedHandled()
1762292SN/A    { loadBlockedHandled = true; }
1772292SN/A
1782292SN/A    /** Returns the number of free entries (min of free LQ and SQ entries). */
1792292SN/A    unsigned numFreeEntries();
1802292SN/A
1812292SN/A    /** Returns the number of loads ready to execute. */
1822292SN/A    int numLoadsReady();
1832292SN/A
1842292SN/A    /** Returns the number of loads in the LQ. */
1852292SN/A    int numLoads() { return loads; }
1862292SN/A
1872292SN/A    /** Returns the number of stores in the SQ. */
1882292SN/A    int numStores() { return stores; }
1892292SN/A
1902292SN/A    /** Returns if either the LQ or SQ is full. */
1912292SN/A    bool isFull() { return lqFull() || sqFull(); }
1922292SN/A
1932292SN/A    /** Returns if the LQ is full. */
1942292SN/A    bool lqFull() { return loads >= (LQEntries - 1); }
1952292SN/A
1962292SN/A    /** Returns if the SQ is full. */
1972292SN/A    bool sqFull() { return stores >= (SQEntries - 1); }
1982292SN/A
1992292SN/A    /** Returns the number of instructions in the LSQ. */
2002292SN/A    unsigned getCount() { return loads + stores; }
2012292SN/A
2022292SN/A    /** Returns if there are any stores to writeback. */
2032292SN/A    bool hasStoresToWB() { return storesToWB; }
2042292SN/A
2052292SN/A    /** Returns the number of stores to writeback. */
2062292SN/A    int numStoresToWB() { return storesToWB; }
2072292SN/A
2082292SN/A    /** Returns if the LSQ unit will writeback on this cycle. */
2092292SN/A    bool willWB() { return storeQueue[storeWBIdx].canWB &&
2102678Sktlim@umich.edu                        !storeQueue[storeWBIdx].completed &&
2112678Sktlim@umich.edu                        !isStoreBlocked; }
2122292SN/A
2132292SN/A  private:
2142678Sktlim@umich.edu    void writeback(DynInstPtr &inst, PacketPtr pkt);
2152678Sktlim@umich.edu
2162292SN/A    /** Completes the store at the specified index. */
2172292SN/A    void completeStore(int store_idx);
2182292SN/A
2192292SN/A    /** Increments the given store index (circular queue). */
2202292SN/A    inline void incrStIdx(int &store_idx);
2212292SN/A    /** Decrements the given store index (circular queue). */
2222292SN/A    inline void decrStIdx(int &store_idx);
2232292SN/A    /** Increments the given load index (circular queue). */
2242292SN/A    inline void incrLdIdx(int &load_idx);
2252292SN/A    /** Decrements the given load index (circular queue). */
2262292SN/A    inline void decrLdIdx(int &load_idx);
2272292SN/A
2282329SN/A  public:
2292329SN/A    /** Debugging function to dump instructions in the LSQ. */
2302329SN/A    void dumpInsts();
2312329SN/A
2322292SN/A  private:
2332292SN/A    /** Pointer to the CPU. */
2342292SN/A    FullCPU *cpu;
2352292SN/A
2362292SN/A    /** Pointer to the IEW stage. */
2372292SN/A    IEW *iewStage;
2382292SN/A
2392669Sktlim@umich.edu    MemObject *mem;
2402669Sktlim@umich.edu
2412669Sktlim@umich.edu    class DcachePort : public Port
2422669Sktlim@umich.edu    {
2432669Sktlim@umich.edu      protected:
2442669Sktlim@umich.edu        FullCPU *cpu;
2452669Sktlim@umich.edu        LSQUnit *lsq;
2462669Sktlim@umich.edu
2472669Sktlim@umich.edu      public:
2482669Sktlim@umich.edu        DcachePort(FullCPU *_cpu, LSQUnit *_lsq)
2492669Sktlim@umich.edu            : Port(_lsq->name() + "-dport"), cpu(_cpu), lsq(_lsq)
2502669Sktlim@umich.edu        { }
2512669Sktlim@umich.edu
2522669Sktlim@umich.edu      protected:
2532669Sktlim@umich.edu        virtual Tick recvAtomic(PacketPtr pkt);
2542669Sktlim@umich.edu
2552669Sktlim@umich.edu        virtual void recvFunctional(PacketPtr pkt);
2562669Sktlim@umich.edu
2572669Sktlim@umich.edu        virtual void recvStatusChange(Status status);
2582669Sktlim@umich.edu
2592669Sktlim@umich.edu        virtual void getDeviceAddressRanges(AddrRangeList &resp,
2602669Sktlim@umich.edu                                            AddrRangeList &snoop)
2612669Sktlim@umich.edu        { resp.clear(); snoop.clear(); }
2622669Sktlim@umich.edu
2632669Sktlim@umich.edu        virtual bool recvTiming(PacketPtr pkt);
2642669Sktlim@umich.edu
2652669Sktlim@umich.edu        virtual void recvRetry();
2662669Sktlim@umich.edu    };
2672669Sktlim@umich.edu
2682292SN/A    /** Pointer to the D-cache. */
2692669Sktlim@umich.edu    DcachePort *dcachePort;
2702292SN/A
2712678Sktlim@umich.edu    class LSQSenderState : public Packet::SenderState
2722678Sktlim@umich.edu    {
2732678Sktlim@umich.edu      public:
2742678Sktlim@umich.edu        LSQSenderState()
2752678Sktlim@umich.edu            : noWB(false)
2762678Sktlim@umich.edu        { }
2772678Sktlim@umich.edu
2782678Sktlim@umich.edu//      protected:
2792678Sktlim@umich.edu        DynInstPtr inst;
2802678Sktlim@umich.edu        bool isLoad;
2812678Sktlim@umich.edu        int idx;
2822678Sktlim@umich.edu        bool noWB;
2832678Sktlim@umich.edu    };
2842678Sktlim@umich.edu
2852292SN/A    /** Pointer to the page table. */
2862292SN/A//    PageTable *pTable;
2872292SN/A
2882678Sktlim@umich.edu    class WritebackEvent : public Event {
2892678Sktlim@umich.edu      public:
2902678Sktlim@umich.edu        /** Constructs a writeback event. */
2912678Sktlim@umich.edu        WritebackEvent(DynInstPtr &_inst, PacketPtr pkt, LSQUnit *lsq_ptr);
2922678Sktlim@umich.edu
2932678Sktlim@umich.edu        /** Processes the writeback event. */
2942678Sktlim@umich.edu        void process();
2952678Sktlim@umich.edu
2962678Sktlim@umich.edu        /** Returns the description of this event. */
2972678Sktlim@umich.edu        const char *description();
2982678Sktlim@umich.edu
2992678Sktlim@umich.edu      private:
3002678Sktlim@umich.edu        DynInstPtr inst;
3012678Sktlim@umich.edu
3022678Sktlim@umich.edu        PacketPtr pkt;
3032678Sktlim@umich.edu
3042678Sktlim@umich.edu        /** The pointer to the LSQ unit that issued the store. */
3052678Sktlim@umich.edu        LSQUnit<Impl> *lsqPtr;
3062678Sktlim@umich.edu    };
3072678Sktlim@umich.edu
3082292SN/A  public:
3092292SN/A    struct SQEntry {
3102292SN/A        /** Constructs an empty store queue entry. */
3112292SN/A        SQEntry()
3122292SN/A            : inst(NULL), req(NULL), size(0), data(0),
3132292SN/A              canWB(0), committed(0), completed(0)
3142292SN/A        { }
3152292SN/A
3162292SN/A        /** Constructs a store queue entry for a given instruction. */
3172292SN/A        SQEntry(DynInstPtr &_inst)
3182292SN/A            : inst(_inst), req(NULL), size(0), data(0),
3192292SN/A              canWB(0), committed(0), completed(0)
3202292SN/A        { }
3212292SN/A
3222292SN/A        /** The store instruction. */
3232292SN/A        DynInstPtr inst;
3242669Sktlim@umich.edu        /** The request for the store. */
3252669Sktlim@umich.edu        RequestPtr req;
3262292SN/A        /** The size of the store. */
3272292SN/A        int size;
3282292SN/A        /** The store data. */
3292292SN/A        IntReg data;
3302292SN/A        /** Whether or not the store can writeback. */
3312292SN/A        bool canWB;
3322292SN/A        /** Whether or not the store is committed. */
3332292SN/A        bool committed;
3342292SN/A        /** Whether or not the store is completed. */
3352292SN/A        bool completed;
3362292SN/A    };
3372329SN/A
3382292SN/A  private:
3392292SN/A    /** The LSQUnit thread id. */
3402292SN/A    unsigned lsqID;
3412292SN/A
3422292SN/A    /** The store queue. */
3432292SN/A    std::vector<SQEntry> storeQueue;
3442292SN/A
3452292SN/A    /** The load queue. */
3462292SN/A    std::vector<DynInstPtr> loadQueue;
3472292SN/A
3482329SN/A    /** The number of LQ entries, plus a sentinel entry (circular queue).
3492329SN/A     *  @todo: Consider having var that records the true number of LQ entries.
3502329SN/A     */
3512292SN/A    unsigned LQEntries;
3522329SN/A    /** The number of SQ entries, plus a sentinel entry (circular queue).
3532329SN/A     *  @todo: Consider having var that records the true number of SQ entries.
3542329SN/A     */
3552292SN/A    unsigned SQEntries;
3562292SN/A
3572292SN/A    /** The number of load instructions in the LQ. */
3582292SN/A    int loads;
3592329SN/A    /** The number of store instructions in the SQ. */
3602292SN/A    int stores;
3612292SN/A    /** The number of store instructions in the SQ waiting to writeback. */
3622292SN/A    int storesToWB;
3632292SN/A
3642292SN/A    /** The index of the head instruction in the LQ. */
3652292SN/A    int loadHead;
3662292SN/A    /** The index of the tail instruction in the LQ. */
3672292SN/A    int loadTail;
3682292SN/A
3692292SN/A    /** The index of the head instruction in the SQ. */
3702292SN/A    int storeHead;
3712329SN/A    /** The index of the first instruction that may be ready to be
3722329SN/A     * written back, and has not yet been written back.
3732292SN/A     */
3742292SN/A    int storeWBIdx;
3752292SN/A    /** The index of the tail instruction in the SQ. */
3762292SN/A    int storeTail;
3772292SN/A
3782292SN/A    /// @todo Consider moving to a more advanced model with write vs read ports
3792292SN/A    /** The number of cache ports available each cycle. */
3802292SN/A    int cachePorts;
3812292SN/A
3822292SN/A    /** The number of used cache ports in this cycle. */
3832292SN/A    int usedPorts;
3842292SN/A
3852348SN/A    /** Is the LSQ switched out. */
3862307SN/A    bool switchedOut;
3872307SN/A
3882292SN/A    //list<InstSeqNum> mshrSeqNums;
3892292SN/A
3902292SN/A    /** Wire to read information from the issue stage time queue. */
3912292SN/A    typename TimeBuffer<IssueStruct>::wire fromIssue;
3922292SN/A
3932292SN/A    /** Whether or not the LSQ is stalled. */
3942292SN/A    bool stalled;
3952292SN/A    /** The store that causes the stall due to partial store to load
3962292SN/A     * forwarding.
3972292SN/A     */
3982292SN/A    InstSeqNum stallingStoreIsn;
3992292SN/A    /** The index of the above store. */
4002292SN/A    int stallingLoadIdx;
4012292SN/A
4022678Sktlim@umich.edu    bool isStoreBlocked;
4032678Sktlim@umich.edu
4042329SN/A    /** Whether or not a load is blocked due to the memory system. */
4052292SN/A    bool isLoadBlocked;
4062292SN/A
4072348SN/A    /** Has the blocked load been handled. */
4082292SN/A    bool loadBlockedHandled;
4092292SN/A
4102348SN/A    /** The sequence number of the blocked load. */
4112292SN/A    InstSeqNum blockedLoadSeqNum;
4122292SN/A
4132292SN/A    /** The oldest load that caused a memory ordering violation. */
4142292SN/A    DynInstPtr memDepViolator;
4152292SN/A
4162292SN/A    // Will also need how many read/write ports the Dcache has.  Or keep track
4172292SN/A    // of that in stage that is one level up, and only call executeLoad/Store
4182292SN/A    // the appropriate number of times.
4192307SN/A/*
4202307SN/A    // total number of loads forwaded from LSQ stores
4212307SN/A    Stats::Vector<> lsq_forw_loads;
4222292SN/A
4232307SN/A    // total number of loads ignored due to invalid addresses
4242307SN/A    Stats::Vector<> inv_addr_loads;
4252307SN/A
4262307SN/A    // total number of software prefetches ignored due to invalid addresses
4272307SN/A    Stats::Vector<> inv_addr_swpfs;
4282307SN/A
4292307SN/A    // total non-speculative bogus addresses seen (debug var)
4302307SN/A    Counter sim_invalid_addrs;
4312307SN/A    Stats::Vector<> fu_busy;  //cumulative fu busy
4322307SN/A
4332307SN/A    // ready loads blocked due to memory disambiguation
4342307SN/A    Stats::Vector<> lsq_blocked_loads;
4352307SN/A
4362307SN/A    Stats::Scalar<> lsqInversion;
4372307SN/A*/
4382292SN/A  public:
4392292SN/A    /** Executes the load at the given index. */
4402292SN/A    template <class T>
4412669Sktlim@umich.edu    Fault read(Request *req, T &data, int load_idx);
4422292SN/A
4432292SN/A    /** Executes the store at the given index. */
4442292SN/A    template <class T>
4452669Sktlim@umich.edu    Fault write(Request *req, T &data, int store_idx);
4462292SN/A
4472292SN/A    /** Returns the index of the head load instruction. */
4482292SN/A    int getLoadHead() { return loadHead; }
4492292SN/A    /** Returns the sequence number of the head load instruction. */
4502292SN/A    InstSeqNum getLoadHeadSeqNum()
4512292SN/A    {
4522292SN/A        if (loadQueue[loadHead]) {
4532292SN/A            return loadQueue[loadHead]->seqNum;
4542292SN/A        } else {
4552292SN/A            return 0;
4562292SN/A        }
4572292SN/A
4582292SN/A    }
4592292SN/A
4602292SN/A    /** Returns the index of the head store instruction. */
4612292SN/A    int getStoreHead() { return storeHead; }
4622292SN/A    /** Returns the sequence number of the head store instruction. */
4632292SN/A    InstSeqNum getStoreHeadSeqNum()
4642292SN/A    {
4652292SN/A        if (storeQueue[storeHead].inst) {
4662292SN/A            return storeQueue[storeHead].inst->seqNum;
4672292SN/A        } else {
4682292SN/A            return 0;
4692292SN/A        }
4702292SN/A
4712292SN/A    }
4722292SN/A
4732292SN/A    /** Returns whether or not the LSQ unit is stalled. */
4742292SN/A    bool isStalled()  { return stalled; }
4752292SN/A};
4762292SN/A
4772292SN/Atemplate <class Impl>
4782292SN/Atemplate <class T>
4792292SN/AFault
4802669Sktlim@umich.eduLSQUnit<Impl>::read(Request *req, T &data, int load_idx)
4812292SN/A{
4822669Sktlim@umich.edu    DynInstPtr load_inst = loadQueue[load_idx];
4832292SN/A
4842669Sktlim@umich.edu    assert(load_inst);
4852669Sktlim@umich.edu
4862669Sktlim@umich.edu    assert(!load_inst->isExecuted());
4872292SN/A
4882292SN/A    // Make sure this isn't an uncacheable access
4892292SN/A    // A bit of a hackish way to get uncached accesses to work only if they're
4902292SN/A    // at the head of the LSQ and are ready to commit (at the head of the ROB
4912292SN/A    // too).
4922669Sktlim@umich.edu    if (req->getFlags() & UNCACHEABLE &&
4932669Sktlim@umich.edu        (load_idx != loadHead || !load_inst->reachedCommit)) {
4942669Sktlim@umich.edu        iewStage->rescheduleMemInst(load_inst);
4952292SN/A        return TheISA::genMachineCheckFault();
4962292SN/A    }
4972292SN/A
4982292SN/A    // Check the SQ for any previous stores that might lead to forwarding
4992669Sktlim@umich.edu    int store_idx = load_inst->sqIdx;
5002292SN/A
5012292SN/A    int store_size = 0;
5022292SN/A
5032292SN/A    DPRINTF(LSQUnit, "Read called, load idx: %i, store idx: %i, "
5042292SN/A            "storeHead: %i addr: %#x\n",
5052669Sktlim@umich.edu            load_idx, store_idx, storeHead, req->getPaddr());
5062292SN/A
5072329SN/A#if 0
5082669Sktlim@umich.edu    if (req->getFlags() & LOCKED) {
5092669Sktlim@umich.edu        cpu->lockAddr = req->getPaddr();
5102292SN/A        cpu->lockFlag = true;
5112292SN/A    }
5122292SN/A#endif
5132292SN/A
5142292SN/A    while (store_idx != -1) {
5152292SN/A        // End once we've reached the top of the LSQ
5162292SN/A        if (store_idx == storeWBIdx) {
5172292SN/A            break;
5182292SN/A        }
5192292SN/A
5202292SN/A        // Move the index to one younger
5212292SN/A        if (--store_idx < 0)
5222292SN/A            store_idx += SQEntries;
5232292SN/A
5242292SN/A        assert(storeQueue[store_idx].inst);
5252292SN/A
5262292SN/A        store_size = storeQueue[store_idx].size;
5272292SN/A
5282292SN/A        if (store_size == 0)
5292292SN/A            continue;
5302292SN/A
5312292SN/A        // Check if the store data is within the lower and upper bounds of
5322292SN/A        // addresses that the request needs.
5332292SN/A        bool store_has_lower_limit =
5342669Sktlim@umich.edu            req->getVaddr() >= storeQueue[store_idx].inst->effAddr;
5352292SN/A        bool store_has_upper_limit =
5362669Sktlim@umich.edu            (req->getVaddr() + req->getSize()) <=
5372669Sktlim@umich.edu            (storeQueue[store_idx].inst->effAddr + store_size);
5382292SN/A        bool lower_load_has_store_part =
5392669Sktlim@umich.edu            req->getVaddr() < (storeQueue[store_idx].inst->effAddr +
5402292SN/A                           store_size);
5412292SN/A        bool upper_load_has_store_part =
5422669Sktlim@umich.edu            (req->getVaddr() + req->getSize()) >
5432669Sktlim@umich.edu            storeQueue[store_idx].inst->effAddr;
5442292SN/A
5452292SN/A        // If the store's data has all of the data needed, we can forward.
5462292SN/A        if (store_has_lower_limit && store_has_upper_limit) {
5472329SN/A            // Get shift amount for offset into the store's data.
5482669Sktlim@umich.edu            int shift_amt = req->getVaddr() & (store_size - 1);
5492329SN/A            // @todo: Magic number, assumes byte addressing
5502292SN/A            shift_amt = shift_amt << 3;
5512292SN/A
5522292SN/A            // Cast this to type T?
5532292SN/A            data = storeQueue[store_idx].data >> shift_amt;
5542292SN/A
5552669Sktlim@umich.edu            assert(!load_inst->memData);
5562669Sktlim@umich.edu            load_inst->memData = new uint8_t[64];
5572292SN/A
5582669Sktlim@umich.edu            memcpy(load_inst->memData, &data, req->getSize());
5592292SN/A
5602292SN/A            DPRINTF(LSQUnit, "Forwarding from store idx %i to load to "
5612292SN/A                    "addr %#x, data %#x\n",
5622669Sktlim@umich.edu                    store_idx, req->getVaddr(), *(load_inst->memData));
5632678Sktlim@umich.edu
5642678Sktlim@umich.edu            PacketPtr data_pkt = new Packet(req, Packet::ReadReq, Packet::Broadcast);
5652678Sktlim@umich.edu            data_pkt->dataStatic(load_inst->memData);
5662678Sktlim@umich.edu
5672678Sktlim@umich.edu            WritebackEvent *wb = new WritebackEvent(load_inst, data_pkt, this);
5682292SN/A
5692292SN/A            // We'll say this has a 1 cycle load-store forwarding latency
5702292SN/A            // for now.
5712292SN/A            // @todo: Need to make this a parameter.
5722292SN/A            wb->schedule(curTick);
5732678Sktlim@umich.edu
5742292SN/A            // Should keep track of stat for forwarded data
5752292SN/A            return NoFault;
5762292SN/A        } else if ((store_has_lower_limit && lower_load_has_store_part) ||
5772292SN/A                   (store_has_upper_limit && upper_load_has_store_part) ||
5782292SN/A                   (lower_load_has_store_part && upper_load_has_store_part)) {
5792292SN/A            // This is the partial store-load forwarding case where a store
5802292SN/A            // has only part of the load's data.
5812292SN/A
5822292SN/A            // If it's already been written back, then don't worry about
5832292SN/A            // stalling on it.
5842292SN/A            if (storeQueue[store_idx].completed) {
5852292SN/A                continue;
5862292SN/A            }
5872292SN/A
5882292SN/A            // Must stall load and force it to retry, so long as it's the oldest
5892292SN/A            // load that needs to do so.
5902292SN/A            if (!stalled ||
5912292SN/A                (stalled &&
5922669Sktlim@umich.edu                 load_inst->seqNum <
5932292SN/A                 loadQueue[stallingLoadIdx]->seqNum)) {
5942292SN/A                stalled = true;
5952292SN/A                stallingStoreIsn = storeQueue[store_idx].inst->seqNum;
5962292SN/A                stallingLoadIdx = load_idx;
5972292SN/A            }
5982292SN/A
5992292SN/A            // Tell IQ/mem dep unit that this instruction will need to be
6002292SN/A            // rescheduled eventually
6012669Sktlim@umich.edu            iewStage->rescheduleMemInst(load_inst);
6022292SN/A
6032292SN/A            // Do not generate a writeback event as this instruction is not
6042292SN/A            // complete.
6052292SN/A            DPRINTF(LSQUnit, "Load-store forwarding mis-match. "
6062292SN/A                    "Store idx %i to load addr %#x\n",
6072669Sktlim@umich.edu                    store_idx, req->getVaddr());
6082292SN/A
6092292SN/A            return NoFault;
6102292SN/A        }
6112292SN/A    }
6122292SN/A
6132292SN/A    // If there's no forwarding case, then go access memory
6142669Sktlim@umich.edu    DPRINTF(LSQUnit, "Doing functional access for inst [sn:%lli] PC %#x\n",
6152669Sktlim@umich.edu            load_inst->seqNum, load_inst->readPC());
6162292SN/A
6172669Sktlim@umich.edu    assert(!load_inst->memData);
6182669Sktlim@umich.edu    load_inst->memData = new uint8_t[64];
6192292SN/A
6202292SN/A    ++usedPorts;
6212292SN/A
6222669Sktlim@umich.edu    DPRINTF(LSQUnit, "Doing timing access for inst PC %#x\n",
6232669Sktlim@umich.edu            load_inst->readPC());
6242669Sktlim@umich.edu
6252669Sktlim@umich.edu    PacketPtr data_pkt = new Packet(req, Packet::ReadReq, Packet::Broadcast);
6262669Sktlim@umich.edu    data_pkt->dataStatic(load_inst->memData);
6272669Sktlim@umich.edu
6282678Sktlim@umich.edu    LSQSenderState *state = new LSQSenderState;
6292678Sktlim@umich.edu    state->isLoad = true;
6302678Sktlim@umich.edu    state->idx = load_idx;
6312678Sktlim@umich.edu    state->inst = load_inst;
6322678Sktlim@umich.edu    data_pkt->senderState = state;
6332678Sktlim@umich.edu
6342292SN/A    // if we have a cache, do cache access too
6352669Sktlim@umich.edu    if (!dcachePort->sendTiming(data_pkt)) {
6362669Sktlim@umich.edu        // There's an older load that's already going to squash.
6372669Sktlim@umich.edu        if (isLoadBlocked && blockedLoadSeqNum < load_inst->seqNum)
6382669Sktlim@umich.edu            return NoFault;
6392292SN/A
6402669Sktlim@umich.edu        // Record that the load was blocked due to memory.  This
6412669Sktlim@umich.edu        // load will squash all instructions after it, be
6422669Sktlim@umich.edu        // refetched, and re-executed.
6432669Sktlim@umich.edu        isLoadBlocked = true;
6442669Sktlim@umich.edu        loadBlockedHandled = false;
6452669Sktlim@umich.edu        blockedLoadSeqNum = load_inst->seqNum;
6462669Sktlim@umich.edu        // No fault occurred, even though the interface is blocked.
6472669Sktlim@umich.edu        return NoFault;
6482292SN/A    }
6492292SN/A
6502669Sktlim@umich.edu    if (data_pkt->result != Packet::Success) {
6512669Sktlim@umich.edu        DPRINTF(LSQUnit, "LSQUnit: D-cache miss!\n");
6522669Sktlim@umich.edu        DPRINTF(Activity, "Activity: ld accessing mem miss [sn:%lli]\n",
6532669Sktlim@umich.edu                load_inst->seqNum);
6542669Sktlim@umich.edu    } else {
6552669Sktlim@umich.edu        DPRINTF(LSQUnit, "LSQUnit: D-cache hit!\n");
6562669Sktlim@umich.edu        DPRINTF(Activity, "Activity: ld accessing mem hit [sn:%lli]\n",
6572669Sktlim@umich.edu                load_inst->seqNum);
6582669Sktlim@umich.edu    }
6592669Sktlim@umich.edu
6602669Sktlim@umich.edu    return NoFault;
6612292SN/A}
6622292SN/A
6632292SN/Atemplate <class Impl>
6642292SN/Atemplate <class T>
6652292SN/AFault
6662669Sktlim@umich.eduLSQUnit<Impl>::write(Request *req, T &data, int store_idx)
6672292SN/A{
6682292SN/A    assert(storeQueue[store_idx].inst);
6692292SN/A
6702292SN/A    DPRINTF(LSQUnit, "Doing write to store idx %i, addr %#x data %#x"
6712292SN/A            " | storeHead:%i [sn:%i]\n",
6722669Sktlim@umich.edu            store_idx, req->getPaddr(), data, storeHead,
6732292SN/A            storeQueue[store_idx].inst->seqNum);
6742329SN/A
6752292SN/A    storeQueue[store_idx].req = req;
6762292SN/A    storeQueue[store_idx].size = sizeof(T);
6772292SN/A    storeQueue[store_idx].data = data;
6782329SN/A
6792292SN/A    // This function only writes the data to the store queue, so no fault
6802292SN/A    // can happen here.
6812292SN/A    return NoFault;
6822292SN/A}
6832292SN/A
6842292SN/A#endif // __CPU_O3_LSQ_UNIT_HH__
685