decode_impl.hh revision 8232
11689SN/A/*
22329SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
31689SN/A * All rights reserved.
41689SN/A *
51689SN/A * Redistribution and use in source and binary forms, with or without
61689SN/A * modification, are permitted provided that the following conditions are
71689SN/A * met: redistributions of source code must retain the above copyright
81689SN/A * notice, this list of conditions and the following disclaimer;
91689SN/A * redistributions in binary form must reproduce the above copyright
101689SN/A * notice, this list of conditions and the following disclaimer in the
111689SN/A * documentation and/or other materials provided with the distribution;
121689SN/A * neither the name of the copyright holders nor the names of its
131689SN/A * contributors may be used to endorse or promote products derived from
141689SN/A * this software without specific prior written permission.
151689SN/A *
161689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
171689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
181689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
191689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
201689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
211689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
221689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
231689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
241689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
251689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
261689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
291689SN/A */
301689SN/A
318230Snate@binkert.org#include "arch/types.hh"
328230Snate@binkert.org#include "base/trace.hh"
338230Snate@binkert.org#include "config/full_system.hh"
346658Snate@binkert.org#include "config/the_isa.hh"
351717SN/A#include "cpu/o3/decode.hh"
368230Snate@binkert.org#include "cpu/inst_seq.hh"
378232Snate@binkert.org#include "debug/Activity.hh"
388232Snate@binkert.org#include "debug/Decode.hh"
396221Snate@binkert.org#include "params/DerivO3CPU.hh"
401060SN/A
416221Snate@binkert.orgusing namespace std;
425529Snate@binkert.org
431060SN/Atemplate<class Impl>
445529Snate@binkert.orgDefaultDecode<Impl>::DefaultDecode(O3CPU *_cpu, DerivO3CPUParams *params)
454329Sktlim@umich.edu    : cpu(_cpu),
464329Sktlim@umich.edu      renameToDecodeDelay(params->renameToDecodeDelay),
472292SN/A      iewToDecodeDelay(params->iewToDecodeDelay),
482292SN/A      commitToDecodeDelay(params->commitToDecodeDelay),
492292SN/A      fetchToDecodeDelay(params->fetchToDecodeDelay),
502292SN/A      decodeWidth(params->decodeWidth),
515529Snate@binkert.org      numThreads(params->numThreads)
521060SN/A{
532292SN/A    _status = Inactive;
542292SN/A
552348SN/A    // Setup status, make sure stall signals are clear.
566221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; ++tid) {
576221Snate@binkert.org        decodeStatus[tid] = Idle;
582292SN/A
596221Snate@binkert.org        stalls[tid].rename = false;
606221Snate@binkert.org        stalls[tid].iew = false;
616221Snate@binkert.org        stalls[tid].commit = false;
622292SN/A    }
632292SN/A
642292SN/A    // @todo: Make into a parameter
652292SN/A    skidBufferMax = (fetchToDecodeDelay * params->fetchWidth) + decodeWidth;
662292SN/A}
672292SN/A
682292SN/Atemplate <class Impl>
692292SN/Astd::string
702292SN/ADefaultDecode<Impl>::name() const
712292SN/A{
722292SN/A    return cpu->name() + ".decode";
731060SN/A}
741060SN/A
751062SN/Atemplate <class Impl>
761062SN/Avoid
772292SN/ADefaultDecode<Impl>::regStats()
781062SN/A{
791062SN/A    decodeIdleCycles
802307SN/A        .name(name() + ".DECODE:IdleCycles")
811062SN/A        .desc("Number of cycles decode is idle")
821062SN/A        .prereq(decodeIdleCycles);
831062SN/A    decodeBlockedCycles
842307SN/A        .name(name() + ".DECODE:BlockedCycles")
851062SN/A        .desc("Number of cycles decode is blocked")
861062SN/A        .prereq(decodeBlockedCycles);
872292SN/A    decodeRunCycles
882307SN/A        .name(name() + ".DECODE:RunCycles")
892292SN/A        .desc("Number of cycles decode is running")
902292SN/A        .prereq(decodeRunCycles);
911062SN/A    decodeUnblockCycles
922307SN/A        .name(name() + ".DECODE:UnblockCycles")
931062SN/A        .desc("Number of cycles decode is unblocking")
941062SN/A        .prereq(decodeUnblockCycles);
951062SN/A    decodeSquashCycles
962307SN/A        .name(name() + ".DECODE:SquashCycles")
971062SN/A        .desc("Number of cycles decode is squashing")
981062SN/A        .prereq(decodeSquashCycles);
992307SN/A    decodeBranchResolved
1002307SN/A        .name(name() + ".DECODE:BranchResolved")
1012307SN/A        .desc("Number of times decode resolved a branch")
1022307SN/A        .prereq(decodeBranchResolved);
1031062SN/A    decodeBranchMispred
1042307SN/A        .name(name() + ".DECODE:BranchMispred")
1051062SN/A        .desc("Number of times decode detected a branch misprediction")
1061062SN/A        .prereq(decodeBranchMispred);
1071062SN/A    decodeControlMispred
1082307SN/A        .name(name() + ".DECODE:ControlMispred")
1091062SN/A        .desc("Number of times decode detected an instruction incorrectly"
1101062SN/A              " predicted as a control")
1111062SN/A        .prereq(decodeControlMispred);
1121062SN/A    decodeDecodedInsts
1132307SN/A        .name(name() + ".DECODE:DecodedInsts")
1141062SN/A        .desc("Number of instructions handled by decode")
1151062SN/A        .prereq(decodeDecodedInsts);
1161062SN/A    decodeSquashedInsts
1172307SN/A        .name(name() + ".DECODE:SquashedInsts")
1181062SN/A        .desc("Number of squashed instructions handled by decode")
1191062SN/A        .prereq(decodeSquashedInsts);
1201062SN/A}
1211062SN/A
1221060SN/Atemplate<class Impl>
1231060SN/Avoid
1242292SN/ADefaultDecode<Impl>::setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr)
1251060SN/A{
1261060SN/A    timeBuffer = tb_ptr;
1271060SN/A
1281060SN/A    // Setup wire to write information back to fetch.
1291060SN/A    toFetch = timeBuffer->getWire(0);
1301060SN/A
1311060SN/A    // Create wires to get information from proper places in time buffer.
1321060SN/A    fromRename = timeBuffer->getWire(-renameToDecodeDelay);
1331060SN/A    fromIEW = timeBuffer->getWire(-iewToDecodeDelay);
1341060SN/A    fromCommit = timeBuffer->getWire(-commitToDecodeDelay);
1351060SN/A}
1361060SN/A
1371060SN/Atemplate<class Impl>
1381060SN/Avoid
1392292SN/ADefaultDecode<Impl>::setDecodeQueue(TimeBuffer<DecodeStruct> *dq_ptr)
1401060SN/A{
1411060SN/A    decodeQueue = dq_ptr;
1421060SN/A
1431060SN/A    // Setup wire to write information to proper place in decode queue.
1441060SN/A    toRename = decodeQueue->getWire(0);
1451060SN/A}
1461060SN/A
1471060SN/Atemplate<class Impl>
1481060SN/Avoid
1492292SN/ADefaultDecode<Impl>::setFetchQueue(TimeBuffer<FetchStruct> *fq_ptr)
1501060SN/A{
1511060SN/A    fetchQueue = fq_ptr;
1521060SN/A
1531060SN/A    // Setup wire to read information from fetch queue.
1541060SN/A    fromFetch = fetchQueue->getWire(-fetchToDecodeDelay);
1551060SN/A}
1561060SN/A
1571060SN/Atemplate<class Impl>
1582292SN/Avoid
1596221Snate@binkert.orgDefaultDecode<Impl>::setActiveThreads(std::list<ThreadID> *at_ptr)
1602292SN/A{
1612292SN/A    activeThreads = at_ptr;
1622292SN/A}
1632292SN/A
1642307SN/Atemplate <class Impl>
1652863Sktlim@umich.edubool
1662843Sktlim@umich.eduDefaultDecode<Impl>::drain()
1672307SN/A{
1682843Sktlim@umich.edu    // Decode is done draining at any time.
1692843Sktlim@umich.edu    cpu->signalDrained();
1702863Sktlim@umich.edu    return true;
1712307SN/A}
1722307SN/A
1732307SN/Atemplate <class Impl>
1742307SN/Avoid
1752307SN/ADefaultDecode<Impl>::takeOverFrom()
1762307SN/A{
1772307SN/A    _status = Inactive;
1782307SN/A
1792348SN/A    // Be sure to reset state and clear out any old instructions.
1806221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; ++tid) {
1816221Snate@binkert.org        decodeStatus[tid] = Idle;
1822307SN/A
1836221Snate@binkert.org        stalls[tid].rename = false;
1846221Snate@binkert.org        stalls[tid].iew = false;
1856221Snate@binkert.org        stalls[tid].commit = false;
1866221Snate@binkert.org        while (!insts[tid].empty())
1876221Snate@binkert.org            insts[tid].pop();
1886221Snate@binkert.org        while (!skidBuffer[tid].empty())
1896221Snate@binkert.org            skidBuffer[tid].pop();
1906221Snate@binkert.org        branchCount[tid] = 0;
1912307SN/A    }
1922307SN/A    wroteToTimeBuffer = false;
1932307SN/A}
1942307SN/A
1952292SN/Atemplate<class Impl>
1962292SN/Abool
1976221Snate@binkert.orgDefaultDecode<Impl>::checkStall(ThreadID tid) const
1982292SN/A{
1992292SN/A    bool ret_val = false;
2002292SN/A
2012292SN/A    if (stalls[tid].rename) {
2022292SN/A        DPRINTF(Decode,"[tid:%i]: Stall fom Rename stage detected.\n", tid);
2032292SN/A        ret_val = true;
2042292SN/A    } else if (stalls[tid].iew) {
2052292SN/A        DPRINTF(Decode,"[tid:%i]: Stall fom IEW stage detected.\n", tid);
2062292SN/A        ret_val = true;
2072292SN/A    } else if (stalls[tid].commit) {
2082292SN/A        DPRINTF(Decode,"[tid:%i]: Stall fom Commit stage detected.\n", tid);
2092292SN/A        ret_val = true;
2102292SN/A    }
2112292SN/A
2122292SN/A    return ret_val;
2132292SN/A}
2142292SN/A
2152292SN/Atemplate<class Impl>
2161681SN/Ainline bool
2172292SN/ADefaultDecode<Impl>::fetchInstsValid()
2181681SN/A{
2191681SN/A    return fromFetch->size > 0;
2201681SN/A}
2211681SN/A
2221681SN/Atemplate<class Impl>
2232292SN/Abool
2246221Snate@binkert.orgDefaultDecode<Impl>::block(ThreadID tid)
2251060SN/A{
2262292SN/A    DPRINTF(Decode, "[tid:%u]: Blocking.\n", tid);
2271060SN/A
2281060SN/A    // Add the current inputs to the skid buffer so they can be
2291060SN/A    // reprocessed when this stage unblocks.
2302292SN/A    skidInsert(tid);
2311060SN/A
2322348SN/A    // If the decode status is blocked or unblocking then decode has not yet
2332348SN/A    // signalled fetch to unblock. In that case, there is no need to tell
2342348SN/A    // fetch to block.
2352292SN/A    if (decodeStatus[tid] != Blocked) {
2362292SN/A        // Set the status to Blocked.
2372292SN/A        decodeStatus[tid] = Blocked;
2382348SN/A
2392348SN/A        if (decodeStatus[tid] != Unblocking) {
2402348SN/A            toFetch->decodeBlock[tid] = true;
2412348SN/A            wroteToTimeBuffer = true;
2422348SN/A        }
2432348SN/A
2442292SN/A        return true;
2452292SN/A    }
2462292SN/A
2472292SN/A    return false;
2481060SN/A}
2491060SN/A
2501060SN/Atemplate<class Impl>
2512292SN/Abool
2526221Snate@binkert.orgDefaultDecode<Impl>::unblock(ThreadID tid)
2531060SN/A{
2542292SN/A    // Decode is done unblocking only if the skid buffer is empty.
2552292SN/A    if (skidBuffer[tid].empty()) {
2562292SN/A        DPRINTF(Decode, "[tid:%u]: Done unblocking.\n", tid);
2572292SN/A        toFetch->decodeUnblock[tid] = true;
2582292SN/A        wroteToTimeBuffer = true;
2591060SN/A
2602292SN/A        decodeStatus[tid] = Running;
2612292SN/A        return true;
2621060SN/A    }
2631681SN/A
2642329SN/A    DPRINTF(Decode, "[tid:%u]: Currently unblocking.\n", tid);
2652329SN/A
2662292SN/A    return false;
2671060SN/A}
2681060SN/A
2691060SN/Atemplate<class Impl>
2701060SN/Avoid
2716221Snate@binkert.orgDefaultDecode<Impl>::squash(DynInstPtr &inst, ThreadID tid)
2721060SN/A{
2737720Sgblack@eecs.umich.edu    DPRINTF(Decode, "[tid:%i]: [sn:%i] Squashing due to incorrect branch "
2747720Sgblack@eecs.umich.edu            "prediction detected at decode.\n", tid, inst->seqNum);
2752292SN/A
2762348SN/A    // Send back mispredict information.
2772292SN/A    toFetch->decodeInfo[tid].branchMispredict = true;
2782935Sksewell@umich.edu    toFetch->decodeInfo[tid].predIncorrect = true;
2796036Sksewell@umich.edu    toFetch->decodeInfo[tid].squash = true;
2802292SN/A    toFetch->decodeInfo[tid].doneSeqNum = inst->seqNum;
2816036Sksewell@umich.edu    toFetch->decodeInfo[tid].nextPC = inst->branchTarget();
2827720Sgblack@eecs.umich.edu    toFetch->decodeInfo[tid].branchTaken = inst->pcState().branching();
2836036Sksewell@umich.edu
2843093Sksewell@umich.edu    InstSeqNum squash_seq_num = inst->seqNum;
2852935Sksewell@umich.edu
2862348SN/A    // Might have to tell fetch to unblock.
2872292SN/A    if (decodeStatus[tid] == Blocked ||
2882292SN/A        decodeStatus[tid] == Unblocking) {
2892292SN/A        toFetch->decodeUnblock[tid] = 1;
2902292SN/A    }
2912292SN/A
2921060SN/A    // Set status to squashing.
2932292SN/A    decodeStatus[tid] = Squashing;
2941060SN/A
2952292SN/A    for (int i=0; i<fromFetch->size; i++) {
2962292SN/A        if (fromFetch->insts[i]->threadNumber == tid &&
2972935Sksewell@umich.edu            fromFetch->insts[i]->seqNum > squash_seq_num) {
2982731Sktlim@umich.edu            fromFetch->insts[i]->setSquashed();
2992292SN/A        }
3002292SN/A    }
3012292SN/A
3022348SN/A    // Clear the instruction list and skid buffer in case they have any
3032348SN/A    // insts in them.
3042292SN/A    while (!insts[tid].empty()) {
3052292SN/A        insts[tid].pop();
3062292SN/A    }
3071060SN/A
3082292SN/A    while (!skidBuffer[tid].empty()) {
3092292SN/A        skidBuffer[tid].pop();
3102292SN/A    }
3112292SN/A
3122292SN/A    // Squash instructions up until this one
3132935Sksewell@umich.edu    cpu->removeInstsUntil(squash_seq_num, tid);
3142292SN/A}
3152292SN/A
3162292SN/Atemplate<class Impl>
3172292SN/Aunsigned
3186221Snate@binkert.orgDefaultDecode<Impl>::squash(ThreadID tid)
3192292SN/A{
3202292SN/A    DPRINTF(Decode, "[tid:%i]: Squashing.\n",tid);
3212292SN/A
3222292SN/A    if (decodeStatus[tid] == Blocked ||
3232292SN/A        decodeStatus[tid] == Unblocking) {
3242292SN/A#if !FULL_SYSTEM
3252292SN/A        // In syscall emulation, we can have both a block and a squash due
3262292SN/A        // to a syscall in the same cycle.  This would cause both signals to
3272292SN/A        // be high.  This shouldn't happen in full system.
3282329SN/A        // @todo: Determine if this still happens.
3292292SN/A        if (toFetch->decodeBlock[tid]) {
3302292SN/A            toFetch->decodeBlock[tid] = 0;
3312292SN/A        } else {
3322292SN/A            toFetch->decodeUnblock[tid] = 1;
3332292SN/A        }
3342292SN/A#else
3352292SN/A        toFetch->decodeUnblock[tid] = 1;
3362292SN/A#endif
3372292SN/A    }
3382292SN/A
3392292SN/A    // Set status to squashing.
3402292SN/A    decodeStatus[tid] = Squashing;
3412292SN/A
3422292SN/A    // Go through incoming instructions from fetch and squash them.
3432292SN/A    unsigned squash_count = 0;
3442292SN/A
3452292SN/A    for (int i=0; i<fromFetch->size; i++) {
3462292SN/A        if (fromFetch->insts[i]->threadNumber == tid) {
3472731Sktlim@umich.edu            fromFetch->insts[i]->setSquashed();
3482292SN/A            squash_count++;
3492292SN/A        }
3502292SN/A    }
3512292SN/A
3522348SN/A    // Clear the instruction list and skid buffer in case they have any
3532348SN/A    // insts in them.
3542292SN/A    while (!insts[tid].empty()) {
3552292SN/A        insts[tid].pop();
3562292SN/A    }
3572292SN/A
3582292SN/A    while (!skidBuffer[tid].empty()) {
3592292SN/A        skidBuffer[tid].pop();
3602292SN/A    }
3612292SN/A
3622292SN/A    return squash_count;
3632292SN/A}
3642292SN/A
3652292SN/Atemplate<class Impl>
3662292SN/Avoid
3676221Snate@binkert.orgDefaultDecode<Impl>::skidInsert(ThreadID tid)
3682292SN/A{
3692292SN/A    DynInstPtr inst = NULL;
3702292SN/A
3712292SN/A    while (!insts[tid].empty()) {
3722292SN/A        inst = insts[tid].front();
3732292SN/A
3742292SN/A        insts[tid].pop();
3752292SN/A
3762292SN/A        assert(tid == inst->threadNumber);
3772292SN/A
3787720Sgblack@eecs.umich.edu        DPRINTF(Decode,"Inserting [sn:%lli] PC: %s into decode skidBuffer %i\n",
3797720Sgblack@eecs.umich.edu                inst->seqNum, inst->pcState(), inst->threadNumber);
3802292SN/A
3812292SN/A        skidBuffer[tid].push(inst);
3822292SN/A    }
3832292SN/A
3842329SN/A    // @todo: Eventually need to enforce this by not letting a thread
3852292SN/A    // fetch past its skidbuffer
3862292SN/A    assert(skidBuffer[tid].size() <= skidBufferMax);
3872292SN/A}
3882292SN/A
3892292SN/Atemplate<class Impl>
3902292SN/Abool
3912292SN/ADefaultDecode<Impl>::skidsEmpty()
3922292SN/A{
3936221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
3946221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
3952292SN/A
3963867Sbinkertn@umich.edu    while (threads != end) {
3976221Snate@binkert.org        ThreadID tid = *threads++;
3983867Sbinkertn@umich.edu        if (!skidBuffer[tid].empty())
3992292SN/A            return false;
4002292SN/A    }
4012292SN/A
4022292SN/A    return true;
4032292SN/A}
4042292SN/A
4052292SN/Atemplate<class Impl>
4062292SN/Avoid
4072292SN/ADefaultDecode<Impl>::updateStatus()
4082292SN/A{
4092292SN/A    bool any_unblocking = false;
4102292SN/A
4116221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
4126221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
4132292SN/A
4143867Sbinkertn@umich.edu    while (threads != end) {
4156221Snate@binkert.org        ThreadID tid = *threads++;
4162292SN/A
4172292SN/A        if (decodeStatus[tid] == Unblocking) {
4182292SN/A            any_unblocking = true;
4192292SN/A            break;
4202292SN/A        }
4212292SN/A    }
4222292SN/A
4232292SN/A    // Decode will have activity if it's unblocking.
4242292SN/A    if (any_unblocking) {
4252292SN/A        if (_status == Inactive) {
4262292SN/A            _status = Active;
4272292SN/A
4282292SN/A            DPRINTF(Activity, "Activating stage.\n");
4292292SN/A
4302733Sktlim@umich.edu            cpu->activateStage(O3CPU::DecodeIdx);
4312292SN/A        }
4322292SN/A    } else {
4332292SN/A        // If it's not unblocking, then decode will not have any internal
4342292SN/A        // activity.  Switch it to inactive.
4352292SN/A        if (_status == Active) {
4362292SN/A            _status = Inactive;
4372292SN/A            DPRINTF(Activity, "Deactivating stage.\n");
4382292SN/A
4392733Sktlim@umich.edu            cpu->deactivateStage(O3CPU::DecodeIdx);
4402292SN/A        }
4412292SN/A    }
4422292SN/A}
4432292SN/A
4442292SN/Atemplate <class Impl>
4452292SN/Avoid
4462292SN/ADefaultDecode<Impl>::sortInsts()
4472292SN/A{
4482292SN/A    int insts_from_fetch = fromFetch->size;
4492329SN/A#ifdef DEBUG
4506221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; tid++)
4516221Snate@binkert.org        assert(insts[tid].empty());
4522329SN/A#endif
4532292SN/A    for (int i = 0; i < insts_from_fetch; ++i) {
4542292SN/A        insts[fromFetch->insts[i]->threadNumber].push(fromFetch->insts[i]);
4551060SN/A    }
4561060SN/A}
4571060SN/A
4581060SN/Atemplate<class Impl>
4591060SN/Avoid
4606221Snate@binkert.orgDefaultDecode<Impl>::readStallSignals(ThreadID tid)
4611060SN/A{
4622292SN/A    if (fromRename->renameBlock[tid]) {
4632292SN/A        stalls[tid].rename = true;
4642292SN/A    }
4651060SN/A
4662292SN/A    if (fromRename->renameUnblock[tid]) {
4672292SN/A        assert(stalls[tid].rename);
4682292SN/A        stalls[tid].rename = false;
4692292SN/A    }
4701060SN/A
4712292SN/A    if (fromIEW->iewBlock[tid]) {
4722292SN/A        stalls[tid].iew = true;
4732292SN/A    }
4741062SN/A
4752292SN/A    if (fromIEW->iewUnblock[tid]) {
4762292SN/A        assert(stalls[tid].iew);
4772292SN/A        stalls[tid].iew = false;
4782292SN/A    }
4791061SN/A
4802292SN/A    if (fromCommit->commitBlock[tid]) {
4812292SN/A        stalls[tid].commit = true;
4822292SN/A    }
4831062SN/A
4842292SN/A    if (fromCommit->commitUnblock[tid]) {
4852292SN/A        assert(stalls[tid].commit);
4862292SN/A        stalls[tid].commit = false;
4872292SN/A    }
4882292SN/A}
4891060SN/A
4902292SN/Atemplate <class Impl>
4912292SN/Abool
4926221Snate@binkert.orgDefaultDecode<Impl>::checkSignalsAndUpdate(ThreadID tid)
4932292SN/A{
4942292SN/A    // Check if there's a squash signal, squash if there is.
4952292SN/A    // Check stall signals, block if necessary.
4962292SN/A    // If status was blocked
4972292SN/A    //     Check if stall conditions have passed
4982292SN/A    //         if so then go to unblocking
4992292SN/A    // If status was Squashing
5002292SN/A    //     check if squashing is not high.  Switch to running this cycle.
5011060SN/A
5022292SN/A    // Update the per thread stall statuses.
5032292SN/A    readStallSignals(tid);
5041060SN/A
5052292SN/A    // Check squash signals from commit.
5062292SN/A    if (fromCommit->commitInfo[tid].squash) {
5071681SN/A
5082292SN/A        DPRINTF(Decode, "[tid:%u]: Squashing instructions due to squash "
5092292SN/A                "from commit.\n", tid);
5102292SN/A
5112292SN/A        squash(tid);
5122292SN/A
5132292SN/A        return true;
5142292SN/A    }
5152292SN/A
5162292SN/A    // Check ROB squash signals from commit.
5172292SN/A    if (fromCommit->commitInfo[tid].robSquashing) {
5182703Sktlim@umich.edu        DPRINTF(Decode, "[tid:%u]: ROB is still squashing.\n", tid);
5192292SN/A
5202292SN/A        // Continue to squash.
5212292SN/A        decodeStatus[tid] = Squashing;
5222292SN/A
5232292SN/A        return true;
5242292SN/A    }
5252292SN/A
5262292SN/A    if (checkStall(tid)) {
5272292SN/A        return block(tid);
5282292SN/A    }
5292292SN/A
5302292SN/A    if (decodeStatus[tid] == Blocked) {
5312292SN/A        DPRINTF(Decode, "[tid:%u]: Done blocking, switching to unblocking.\n",
5322292SN/A                tid);
5332292SN/A
5342292SN/A        decodeStatus[tid] = Unblocking;
5352292SN/A
5362292SN/A        unblock(tid);
5372292SN/A
5382292SN/A        return true;
5392292SN/A    }
5402292SN/A
5412292SN/A    if (decodeStatus[tid] == Squashing) {
5422292SN/A        // Switch status to running if decode isn't being told to block or
5432292SN/A        // squash this cycle.
5442292SN/A        DPRINTF(Decode, "[tid:%u]: Done squashing, switching to running.\n",
5452292SN/A                tid);
5462292SN/A
5472292SN/A        decodeStatus[tid] = Running;
5482292SN/A
5492292SN/A        return false;
5502292SN/A    }
5512292SN/A
5522292SN/A    // If we've reached this point, we have not gotten any signals that
5532292SN/A    // cause decode to change its status.  Decode remains the same as before.
5542292SN/A    return false;
5552292SN/A}
5562292SN/A
5572292SN/Atemplate<class Impl>
5582292SN/Avoid
5592292SN/ADefaultDecode<Impl>::tick()
5602292SN/A{
5612292SN/A    wroteToTimeBuffer = false;
5622292SN/A
5632292SN/A    bool status_change = false;
5642292SN/A
5652292SN/A    toRenameIndex = 0;
5662292SN/A
5676221Snate@binkert.org    list<ThreadID>::iterator threads = activeThreads->begin();
5686221Snate@binkert.org    list<ThreadID>::iterator end = activeThreads->end();
5692292SN/A
5702292SN/A    sortInsts();
5712292SN/A
5722292SN/A    //Check stall and squash signals.
5733867Sbinkertn@umich.edu    while (threads != end) {
5746221Snate@binkert.org        ThreadID tid = *threads++;
5752292SN/A
5762292SN/A        DPRINTF(Decode,"Processing [tid:%i]\n",tid);
5772292SN/A        status_change =  checkSignalsAndUpdate(tid) || status_change;
5782292SN/A
5792292SN/A        decode(status_change, tid);
5802292SN/A    }
5812292SN/A
5822292SN/A    if (status_change) {
5832292SN/A        updateStatus();
5842292SN/A    }
5852292SN/A
5862292SN/A    if (wroteToTimeBuffer) {
5872292SN/A        DPRINTF(Activity, "Activity this cycle.\n");
5882292SN/A
5892292SN/A        cpu->activityThisCycle();
5901060SN/A    }
5911060SN/A}
5921060SN/A
5931060SN/Atemplate<class Impl>
5941060SN/Avoid
5956221Snate@binkert.orgDefaultDecode<Impl>::decode(bool &status_change, ThreadID tid)
5961060SN/A{
5972292SN/A    // If status is Running or idle,
5982292SN/A    //     call decodeInsts()
5992292SN/A    // If status is Unblocking,
6002292SN/A    //     buffer any instructions coming from fetch
6012292SN/A    //     continue trying to empty skid buffer
6022292SN/A    //     check if stall conditions have passed
6032292SN/A
6042292SN/A    if (decodeStatus[tid] == Blocked) {
6052292SN/A        ++decodeBlockedCycles;
6062292SN/A    } else if (decodeStatus[tid] == Squashing) {
6072292SN/A        ++decodeSquashCycles;
6081060SN/A    }
6091060SN/A
6102292SN/A    // Decode should try to decode as many instructions as its bandwidth
6112292SN/A    // will allow, as long as it is not currently blocked.
6122292SN/A    if (decodeStatus[tid] == Running ||
6132292SN/A        decodeStatus[tid] == Idle) {
6142935Sksewell@umich.edu        DPRINTF(Decode, "[tid:%u]: Not blocked, so attempting to run "
6152292SN/A                "stage.\n",tid);
6162292SN/A
6172292SN/A        decodeInsts(tid);
6182292SN/A    } else if (decodeStatus[tid] == Unblocking) {
6192292SN/A        // Make sure that the skid buffer has something in it if the
6202292SN/A        // status is unblocking.
6212292SN/A        assert(!skidsEmpty());
6222292SN/A
6232292SN/A        // If the status was unblocking, then instructions from the skid
6242292SN/A        // buffer were used.  Remove those instructions and handle
6252292SN/A        // the rest of unblocking.
6262292SN/A        decodeInsts(tid);
6272292SN/A
6282292SN/A        if (fetchInstsValid()) {
6292292SN/A            // Add the current inputs to the skid buffer so they can be
6302292SN/A            // reprocessed when this stage unblocks.
6312292SN/A            skidInsert(tid);
6322292SN/A        }
6332292SN/A
6342292SN/A        status_change = unblock(tid) || status_change;
6351060SN/A    }
6362292SN/A}
6371060SN/A
6382292SN/Atemplate <class Impl>
6392292SN/Avoid
6406221Snate@binkert.orgDefaultDecode<Impl>::decodeInsts(ThreadID tid)
6412292SN/A{
6422292SN/A    // Instructions can come either from the skid buffer or the list of
6432292SN/A    // instructions coming from fetch, depending on decode's status.
6442292SN/A    int insts_available = decodeStatus[tid] == Unblocking ?
6452292SN/A        skidBuffer[tid].size() : insts[tid].size();
6462292SN/A
6472292SN/A    if (insts_available == 0) {
6482292SN/A        DPRINTF(Decode, "[tid:%u] Nothing to do, breaking out"
6492292SN/A                " early.\n",tid);
6501060SN/A        // Should I change the status to idle?
6511062SN/A        ++decodeIdleCycles;
6521060SN/A        return;
6532292SN/A    } else if (decodeStatus[tid] == Unblocking) {
6542292SN/A        DPRINTF(Decode, "[tid:%u] Unblocking, removing insts from skid "
6552292SN/A                "buffer.\n",tid);
6562292SN/A        ++decodeUnblockCycles;
6572292SN/A    } else if (decodeStatus[tid] == Running) {
6582292SN/A        ++decodeRunCycles;
6591060SN/A    }
6601060SN/A
6611061SN/A    DynInstPtr inst;
6621061SN/A
6632292SN/A    std::queue<DynInstPtr>
6642292SN/A        &insts_to_decode = decodeStatus[tid] == Unblocking ?
6652292SN/A        skidBuffer[tid] : insts[tid];
6661061SN/A
6672292SN/A    DPRINTF(Decode, "[tid:%u]: Sending instruction to rename.\n",tid);
6681060SN/A
6692292SN/A    while (insts_available > 0 && toRenameIndex < decodeWidth) {
6702292SN/A        assert(!insts_to_decode.empty());
6711060SN/A
6722292SN/A        inst = insts_to_decode.front();
6731062SN/A
6742292SN/A        insts_to_decode.pop();
6751061SN/A
6762292SN/A        DPRINTF(Decode, "[tid:%u]: Processing instruction [sn:%lli] with "
6777720Sgblack@eecs.umich.edu                "PC %s\n", tid, inst->seqNum, inst->pcState());
6781061SN/A
6791061SN/A        if (inst->isSquashed()) {
6807720Sgblack@eecs.umich.edu            DPRINTF(Decode, "[tid:%u]: Instruction %i with PC %s is "
6811061SN/A                    "squashed, skipping.\n",
6827720Sgblack@eecs.umich.edu                    tid, inst->seqNum, inst->pcState());
6831061SN/A
6841062SN/A            ++decodeSquashedInsts;
6851062SN/A
6861061SN/A            --insts_available;
6871061SN/A
6881061SN/A            continue;
6891061SN/A        }
6901060SN/A
6911681SN/A        // Also check if instructions have no source registers.  Mark
6921681SN/A        // them as ready to issue at any time.  Not sure if this check
6931681SN/A        // should exist here or at a later stage; however it doesn't matter
6941681SN/A        // too much for function correctness.
6951681SN/A        if (inst->numSrcRegs() == 0) {
6961681SN/A            inst->setCanIssue();
6971681SN/A        }
6981681SN/A
6991060SN/A        // This current instruction is valid, so add it into the decode
7001060SN/A        // queue.  The next instruction may not be valid, so check to
7011060SN/A        // see if branches were predicted correctly.
7022292SN/A        toRename->insts[toRenameIndex] = inst;
7031061SN/A
7041061SN/A        ++(toRename->size);
7052292SN/A        ++toRenameIndex;
7062292SN/A        ++decodeDecodedInsts;
7072292SN/A        --insts_available;
7081060SN/A
7091060SN/A        // Ensure that if it was predicted as a branch, it really is a
7101061SN/A        // branch.
7113796Sgblack@eecs.umich.edu        if (inst->readPredTaken() && !inst->isControl()) {
7121060SN/A            panic("Instruction predicted as a branch!");
7131060SN/A
7141062SN/A            ++decodeControlMispred;
7152292SN/A
7161060SN/A            // Might want to set some sort of boolean and just do
7171060SN/A            // a check at the end
7182292SN/A            squash(inst, inst->threadNumber);
7192292SN/A
7201060SN/A            break;
7211060SN/A        }
7221060SN/A
7231062SN/A        // Go ahead and compute any PC-relative branches.
7241063SN/A        if (inst->isDirectCtrl() && inst->isUncondCtrl()) {
7252307SN/A            ++decodeBranchResolved;
7261062SN/A
7277720Sgblack@eecs.umich.edu            if (!(inst->branchTarget() == inst->readPredTarg())) {
7281062SN/A                ++decodeBranchMispred;
7292292SN/A
7301060SN/A                // Might want to set some sort of boolean and just do
7311060SN/A                // a check at the end
7322292SN/A                squash(inst, inst->threadNumber);
7337720Sgblack@eecs.umich.edu                TheISA::PCState target = inst->branchTarget();
7346036Sksewell@umich.edu
7357720Sgblack@eecs.umich.edu                DPRINTF(Decode, "[sn:%i]: Updating predictions: PredPC: %s\n",
7367720Sgblack@eecs.umich.edu                        inst->seqNum, target);
7376036Sksewell@umich.edu                //The micro pc after an instruction level branch should be 0
7387720Sgblack@eecs.umich.edu                inst->setPredTarg(target);
7392935Sksewell@umich.edu                break;
7402935Sksewell@umich.edu            }
7412935Sksewell@umich.edu        }
7421060SN/A    }
7431061SN/A
7442292SN/A    // If we didn't process all instructions, then we will need to block
7452292SN/A    // and put all those instructions into the skid buffer.
7462292SN/A    if (!insts_to_decode.empty()) {
7472292SN/A        block(tid);
7482292SN/A    }
7492292SN/A
7502292SN/A    // Record that decode has written to the time buffer for activity
7512292SN/A    // tracking.
7522292SN/A    if (toRenameIndex) {
7532292SN/A        wroteToTimeBuffer = true;
7542292SN/A    }
7551060SN/A}
756