cpu.cc revision 4167
11689SN/A/*
22325SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
31689SN/A * All rights reserved.
41689SN/A *
51689SN/A * Redistribution and use in source and binary forms, with or without
61689SN/A * modification, are permitted provided that the following conditions are
71689SN/A * met: redistributions of source code must retain the above copyright
81689SN/A * notice, this list of conditions and the following disclaimer;
91689SN/A * redistributions in binary form must reproduce the above copyright
101689SN/A * notice, this list of conditions and the following disclaimer in the
111689SN/A * documentation and/or other materials provided with the distribution;
121689SN/A * neither the name of the copyright holders nor the names of its
131689SN/A * contributors may be used to endorse or promote products derived from
141689SN/A * this software without specific prior written permission.
151689SN/A *
161689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
171689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
181689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
191689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
201689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
211689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
221689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
231689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
241689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
251689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
261689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
292756Sksewell@umich.edu *          Korey Sewell
301689SN/A */
311689SN/A
321858SN/A#include "config/full_system.hh"
332733Sktlim@umich.edu#include "config/use_checker.hh"
341858SN/A
351858SN/A#if FULL_SYSTEM
362356SN/A#include "cpu/quiesce_event.hh"
371060SN/A#include "sim/system.hh"
381060SN/A#else
391060SN/A#include "sim/process.hh"
401060SN/A#endif
411060SN/A
422325SN/A#include "cpu/activity.hh"
432683Sktlim@umich.edu#include "cpu/simple_thread.hh"
442680Sktlim@umich.edu#include "cpu/thread_context.hh"
452817Sksewell@umich.edu#include "cpu/o3/isa_specific.hh"
461717SN/A#include "cpu/o3/cpu.hh"
471060SN/A
484167Sbinkertn@umich.edu#include "sim/core.hh"
492292SN/A#include "sim/stat_control.hh"
502292SN/A
512794Sktlim@umich.edu#if USE_CHECKER
522794Sktlim@umich.edu#include "cpu/checker/cpu.hh"
532794Sktlim@umich.edu#endif
542794Sktlim@umich.edu
551060SN/Ausing namespace std;
562669Sktlim@umich.eduusing namespace TheISA;
571060SN/A
582733Sktlim@umich.eduBaseO3CPU::BaseO3CPU(Params *params)
592292SN/A    : BaseCPU(params), cpu_id(0)
601060SN/A{
611060SN/A}
621060SN/A
632292SN/Avoid
642733Sktlim@umich.eduBaseO3CPU::regStats()
652292SN/A{
662292SN/A    BaseCPU::regStats();
672292SN/A}
682292SN/A
691060SN/Atemplate <class Impl>
701755SN/AFullO3CPU<Impl>::TickEvent::TickEvent(FullO3CPU<Impl> *c)
711060SN/A    : Event(&mainEventQueue, CPU_Tick_Pri), cpu(c)
721060SN/A{
731060SN/A}
741060SN/A
751060SN/Atemplate <class Impl>
761060SN/Avoid
771755SN/AFullO3CPU<Impl>::TickEvent::process()
781060SN/A{
791060SN/A    cpu->tick();
801060SN/A}
811060SN/A
821060SN/Atemplate <class Impl>
831060SN/Aconst char *
841755SN/AFullO3CPU<Impl>::TickEvent::description()
851060SN/A{
861755SN/A    return "FullO3CPU tick event";
871060SN/A}
881060SN/A
891060SN/Atemplate <class Impl>
902829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::ActivateThreadEvent()
913221Sktlim@umich.edu    : Event(&mainEventQueue, CPU_Switch_Pri)
922829Sksewell@umich.edu{
932829Sksewell@umich.edu}
942829Sksewell@umich.edu
952829Sksewell@umich.edutemplate <class Impl>
962829Sksewell@umich.eduvoid
972829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::init(int thread_num,
982829Sksewell@umich.edu                                           FullO3CPU<Impl> *thread_cpu)
992829Sksewell@umich.edu{
1002829Sksewell@umich.edu    tid = thread_num;
1012829Sksewell@umich.edu    cpu = thread_cpu;
1022829Sksewell@umich.edu}
1032829Sksewell@umich.edu
1042829Sksewell@umich.edutemplate <class Impl>
1052829Sksewell@umich.eduvoid
1062829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::process()
1072829Sksewell@umich.edu{
1082829Sksewell@umich.edu    cpu->activateThread(tid);
1092829Sksewell@umich.edu}
1102829Sksewell@umich.edu
1112829Sksewell@umich.edutemplate <class Impl>
1122829Sksewell@umich.educonst char *
1132829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::description()
1142829Sksewell@umich.edu{
1152829Sksewell@umich.edu    return "FullO3CPU \"Activate Thread\" event";
1162829Sksewell@umich.edu}
1172829Sksewell@umich.edu
1182829Sksewell@umich.edutemplate <class Impl>
1192875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::DeallocateContextEvent()
1203859Sbinkertn@umich.edu    : Event(&mainEventQueue, CPU_Tick_Pri), tid(0), remove(false), cpu(NULL)
1212875Sksewell@umich.edu{
1222875Sksewell@umich.edu}
1232875Sksewell@umich.edu
1242875Sksewell@umich.edutemplate <class Impl>
1252875Sksewell@umich.eduvoid
1262875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::init(int thread_num,
1273859Sbinkertn@umich.edu                                              FullO3CPU<Impl> *thread_cpu)
1282875Sksewell@umich.edu{
1292875Sksewell@umich.edu    tid = thread_num;
1302875Sksewell@umich.edu    cpu = thread_cpu;
1313859Sbinkertn@umich.edu    remove = false;
1322875Sksewell@umich.edu}
1332875Sksewell@umich.edu
1342875Sksewell@umich.edutemplate <class Impl>
1352875Sksewell@umich.eduvoid
1362875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::process()
1372875Sksewell@umich.edu{
1382875Sksewell@umich.edu    cpu->deactivateThread(tid);
1393221Sktlim@umich.edu    if (remove)
1403221Sktlim@umich.edu        cpu->removeThread(tid);
1412875Sksewell@umich.edu}
1422875Sksewell@umich.edu
1432875Sksewell@umich.edutemplate <class Impl>
1442875Sksewell@umich.educonst char *
1452875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::description()
1462875Sksewell@umich.edu{
1472875Sksewell@umich.edu    return "FullO3CPU \"Deallocate Context\" event";
1482875Sksewell@umich.edu}
1492875Sksewell@umich.edu
1502875Sksewell@umich.edutemplate <class Impl>
1512292SN/AFullO3CPU<Impl>::FullO3CPU(Params *params)
1522733Sktlim@umich.edu    : BaseO3CPU(params),
1533781Sgblack@eecs.umich.edu#if FULL_SYSTEM
1543781Sgblack@eecs.umich.edu      itb(params->itb),
1553781Sgblack@eecs.umich.edu      dtb(params->dtb),
1563781Sgblack@eecs.umich.edu#endif
1571060SN/A      tickEvent(this),
1582292SN/A      removeInstsThisCycle(false),
1591060SN/A      fetch(params),
1601060SN/A      decode(params),
1611060SN/A      rename(params),
1621060SN/A      iew(params),
1631060SN/A      commit(params),
1641060SN/A
1652292SN/A      regFile(params->numPhysIntRegs, params->numPhysFloatRegs),
1661060SN/A
1672831Sksewell@umich.edu      freeList(params->numberOfThreads,
1682292SN/A               TheISA::NumIntRegs, params->numPhysIntRegs,
1692292SN/A               TheISA::NumFloatRegs, params->numPhysFloatRegs),
1701060SN/A
1712292SN/A      rob(params->numROBEntries, params->squashWidth,
1722292SN/A          params->smtROBPolicy, params->smtROBThreshold,
1732292SN/A          params->numberOfThreads),
1741060SN/A
1752831Sksewell@umich.edu      scoreboard(params->numberOfThreads,
1762292SN/A                 TheISA::NumIntRegs, params->numPhysIntRegs,
1772292SN/A                 TheISA::NumFloatRegs, params->numPhysFloatRegs,
1782292SN/A                 TheISA::NumMiscRegs * number_of_threads,
1792292SN/A                 TheISA::ZeroReg),
1801060SN/A
1812873Sktlim@umich.edu      timeBuffer(params->backComSize, params->forwardComSize),
1822873Sktlim@umich.edu      fetchQueue(params->backComSize, params->forwardComSize),
1832873Sktlim@umich.edu      decodeQueue(params->backComSize, params->forwardComSize),
1842873Sktlim@umich.edu      renameQueue(params->backComSize, params->forwardComSize),
1852873Sktlim@umich.edu      iewQueue(params->backComSize, params->forwardComSize),
1862873Sktlim@umich.edu      activityRec(NumStages,
1872873Sktlim@umich.edu                  params->backComSize + params->forwardComSize,
1882873Sktlim@umich.edu                  params->activity),
1891060SN/A
1901060SN/A      globalSeqNum(1),
1911858SN/A#if FULL_SYSTEM
1922292SN/A      system(params->system),
1931060SN/A      physmem(system->physmem),
1941060SN/A#endif // FULL_SYSTEM
1952843Sktlim@umich.edu      drainCount(0),
1962316SN/A      deferRegistration(params->deferRegistration),
1972316SN/A      numThreads(number_of_threads)
1981060SN/A{
1993221Sktlim@umich.edu    if (!deferRegistration) {
2003221Sktlim@umich.edu        _status = Running;
2013221Sktlim@umich.edu    } else {
2023221Sktlim@umich.edu        _status = Idle;
2033221Sktlim@umich.edu    }
2041681SN/A
2052733Sktlim@umich.edu    checker = NULL;
2062733Sktlim@umich.edu
2072794Sktlim@umich.edu    if (params->checker) {
2082733Sktlim@umich.edu#if USE_CHECKER
2092316SN/A        BaseCPU *temp_checker = params->checker;
2102316SN/A        checker = dynamic_cast<Checker<DynInstPtr> *>(temp_checker);
2112316SN/A#if FULL_SYSTEM
2122316SN/A        checker->setSystem(params->system);
2132316SN/A#endif
2142794Sktlim@umich.edu#else
2152794Sktlim@umich.edu        panic("Checker enabled but not compiled in!");
2162794Sktlim@umich.edu#endif // USE_CHECKER
2172316SN/A    }
2182316SN/A
2191858SN/A#if !FULL_SYSTEM
2202292SN/A    thread.resize(number_of_threads);
2212292SN/A    tids.resize(number_of_threads);
2221681SN/A#endif
2231681SN/A
2242325SN/A    // The stages also need their CPU pointer setup.  However this
2252325SN/A    // must be done at the upper level CPU because they have pointers
2262325SN/A    // to the upper level CPU, and not this FullO3CPU.
2271060SN/A
2282292SN/A    // Set up Pointers to the activeThreads list for each stage
2292292SN/A    fetch.setActiveThreads(&activeThreads);
2302292SN/A    decode.setActiveThreads(&activeThreads);
2312292SN/A    rename.setActiveThreads(&activeThreads);
2322292SN/A    iew.setActiveThreads(&activeThreads);
2332292SN/A    commit.setActiveThreads(&activeThreads);
2341060SN/A
2351060SN/A    // Give each of the stages the time buffer they will use.
2361060SN/A    fetch.setTimeBuffer(&timeBuffer);
2371060SN/A    decode.setTimeBuffer(&timeBuffer);
2381060SN/A    rename.setTimeBuffer(&timeBuffer);
2391060SN/A    iew.setTimeBuffer(&timeBuffer);
2401060SN/A    commit.setTimeBuffer(&timeBuffer);
2411060SN/A
2421060SN/A    // Also setup each of the stages' queues.
2431060SN/A    fetch.setFetchQueue(&fetchQueue);
2441060SN/A    decode.setFetchQueue(&fetchQueue);
2452292SN/A    commit.setFetchQueue(&fetchQueue);
2461060SN/A    decode.setDecodeQueue(&decodeQueue);
2471060SN/A    rename.setDecodeQueue(&decodeQueue);
2481060SN/A    rename.setRenameQueue(&renameQueue);
2491060SN/A    iew.setRenameQueue(&renameQueue);
2501060SN/A    iew.setIEWQueue(&iewQueue);
2511060SN/A    commit.setIEWQueue(&iewQueue);
2521060SN/A    commit.setRenameQueue(&renameQueue);
2531060SN/A
2542292SN/A    commit.setIEWStage(&iew);
2552292SN/A    rename.setIEWStage(&iew);
2562292SN/A    rename.setCommitStage(&commit);
2572292SN/A
2582292SN/A#if !FULL_SYSTEM
2592307SN/A    int active_threads = params->workload.size();
2602831Sksewell@umich.edu
2612831Sksewell@umich.edu    if (active_threads > Impl::MaxThreads) {
2622831Sksewell@umich.edu        panic("Workload Size too large. Increase the 'MaxThreads'"
2632831Sksewell@umich.edu              "constant in your O3CPU impl. file (e.g. o3/alpha/impl.hh) or "
2642831Sksewell@umich.edu              "edit your workload size.");
2652831Sksewell@umich.edu    }
2662292SN/A#else
2672307SN/A    int active_threads = 1;
2682292SN/A#endif
2692292SN/A
2702316SN/A    //Make Sure That this a Valid Architeture
2712292SN/A    assert(params->numPhysIntRegs   >= numThreads * TheISA::NumIntRegs);
2722292SN/A    assert(params->numPhysFloatRegs >= numThreads * TheISA::NumFloatRegs);
2732292SN/A
2742292SN/A    rename.setScoreboard(&scoreboard);
2752292SN/A    iew.setScoreboard(&scoreboard);
2762292SN/A
2771060SN/A    // Setup the rename map for whichever stages need it.
2782292SN/A    PhysRegIndex lreg_idx = 0;
2792292SN/A    PhysRegIndex freg_idx = params->numPhysIntRegs; //Index to 1 after int regs
2801060SN/A
2812292SN/A    for (int tid=0; tid < numThreads; tid++) {
2822307SN/A        bool bindRegs = (tid <= active_threads - 1);
2832292SN/A
2842292SN/A        commitRenameMap[tid].init(TheISA::NumIntRegs,
2852292SN/A                                  params->numPhysIntRegs,
2862325SN/A                                  lreg_idx,            //Index for Logical. Regs
2872292SN/A
2882292SN/A                                  TheISA::NumFloatRegs,
2892292SN/A                                  params->numPhysFloatRegs,
2902325SN/A                                  freg_idx,            //Index for Float Regs
2912292SN/A
2922292SN/A                                  TheISA::NumMiscRegs,
2932292SN/A
2942292SN/A                                  TheISA::ZeroReg,
2952292SN/A                                  TheISA::ZeroReg,
2962292SN/A
2972292SN/A                                  tid,
2982292SN/A                                  false);
2992292SN/A
3002292SN/A        renameMap[tid].init(TheISA::NumIntRegs,
3012292SN/A                            params->numPhysIntRegs,
3022325SN/A                            lreg_idx,                  //Index for Logical. Regs
3032292SN/A
3042292SN/A                            TheISA::NumFloatRegs,
3052292SN/A                            params->numPhysFloatRegs,
3062325SN/A                            freg_idx,                  //Index for Float Regs
3072292SN/A
3082292SN/A                            TheISA::NumMiscRegs,
3092292SN/A
3102292SN/A                            TheISA::ZeroReg,
3112292SN/A                            TheISA::ZeroReg,
3122292SN/A
3132292SN/A                            tid,
3142292SN/A                            bindRegs);
3153221Sktlim@umich.edu
3163221Sktlim@umich.edu        activateThreadEvent[tid].init(tid, this);
3173221Sktlim@umich.edu        deallocateContextEvent[tid].init(tid, this);
3182292SN/A    }
3192292SN/A
3202292SN/A    rename.setRenameMap(renameMap);
3212292SN/A    commit.setRenameMap(commitRenameMap);
3222292SN/A
3232292SN/A    // Give renameMap & rename stage access to the freeList;
3242292SN/A    for (int i=0; i < numThreads; i++) {
3252292SN/A        renameMap[i].setFreeList(&freeList);
3262292SN/A    }
3271060SN/A    rename.setFreeList(&freeList);
3282292SN/A
3291060SN/A    // Setup the ROB for whichever stages need it.
3301060SN/A    commit.setROB(&rob);
3312292SN/A
3322292SN/A    lastRunningCycle = curTick;
3332292SN/A
3342829Sksewell@umich.edu    lastActivatedCycle = -1;
3352829Sksewell@umich.edu
3363093Sksewell@umich.edu    // Give renameMap & rename stage access to the freeList;
3373093Sksewell@umich.edu    //for (int i=0; i < numThreads; i++) {
3383093Sksewell@umich.edu        //globalSeqNum[i] = 1;
3393093Sksewell@umich.edu        //}
3403093Sksewell@umich.edu
3412292SN/A    contextSwitch = false;
3421060SN/A}
3431060SN/A
3441060SN/Atemplate <class Impl>
3451755SN/AFullO3CPU<Impl>::~FullO3CPU()
3461060SN/A{
3471060SN/A}
3481060SN/A
3491060SN/Atemplate <class Impl>
3501060SN/Avoid
3511755SN/AFullO3CPU<Impl>::fullCPURegStats()
3521062SN/A{
3532733Sktlim@umich.edu    BaseO3CPU::regStats();
3542292SN/A
3552733Sktlim@umich.edu    // Register any of the O3CPU's stats here.
3562292SN/A    timesIdled
3572292SN/A        .name(name() + ".timesIdled")
3582292SN/A        .desc("Number of times that the entire CPU went into an idle state and"
3592292SN/A              " unscheduled itself")
3602292SN/A        .prereq(timesIdled);
3612292SN/A
3622292SN/A    idleCycles
3632292SN/A        .name(name() + ".idleCycles")
3642292SN/A        .desc("Total number of cycles that the CPU has spent unscheduled due "
3652292SN/A              "to idling")
3662292SN/A        .prereq(idleCycles);
3672292SN/A
3682292SN/A    // Number of Instructions simulated
3692292SN/A    // --------------------------------
3702292SN/A    // Should probably be in Base CPU but need templated
3712292SN/A    // MaxThreads so put in here instead
3722292SN/A    committedInsts
3732292SN/A        .init(numThreads)
3742292SN/A        .name(name() + ".committedInsts")
3752292SN/A        .desc("Number of Instructions Simulated");
3762292SN/A
3772292SN/A    totalCommittedInsts
3782292SN/A        .name(name() + ".committedInsts_total")
3792292SN/A        .desc("Number of Instructions Simulated");
3802292SN/A
3812292SN/A    cpi
3822292SN/A        .name(name() + ".cpi")
3832292SN/A        .desc("CPI: Cycles Per Instruction")
3842292SN/A        .precision(6);
3852292SN/A    cpi = simTicks / committedInsts;
3862292SN/A
3872292SN/A    totalCpi
3882292SN/A        .name(name() + ".cpi_total")
3892292SN/A        .desc("CPI: Total CPI of All Threads")
3902292SN/A        .precision(6);
3912292SN/A    totalCpi = simTicks / totalCommittedInsts;
3922292SN/A
3932292SN/A    ipc
3942292SN/A        .name(name() + ".ipc")
3952292SN/A        .desc("IPC: Instructions Per Cycle")
3962292SN/A        .precision(6);
3972292SN/A    ipc =  committedInsts / simTicks;
3982292SN/A
3992292SN/A    totalIpc
4002292SN/A        .name(name() + ".ipc_total")
4012292SN/A        .desc("IPC: Total IPC of All Threads")
4022292SN/A        .precision(6);
4032292SN/A    totalIpc =  totalCommittedInsts / simTicks;
4042292SN/A
4051062SN/A}
4061062SN/A
4071062SN/Atemplate <class Impl>
4082871Sktlim@umich.eduPort *
4092871Sktlim@umich.eduFullO3CPU<Impl>::getPort(const std::string &if_name, int idx)
4102871Sktlim@umich.edu{
4112871Sktlim@umich.edu    if (if_name == "dcache_port")
4122871Sktlim@umich.edu        return iew.getDcachePort();
4132871Sktlim@umich.edu    else if (if_name == "icache_port")
4142871Sktlim@umich.edu        return fetch.getIcachePort();
4152871Sktlim@umich.edu    else
4162871Sktlim@umich.edu        panic("No Such Port\n");
4172871Sktlim@umich.edu}
4182871Sktlim@umich.edu
4192871Sktlim@umich.edutemplate <class Impl>
4201062SN/Avoid
4211755SN/AFullO3CPU<Impl>::tick()
4221060SN/A{
4232733Sktlim@umich.edu    DPRINTF(O3CPU, "\n\nFullO3CPU: Ticking main, FullO3CPU.\n");
4241060SN/A
4252292SN/A    ++numCycles;
4262292SN/A
4272325SN/A//    activity = false;
4282292SN/A
4292292SN/A    //Tick each of the stages
4301060SN/A    fetch.tick();
4311060SN/A
4321060SN/A    decode.tick();
4331060SN/A
4341060SN/A    rename.tick();
4351060SN/A
4361060SN/A    iew.tick();
4371060SN/A
4381060SN/A    commit.tick();
4391060SN/A
4402292SN/A#if !FULL_SYSTEM
4412292SN/A    doContextSwitch();
4422292SN/A#endif
4432292SN/A
4442292SN/A    // Now advance the time buffers
4451060SN/A    timeBuffer.advance();
4461060SN/A
4471060SN/A    fetchQueue.advance();
4481060SN/A    decodeQueue.advance();
4491060SN/A    renameQueue.advance();
4501060SN/A    iewQueue.advance();
4511060SN/A
4522325SN/A    activityRec.advance();
4532292SN/A
4542292SN/A    if (removeInstsThisCycle) {
4552292SN/A        cleanUpRemovedInsts();
4562292SN/A    }
4572292SN/A
4582325SN/A    if (!tickEvent.scheduled()) {
4592867Sktlim@umich.edu        if (_status == SwitchedOut ||
4602905Sktlim@umich.edu            getState() == SimObject::Drained) {
4613226Sktlim@umich.edu            DPRINTF(O3CPU, "Switched out!\n");
4622325SN/A            // increment stat
4632325SN/A            lastRunningCycle = curTick;
4643221Sktlim@umich.edu        } else if (!activityRec.active() || _status == Idle) {
4653226Sktlim@umich.edu            DPRINTF(O3CPU, "Idle!\n");
4662325SN/A            lastRunningCycle = curTick;
4672325SN/A            timesIdled++;
4682325SN/A        } else {
4692325SN/A            tickEvent.schedule(curTick + cycles(1));
4703226Sktlim@umich.edu            DPRINTF(O3CPU, "Scheduling next tick!\n");
4712325SN/A        }
4722292SN/A    }
4732292SN/A
4742292SN/A#if !FULL_SYSTEM
4752292SN/A    updateThreadPriority();
4762292SN/A#endif
4772292SN/A
4781060SN/A}
4791060SN/A
4801060SN/Atemplate <class Impl>
4811060SN/Avoid
4821755SN/AFullO3CPU<Impl>::init()
4831060SN/A{
4842307SN/A    if (!deferRegistration) {
4852680Sktlim@umich.edu        registerThreadContexts();
4862292SN/A    }
4871060SN/A
4882292SN/A    // Set inSyscall so that the CPU doesn't squash when initially
4892292SN/A    // setting up registers.
4902292SN/A    for (int i = 0; i < number_of_threads; ++i)
4912292SN/A        thread[i]->inSyscall = true;
4922292SN/A
4932292SN/A    for (int tid=0; tid < number_of_threads; tid++) {
4941858SN/A#if FULL_SYSTEM
4952680Sktlim@umich.edu        ThreadContext *src_tc = threadContexts[tid];
4961681SN/A#else
4972680Sktlim@umich.edu        ThreadContext *src_tc = thread[tid]->getTC();
4981681SN/A#endif
4992292SN/A        // Threads start in the Suspended State
5002680Sktlim@umich.edu        if (src_tc->status() != ThreadContext::Suspended) {
5012292SN/A            continue;
5021060SN/A        }
5031060SN/A
5042292SN/A#if FULL_SYSTEM
5052680Sktlim@umich.edu        TheISA::initCPU(src_tc, src_tc->readCpuId());
5062292SN/A#endif
5072292SN/A    }
5082292SN/A
5092292SN/A    // Clear inSyscall.
5102292SN/A    for (int i = 0; i < number_of_threads; ++i)
5112292SN/A        thread[i]->inSyscall = false;
5122292SN/A
5132316SN/A    // Initialize stages.
5142292SN/A    fetch.initStage();
5152292SN/A    iew.initStage();
5162292SN/A    rename.initStage();
5172292SN/A    commit.initStage();
5182292SN/A
5192292SN/A    commit.setThreads(thread);
5202292SN/A}
5212292SN/A
5222292SN/Atemplate <class Impl>
5232292SN/Avoid
5242875Sksewell@umich.eduFullO3CPU<Impl>::activateThread(unsigned tid)
5252875Sksewell@umich.edu{
5262875Sksewell@umich.edu    list<unsigned>::iterator isActive = find(
5272875Sksewell@umich.edu        activeThreads.begin(), activeThreads.end(), tid);
5282875Sksewell@umich.edu
5293226Sktlim@umich.edu    DPRINTF(O3CPU, "[tid:%i]: Calling activate thread.\n", tid);
5303226Sktlim@umich.edu
5312875Sksewell@umich.edu    if (isActive == activeThreads.end()) {
5322875Sksewell@umich.edu        DPRINTF(O3CPU, "[tid:%i]: Adding to active threads list\n",
5332875Sksewell@umich.edu                tid);
5342875Sksewell@umich.edu
5352875Sksewell@umich.edu        activeThreads.push_back(tid);
5362875Sksewell@umich.edu    }
5372875Sksewell@umich.edu}
5382875Sksewell@umich.edu
5392875Sksewell@umich.edutemplate <class Impl>
5402875Sksewell@umich.eduvoid
5412875Sksewell@umich.eduFullO3CPU<Impl>::deactivateThread(unsigned tid)
5422875Sksewell@umich.edu{
5432875Sksewell@umich.edu    //Remove From Active List, if Active
5442875Sksewell@umich.edu    list<unsigned>::iterator thread_it =
5452875Sksewell@umich.edu        find(activeThreads.begin(), activeThreads.end(), tid);
5462875Sksewell@umich.edu
5473226Sktlim@umich.edu    DPRINTF(O3CPU, "[tid:%i]: Calling deactivate thread.\n", tid);
5483226Sktlim@umich.edu
5492875Sksewell@umich.edu    if (thread_it != activeThreads.end()) {
5502875Sksewell@umich.edu        DPRINTF(O3CPU,"[tid:%i]: Removing from active threads list\n",
5512875Sksewell@umich.edu                tid);
5522875Sksewell@umich.edu        activeThreads.erase(thread_it);
5532875Sksewell@umich.edu    }
5542875Sksewell@umich.edu}
5552875Sksewell@umich.edu
5562875Sksewell@umich.edutemplate <class Impl>
5572875Sksewell@umich.eduvoid
5582875Sksewell@umich.eduFullO3CPU<Impl>::activateContext(int tid, int delay)
5592875Sksewell@umich.edu{
5603686Sktlim@umich.edu#if FULL_SYSTEM
5613686Sktlim@umich.edu    // Connect the ThreadContext's memory ports (Functional/Virtual
5623686Sktlim@umich.edu    // Ports)
5633686Sktlim@umich.edu    threadContexts[tid]->connectMemPorts();
5643686Sktlim@umich.edu#endif
5653686Sktlim@umich.edu
5662875Sksewell@umich.edu    // Needs to set each stage to running as well.
5672875Sksewell@umich.edu    if (delay){
5682875Sksewell@umich.edu        DPRINTF(O3CPU, "[tid:%i]: Scheduling thread context to activate "
5692875Sksewell@umich.edu                "on cycle %d\n", tid, curTick + cycles(delay));
5702875Sksewell@umich.edu        scheduleActivateThreadEvent(tid, delay);
5712875Sksewell@umich.edu    } else {
5722875Sksewell@umich.edu        activateThread(tid);
5732875Sksewell@umich.edu    }
5742875Sksewell@umich.edu
5753221Sktlim@umich.edu    if (lastActivatedCycle < curTick) {
5762875Sksewell@umich.edu        scheduleTickEvent(delay);
5772875Sksewell@umich.edu
5782875Sksewell@umich.edu        // Be sure to signal that there's some activity so the CPU doesn't
5792875Sksewell@umich.edu        // deschedule itself.
5802875Sksewell@umich.edu        activityRec.activity();
5812875Sksewell@umich.edu        fetch.wakeFromQuiesce();
5822875Sksewell@umich.edu
5832875Sksewell@umich.edu        lastActivatedCycle = curTick;
5842875Sksewell@umich.edu
5852875Sksewell@umich.edu        _status = Running;
5862875Sksewell@umich.edu    }
5872875Sksewell@umich.edu}
5882875Sksewell@umich.edu
5892875Sksewell@umich.edutemplate <class Impl>
5903221Sktlim@umich.edubool
5913221Sktlim@umich.eduFullO3CPU<Impl>::deallocateContext(int tid, bool remove, int delay)
5922875Sksewell@umich.edu{
5932875Sksewell@umich.edu    // Schedule removal of thread data from CPU
5942875Sksewell@umich.edu    if (delay){
5952875Sksewell@umich.edu        DPRINTF(O3CPU, "[tid:%i]: Scheduling thread context to deallocate "
5962875Sksewell@umich.edu                "on cycle %d\n", tid, curTick + cycles(delay));
5973221Sktlim@umich.edu        scheduleDeallocateContextEvent(tid, remove, delay);
5983221Sktlim@umich.edu        return false;
5992875Sksewell@umich.edu    } else {
6002875Sksewell@umich.edu        deactivateThread(tid);
6013221Sktlim@umich.edu        if (remove)
6023221Sktlim@umich.edu            removeThread(tid);
6033221Sktlim@umich.edu        return true;
6042875Sksewell@umich.edu    }
6052875Sksewell@umich.edu}
6062875Sksewell@umich.edu
6072875Sksewell@umich.edutemplate <class Impl>
6082875Sksewell@umich.eduvoid
6092875Sksewell@umich.eduFullO3CPU<Impl>::suspendContext(int tid)
6102875Sksewell@umich.edu{
6112875Sksewell@umich.edu    DPRINTF(O3CPU,"[tid: %i]: Suspending Thread Context.\n", tid);
6123221Sktlim@umich.edu    bool deallocated = deallocateContext(tid, false, 1);
6133221Sktlim@umich.edu    // If this was the last thread then unschedule the tick event.
6143859Sbinkertn@umich.edu    if (activeThreads.size() == 1 && !deallocated ||
6153859Sbinkertn@umich.edu        activeThreads.size() == 0)
6162910Sksewell@umich.edu        unscheduleTickEvent();
6172875Sksewell@umich.edu    _status = Idle;
6182875Sksewell@umich.edu}
6192875Sksewell@umich.edu
6202875Sksewell@umich.edutemplate <class Impl>
6212875Sksewell@umich.eduvoid
6222875Sksewell@umich.eduFullO3CPU<Impl>::haltContext(int tid)
6232875Sksewell@umich.edu{
6242910Sksewell@umich.edu    //For now, this is the same as deallocate
6252910Sksewell@umich.edu    DPRINTF(O3CPU,"[tid:%i]: Halt Context called. Deallocating", tid);
6263221Sktlim@umich.edu    deallocateContext(tid, true, 1);
6272875Sksewell@umich.edu}
6282875Sksewell@umich.edu
6292875Sksewell@umich.edutemplate <class Impl>
6302875Sksewell@umich.eduvoid
6312292SN/AFullO3CPU<Impl>::insertThread(unsigned tid)
6322292SN/A{
6332847Sksewell@umich.edu    DPRINTF(O3CPU,"[tid:%i] Initializing thread into CPU");
6342292SN/A    // Will change now that the PC and thread state is internal to the CPU
6352683Sktlim@umich.edu    // and not in the ThreadContext.
6362292SN/A#if FULL_SYSTEM
6372680Sktlim@umich.edu    ThreadContext *src_tc = system->threadContexts[tid];
6382292SN/A#else
6392847Sksewell@umich.edu    ThreadContext *src_tc = tcBase(tid);
6402292SN/A#endif
6412292SN/A
6422292SN/A    //Bind Int Regs to Rename Map
6432292SN/A    for (int ireg = 0; ireg < TheISA::NumIntRegs; ireg++) {
6442292SN/A        PhysRegIndex phys_reg = freeList.getIntReg();
6452292SN/A
6462292SN/A        renameMap[tid].setEntry(ireg,phys_reg);
6472292SN/A        scoreboard.setReg(phys_reg);
6482292SN/A    }
6492292SN/A
6502292SN/A    //Bind Float Regs to Rename Map
6512292SN/A    for (int freg = 0; freg < TheISA::NumFloatRegs; freg++) {
6522292SN/A        PhysRegIndex phys_reg = freeList.getFloatReg();
6532292SN/A
6542292SN/A        renameMap[tid].setEntry(freg,phys_reg);
6552292SN/A        scoreboard.setReg(phys_reg);
6562292SN/A    }
6572292SN/A
6582292SN/A    //Copy Thread Data Into RegFile
6592847Sksewell@umich.edu    //this->copyFromTC(tid);
6602292SN/A
6612847Sksewell@umich.edu    //Set PC/NPC/NNPC
6622847Sksewell@umich.edu    setPC(src_tc->readPC(), tid);
6632847Sksewell@umich.edu    setNextPC(src_tc->readNextPC(), tid);
6642847Sksewell@umich.edu    setNextNPC(src_tc->readNextNPC(), tid);
6652292SN/A
6662680Sktlim@umich.edu    src_tc->setStatus(ThreadContext::Active);
6672292SN/A
6682292SN/A    activateContext(tid,1);
6692292SN/A
6702292SN/A    //Reset ROB/IQ/LSQ Entries
6712292SN/A    commit.rob->resetEntries();
6722292SN/A    iew.resetEntries();
6732292SN/A}
6742292SN/A
6752292SN/Atemplate <class Impl>
6762292SN/Avoid
6772292SN/AFullO3CPU<Impl>::removeThread(unsigned tid)
6782292SN/A{
6792877Sksewell@umich.edu    DPRINTF(O3CPU,"[tid:%i] Removing thread context from CPU.\n", tid);
6802847Sksewell@umich.edu
6812847Sksewell@umich.edu    // Copy Thread Data From RegFile
6822847Sksewell@umich.edu    // If thread is suspended, it might be re-allocated
6832847Sksewell@umich.edu    //this->copyToTC(tid);
6842847Sksewell@umich.edu
6852847Sksewell@umich.edu    // Unbind Int Regs from Rename Map
6862292SN/A    for (int ireg = 0; ireg < TheISA::NumIntRegs; ireg++) {
6872292SN/A        PhysRegIndex phys_reg = renameMap[tid].lookup(ireg);
6882292SN/A
6892292SN/A        scoreboard.unsetReg(phys_reg);
6902292SN/A        freeList.addReg(phys_reg);
6912292SN/A    }
6922292SN/A
6932847Sksewell@umich.edu    // Unbind Float Regs from Rename Map
6942292SN/A    for (int freg = 0; freg < TheISA::NumFloatRegs; freg++) {
6952292SN/A        PhysRegIndex phys_reg = renameMap[tid].lookup(freg);
6962292SN/A
6972292SN/A        scoreboard.unsetReg(phys_reg);
6982292SN/A        freeList.addReg(phys_reg);
6992292SN/A    }
7002292SN/A
7012847Sksewell@umich.edu    // Squash Throughout Pipeline
7022935Sksewell@umich.edu    InstSeqNum squash_seq_num = commit.rob->readHeadInst(tid)->seqNum;
7033795Sgblack@eecs.umich.edu    fetch.squash(0, sizeof(TheISA::MachInst), squash_seq_num, true, tid);
7042292SN/A    decode.squash(tid);
7052935Sksewell@umich.edu    rename.squash(squash_seq_num, tid);
7062875Sksewell@umich.edu    iew.squash(tid);
7072935Sksewell@umich.edu    commit.rob->squash(squash_seq_num, tid);
7082292SN/A
7092292SN/A    assert(iew.ldstQueue.getCount(tid) == 0);
7102292SN/A
7112847Sksewell@umich.edu    // Reset ROB/IQ/LSQ Entries
7123229Sktlim@umich.edu
7133229Sktlim@umich.edu    // Commented out for now.  This should be possible to do by
7143229Sktlim@umich.edu    // telling all the pipeline stages to drain first, and then
7153229Sktlim@umich.edu    // checking until the drain completes.  Once the pipeline is
7163229Sktlim@umich.edu    // drained, call resetEntries(). - 10-09-06 ktlim
7173229Sktlim@umich.edu/*
7182292SN/A    if (activeThreads.size() >= 1) {
7192292SN/A        commit.rob->resetEntries();
7202292SN/A        iew.resetEntries();
7212292SN/A    }
7223229Sktlim@umich.edu*/
7232292SN/A}
7242292SN/A
7252292SN/A
7262292SN/Atemplate <class Impl>
7272292SN/Avoid
7282292SN/AFullO3CPU<Impl>::activateWhenReady(int tid)
7292292SN/A{
7302733Sktlim@umich.edu    DPRINTF(O3CPU,"[tid:%i]: Checking if resources are available for incoming"
7312292SN/A            "(e.g. PhysRegs/ROB/IQ/LSQ) \n",
7322292SN/A            tid);
7332292SN/A
7342292SN/A    bool ready = true;
7352292SN/A
7362292SN/A    if (freeList.numFreeIntRegs() >= TheISA::NumIntRegs) {
7372733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7382292SN/A                "Phys. Int. Regs.\n",
7392292SN/A                tid);
7402292SN/A        ready = false;
7412292SN/A    } else if (freeList.numFreeFloatRegs() >= TheISA::NumFloatRegs) {
7422733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7432292SN/A                "Phys. Float. Regs.\n",
7442292SN/A                tid);
7452292SN/A        ready = false;
7462292SN/A    } else if (commit.rob->numFreeEntries() >=
7472292SN/A               commit.rob->entryAmount(activeThreads.size() + 1)) {
7482733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7492292SN/A                "ROB entries.\n",
7502292SN/A                tid);
7512292SN/A        ready = false;
7522292SN/A    } else if (iew.instQueue.numFreeEntries() >=
7532292SN/A               iew.instQueue.entryAmount(activeThreads.size() + 1)) {
7542733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7552292SN/A                "IQ entries.\n",
7562292SN/A                tid);
7572292SN/A        ready = false;
7582292SN/A    } else if (iew.ldstQueue.numFreeEntries() >=
7592292SN/A               iew.ldstQueue.entryAmount(activeThreads.size() + 1)) {
7602733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7612292SN/A                "LSQ entries.\n",
7622292SN/A                tid);
7632292SN/A        ready = false;
7642292SN/A    }
7652292SN/A
7662292SN/A    if (ready) {
7672292SN/A        insertThread(tid);
7682292SN/A
7692292SN/A        contextSwitch = false;
7702292SN/A
7712292SN/A        cpuWaitList.remove(tid);
7722292SN/A    } else {
7732292SN/A        suspendContext(tid);
7742292SN/A
7752292SN/A        //blocks fetch
7762292SN/A        contextSwitch = true;
7772292SN/A
7782875Sksewell@umich.edu        //@todo: dont always add to waitlist
7792292SN/A        //do waitlist
7802292SN/A        cpuWaitList.push_back(tid);
7811060SN/A    }
7821060SN/A}
7831060SN/A
7841060SN/Atemplate <class Impl>
7852852Sktlim@umich.eduvoid
7862864Sktlim@umich.eduFullO3CPU<Impl>::serialize(std::ostream &os)
7872864Sktlim@umich.edu{
7882918Sktlim@umich.edu    SimObject::State so_state = SimObject::getState();
7892918Sktlim@umich.edu    SERIALIZE_ENUM(so_state);
7902864Sktlim@umich.edu    BaseCPU::serialize(os);
7912864Sktlim@umich.edu    nameOut(os, csprintf("%s.tickEvent", name()));
7922864Sktlim@umich.edu    tickEvent.serialize(os);
7932864Sktlim@umich.edu
7942864Sktlim@umich.edu    // Use SimpleThread's ability to checkpoint to make it easier to
7952864Sktlim@umich.edu    // write out the registers.  Also make this static so it doesn't
7962864Sktlim@umich.edu    // get instantiated multiple times (causes a panic in statistics).
7972864Sktlim@umich.edu    static SimpleThread temp;
7982864Sktlim@umich.edu
7992864Sktlim@umich.edu    for (int i = 0; i < thread.size(); i++) {
8002864Sktlim@umich.edu        nameOut(os, csprintf("%s.xc.%i", name(), i));
8012864Sktlim@umich.edu        temp.copyTC(thread[i]->getTC());
8022864Sktlim@umich.edu        temp.serialize(os);
8032864Sktlim@umich.edu    }
8042864Sktlim@umich.edu}
8052864Sktlim@umich.edu
8062864Sktlim@umich.edutemplate <class Impl>
8072864Sktlim@umich.eduvoid
8082864Sktlim@umich.eduFullO3CPU<Impl>::unserialize(Checkpoint *cp, const std::string &section)
8092864Sktlim@umich.edu{
8102918Sktlim@umich.edu    SimObject::State so_state;
8112918Sktlim@umich.edu    UNSERIALIZE_ENUM(so_state);
8122864Sktlim@umich.edu    BaseCPU::unserialize(cp, section);
8132864Sktlim@umich.edu    tickEvent.unserialize(cp, csprintf("%s.tickEvent", section));
8142864Sktlim@umich.edu
8152864Sktlim@umich.edu    // Use SimpleThread's ability to checkpoint to make it easier to
8162864Sktlim@umich.edu    // read in the registers.  Also make this static so it doesn't
8172864Sktlim@umich.edu    // get instantiated multiple times (causes a panic in statistics).
8182864Sktlim@umich.edu    static SimpleThread temp;
8192864Sktlim@umich.edu
8202864Sktlim@umich.edu    for (int i = 0; i < thread.size(); i++) {
8212864Sktlim@umich.edu        temp.copyTC(thread[i]->getTC());
8222864Sktlim@umich.edu        temp.unserialize(cp, csprintf("%s.xc.%i", section, i));
8232864Sktlim@umich.edu        thread[i]->getTC()->copyArchRegs(temp.getTC());
8242864Sktlim@umich.edu    }
8252864Sktlim@umich.edu}
8262864Sktlim@umich.edu
8272864Sktlim@umich.edutemplate <class Impl>
8282905Sktlim@umich.eduunsigned int
8292843Sktlim@umich.eduFullO3CPU<Impl>::drain(Event *drain_event)
8301060SN/A{
8313125Sktlim@umich.edu    DPRINTF(O3CPU, "Switching out\n");
8323512Sktlim@umich.edu
8333512Sktlim@umich.edu    // If the CPU isn't doing anything, then return immediately.
8343512Sktlim@umich.edu    if (_status == Idle || _status == SwitchedOut) {
8353512Sktlim@umich.edu        return 0;
8363512Sktlim@umich.edu    }
8373512Sktlim@umich.edu
8382843Sktlim@umich.edu    drainCount = 0;
8392843Sktlim@umich.edu    fetch.drain();
8402843Sktlim@umich.edu    decode.drain();
8412843Sktlim@umich.edu    rename.drain();
8422843Sktlim@umich.edu    iew.drain();
8432843Sktlim@umich.edu    commit.drain();
8442325SN/A
8452325SN/A    // Wake the CPU and record activity so everything can drain out if
8462863Sktlim@umich.edu    // the CPU was not able to immediately drain.
8472905Sktlim@umich.edu    if (getState() != SimObject::Drained) {
8482864Sktlim@umich.edu        // A bit of a hack...set the drainEvent after all the drain()
8492864Sktlim@umich.edu        // calls have been made, that way if all of the stages drain
8502864Sktlim@umich.edu        // immediately, the signalDrained() function knows not to call
8512864Sktlim@umich.edu        // process on the drain event.
8522864Sktlim@umich.edu        drainEvent = drain_event;
8532843Sktlim@umich.edu
8542863Sktlim@umich.edu        wakeCPU();
8552863Sktlim@umich.edu        activityRec.activity();
8562852Sktlim@umich.edu
8572905Sktlim@umich.edu        return 1;
8582863Sktlim@umich.edu    } else {
8592905Sktlim@umich.edu        return 0;
8602863Sktlim@umich.edu    }
8612316SN/A}
8622310SN/A
8632316SN/Atemplate <class Impl>
8642316SN/Avoid
8652843Sktlim@umich.eduFullO3CPU<Impl>::resume()
8662316SN/A{
8672843Sktlim@umich.edu    fetch.resume();
8682843Sktlim@umich.edu    decode.resume();
8692843Sktlim@umich.edu    rename.resume();
8702843Sktlim@umich.edu    iew.resume();
8712843Sktlim@umich.edu    commit.resume();
8722316SN/A
8732905Sktlim@umich.edu    changeState(SimObject::Running);
8742905Sktlim@umich.edu
8752864Sktlim@umich.edu    if (_status == SwitchedOut || _status == Idle)
8762864Sktlim@umich.edu        return;
8772864Sktlim@umich.edu
8783319Shsul@eecs.umich.edu#if FULL_SYSTEM
8793319Shsul@eecs.umich.edu    assert(system->getMemoryMode() == System::Timing);
8803319Shsul@eecs.umich.edu#endif
8813319Shsul@eecs.umich.edu
8822843Sktlim@umich.edu    if (!tickEvent.scheduled())
8832843Sktlim@umich.edu        tickEvent.schedule(curTick);
8842843Sktlim@umich.edu    _status = Running;
8852843Sktlim@umich.edu}
8862316SN/A
8872843Sktlim@umich.edutemplate <class Impl>
8882843Sktlim@umich.eduvoid
8892843Sktlim@umich.eduFullO3CPU<Impl>::signalDrained()
8902843Sktlim@umich.edu{
8912843Sktlim@umich.edu    if (++drainCount == NumStages) {
8922316SN/A        if (tickEvent.scheduled())
8932316SN/A            tickEvent.squash();
8942863Sktlim@umich.edu
8952905Sktlim@umich.edu        changeState(SimObject::Drained);
8962863Sktlim@umich.edu
8973126Sktlim@umich.edu        BaseCPU::switchOut();
8983126Sktlim@umich.edu
8992863Sktlim@umich.edu        if (drainEvent) {
9002863Sktlim@umich.edu            drainEvent->process();
9012863Sktlim@umich.edu            drainEvent = NULL;
9022863Sktlim@umich.edu        }
9032310SN/A    }
9042843Sktlim@umich.edu    assert(drainCount <= 5);
9052843Sktlim@umich.edu}
9062843Sktlim@umich.edu
9072843Sktlim@umich.edutemplate <class Impl>
9082843Sktlim@umich.eduvoid
9092843Sktlim@umich.eduFullO3CPU<Impl>::switchOut()
9102843Sktlim@umich.edu{
9112843Sktlim@umich.edu    fetch.switchOut();
9122843Sktlim@umich.edu    rename.switchOut();
9132325SN/A    iew.switchOut();
9142843Sktlim@umich.edu    commit.switchOut();
9152843Sktlim@umich.edu    instList.clear();
9162843Sktlim@umich.edu    while (!removeList.empty()) {
9172843Sktlim@umich.edu        removeList.pop();
9182843Sktlim@umich.edu    }
9192843Sktlim@umich.edu
9202843Sktlim@umich.edu    _status = SwitchedOut;
9212843Sktlim@umich.edu#if USE_CHECKER
9222843Sktlim@umich.edu    if (checker)
9232843Sktlim@umich.edu        checker->switchOut();
9242843Sktlim@umich.edu#endif
9253126Sktlim@umich.edu    if (tickEvent.scheduled())
9263126Sktlim@umich.edu        tickEvent.squash();
9271060SN/A}
9281060SN/A
9291060SN/Atemplate <class Impl>
9301060SN/Avoid
9311755SN/AFullO3CPU<Impl>::takeOverFrom(BaseCPU *oldCPU)
9321060SN/A{
9332325SN/A    // Flush out any old data from the time buffers.
9342873Sktlim@umich.edu    for (int i = 0; i < timeBuffer.getSize(); ++i) {
9352307SN/A        timeBuffer.advance();
9362307SN/A        fetchQueue.advance();
9372307SN/A        decodeQueue.advance();
9382307SN/A        renameQueue.advance();
9392307SN/A        iewQueue.advance();
9402307SN/A    }
9412307SN/A
9422325SN/A    activityRec.reset();
9432307SN/A
9441060SN/A    BaseCPU::takeOverFrom(oldCPU);
9451060SN/A
9462307SN/A    fetch.takeOverFrom();
9472307SN/A    decode.takeOverFrom();
9482307SN/A    rename.takeOverFrom();
9492307SN/A    iew.takeOverFrom();
9502307SN/A    commit.takeOverFrom();
9512307SN/A
9521060SN/A    assert(!tickEvent.scheduled());
9531060SN/A
9542325SN/A    // @todo: Figure out how to properly select the tid to put onto
9552325SN/A    // the active threads list.
9562307SN/A    int tid = 0;
9572307SN/A
9582307SN/A    list<unsigned>::iterator isActive = find(
9592307SN/A        activeThreads.begin(), activeThreads.end(), tid);
9602307SN/A
9612307SN/A    if (isActive == activeThreads.end()) {
9622325SN/A        //May Need to Re-code this if the delay variable is the delay
9632325SN/A        //needed for thread to activate
9642733Sktlim@umich.edu        DPRINTF(O3CPU, "Adding Thread %i to active threads list\n",
9652307SN/A                tid);
9662307SN/A
9672307SN/A        activeThreads.push_back(tid);
9682307SN/A    }
9692307SN/A
9702325SN/A    // Set all statuses to active, schedule the CPU's tick event.
9712307SN/A    // @todo: Fix up statuses so this is handled properly
9722680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
9732680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
9742680Sktlim@umich.edu        if (tc->status() == ThreadContext::Active && _status != Running) {
9751681SN/A            _status = Running;
9761681SN/A            tickEvent.schedule(curTick);
9771681SN/A        }
9781060SN/A    }
9792307SN/A    if (!tickEvent.scheduled())
9802307SN/A        tickEvent.schedule(curTick);
9813221Sktlim@umich.edu
9823221Sktlim@umich.edu    Port *peer;
9833221Sktlim@umich.edu    Port *icachePort = fetch.getIcachePort();
9843221Sktlim@umich.edu    if (icachePort->getPeer() == NULL) {
9853227Sktlim@umich.edu        peer = oldCPU->getPort("icache_port")->getPeer();
9863221Sktlim@umich.edu        icachePort->setPeer(peer);
9873221Sktlim@umich.edu    } else {
9883221Sktlim@umich.edu        peer = icachePort->getPeer();
9893221Sktlim@umich.edu    }
9903221Sktlim@umich.edu    peer->setPeer(icachePort);
9913221Sktlim@umich.edu
9923221Sktlim@umich.edu    Port *dcachePort = iew.getDcachePort();
9933221Sktlim@umich.edu    if (dcachePort->getPeer() == NULL) {
9943227Sktlim@umich.edu        peer = oldCPU->getPort("dcache_port")->getPeer();
9953221Sktlim@umich.edu        dcachePort->setPeer(peer);
9963221Sktlim@umich.edu    } else {
9973221Sktlim@umich.edu        peer = dcachePort->getPeer();
9983221Sktlim@umich.edu    }
9993221Sktlim@umich.edu    peer->setPeer(dcachePort);
10001060SN/A}
10011060SN/A
10021060SN/Atemplate <class Impl>
10031060SN/Auint64_t
10041755SN/AFullO3CPU<Impl>::readIntReg(int reg_idx)
10051060SN/A{
10061060SN/A    return regFile.readIntReg(reg_idx);
10071060SN/A}
10081060SN/A
10091060SN/Atemplate <class Impl>
10102455SN/AFloatReg
10112455SN/AFullO3CPU<Impl>::readFloatReg(int reg_idx, int width)
10121060SN/A{
10132455SN/A    return regFile.readFloatReg(reg_idx, width);
10141060SN/A}
10151060SN/A
10161060SN/Atemplate <class Impl>
10172455SN/AFloatReg
10182455SN/AFullO3CPU<Impl>::readFloatReg(int reg_idx)
10191060SN/A{
10202455SN/A    return regFile.readFloatReg(reg_idx);
10211060SN/A}
10221060SN/A
10231060SN/Atemplate <class Impl>
10242455SN/AFloatRegBits
10252455SN/AFullO3CPU<Impl>::readFloatRegBits(int reg_idx, int width)
10261060SN/A{
10272455SN/A    return regFile.readFloatRegBits(reg_idx, width);
10282455SN/A}
10292455SN/A
10302455SN/Atemplate <class Impl>
10312455SN/AFloatRegBits
10322455SN/AFullO3CPU<Impl>::readFloatRegBits(int reg_idx)
10332455SN/A{
10342455SN/A    return regFile.readFloatRegBits(reg_idx);
10351060SN/A}
10361060SN/A
10371060SN/Atemplate <class Impl>
10381060SN/Avoid
10391755SN/AFullO3CPU<Impl>::setIntReg(int reg_idx, uint64_t val)
10401060SN/A{
10411060SN/A    regFile.setIntReg(reg_idx, val);
10421060SN/A}
10431060SN/A
10441060SN/Atemplate <class Impl>
10451060SN/Avoid
10462455SN/AFullO3CPU<Impl>::setFloatReg(int reg_idx, FloatReg val, int width)
10471060SN/A{
10482455SN/A    regFile.setFloatReg(reg_idx, val, width);
10491060SN/A}
10501060SN/A
10511060SN/Atemplate <class Impl>
10521060SN/Avoid
10532455SN/AFullO3CPU<Impl>::setFloatReg(int reg_idx, FloatReg val)
10541060SN/A{
10552455SN/A    regFile.setFloatReg(reg_idx, val);
10561060SN/A}
10571060SN/A
10581060SN/Atemplate <class Impl>
10591060SN/Avoid
10602455SN/AFullO3CPU<Impl>::setFloatRegBits(int reg_idx, FloatRegBits val, int width)
10611060SN/A{
10622455SN/A    regFile.setFloatRegBits(reg_idx, val, width);
10632455SN/A}
10642455SN/A
10652455SN/Atemplate <class Impl>
10662455SN/Avoid
10672455SN/AFullO3CPU<Impl>::setFloatRegBits(int reg_idx, FloatRegBits val)
10682455SN/A{
10692455SN/A    regFile.setFloatRegBits(reg_idx, val);
10701060SN/A}
10711060SN/A
10721060SN/Atemplate <class Impl>
10731060SN/Auint64_t
10742292SN/AFullO3CPU<Impl>::readArchIntReg(int reg_idx, unsigned tid)
10751060SN/A{
10762292SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(reg_idx);
10772292SN/A
10782292SN/A    return regFile.readIntReg(phys_reg);
10792292SN/A}
10802292SN/A
10812292SN/Atemplate <class Impl>
10822292SN/Afloat
10832292SN/AFullO3CPU<Impl>::readArchFloatRegSingle(int reg_idx, unsigned tid)
10842292SN/A{
10852307SN/A    int idx = reg_idx + TheISA::FP_Base_DepTag;
10862307SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
10872292SN/A
10882669Sktlim@umich.edu    return regFile.readFloatReg(phys_reg);
10892292SN/A}
10902292SN/A
10912292SN/Atemplate <class Impl>
10922292SN/Adouble
10932292SN/AFullO3CPU<Impl>::readArchFloatRegDouble(int reg_idx, unsigned tid)
10942292SN/A{
10952307SN/A    int idx = reg_idx + TheISA::FP_Base_DepTag;
10962307SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
10972292SN/A
10982669Sktlim@umich.edu    return regFile.readFloatReg(phys_reg, 64);
10992292SN/A}
11002292SN/A
11012292SN/Atemplate <class Impl>
11022292SN/Auint64_t
11032292SN/AFullO3CPU<Impl>::readArchFloatRegInt(int reg_idx, unsigned tid)
11042292SN/A{
11052307SN/A    int idx = reg_idx + TheISA::FP_Base_DepTag;
11062307SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11072292SN/A
11082669Sktlim@umich.edu    return regFile.readFloatRegBits(phys_reg);
11091060SN/A}
11101060SN/A
11111060SN/Atemplate <class Impl>
11121060SN/Avoid
11132292SN/AFullO3CPU<Impl>::setArchIntReg(int reg_idx, uint64_t val, unsigned tid)
11141060SN/A{
11152292SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(reg_idx);
11162292SN/A
11172292SN/A    regFile.setIntReg(phys_reg, val);
11181060SN/A}
11191060SN/A
11201060SN/Atemplate <class Impl>
11211060SN/Avoid
11222292SN/AFullO3CPU<Impl>::setArchFloatRegSingle(int reg_idx, float val, unsigned tid)
11231060SN/A{
11242918Sktlim@umich.edu    int idx = reg_idx + TheISA::FP_Base_DepTag;
11252918Sktlim@umich.edu    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11262292SN/A
11272669Sktlim@umich.edu    regFile.setFloatReg(phys_reg, val);
11281060SN/A}
11291060SN/A
11301060SN/Atemplate <class Impl>
11311060SN/Avoid
11322292SN/AFullO3CPU<Impl>::setArchFloatRegDouble(int reg_idx, double val, unsigned tid)
11331060SN/A{
11342918Sktlim@umich.edu    int idx = reg_idx + TheISA::FP_Base_DepTag;
11352918Sktlim@umich.edu    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11362292SN/A
11372669Sktlim@umich.edu    regFile.setFloatReg(phys_reg, val, 64);
11381060SN/A}
11391060SN/A
11401060SN/Atemplate <class Impl>
11411060SN/Avoid
11422292SN/AFullO3CPU<Impl>::setArchFloatRegInt(int reg_idx, uint64_t val, unsigned tid)
11431060SN/A{
11442918Sktlim@umich.edu    int idx = reg_idx + TheISA::FP_Base_DepTag;
11452918Sktlim@umich.edu    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11461060SN/A
11472669Sktlim@umich.edu    regFile.setFloatRegBits(phys_reg, val);
11482292SN/A}
11492292SN/A
11502292SN/Atemplate <class Impl>
11512292SN/Auint64_t
11522292SN/AFullO3CPU<Impl>::readPC(unsigned tid)
11532292SN/A{
11542292SN/A    return commit.readPC(tid);
11551060SN/A}
11561060SN/A
11571060SN/Atemplate <class Impl>
11581060SN/Avoid
11592292SN/AFullO3CPU<Impl>::setPC(Addr new_PC,unsigned tid)
11601060SN/A{
11612292SN/A    commit.setPC(new_PC, tid);
11622292SN/A}
11631060SN/A
11642292SN/Atemplate <class Impl>
11652292SN/Auint64_t
11662292SN/AFullO3CPU<Impl>::readNextPC(unsigned tid)
11672292SN/A{
11682292SN/A    return commit.readNextPC(tid);
11692292SN/A}
11701060SN/A
11712292SN/Atemplate <class Impl>
11722292SN/Avoid
11732292SN/AFullO3CPU<Impl>::setNextPC(uint64_t val,unsigned tid)
11742292SN/A{
11752292SN/A    commit.setNextPC(val, tid);
11762292SN/A}
11771060SN/A
11782756Sksewell@umich.edutemplate <class Impl>
11792756Sksewell@umich.eduuint64_t
11802756Sksewell@umich.eduFullO3CPU<Impl>::readNextNPC(unsigned tid)
11812756Sksewell@umich.edu{
11822756Sksewell@umich.edu    return commit.readNextNPC(tid);
11832756Sksewell@umich.edu}
11842756Sksewell@umich.edu
11852756Sksewell@umich.edutemplate <class Impl>
11862756Sksewell@umich.eduvoid
11872935Sksewell@umich.eduFullO3CPU<Impl>::setNextNPC(uint64_t val,unsigned tid)
11882756Sksewell@umich.edu{
11892756Sksewell@umich.edu    commit.setNextNPC(val, tid);
11902756Sksewell@umich.edu}
11912756Sksewell@umich.edu
11922292SN/Atemplate <class Impl>
11932292SN/Atypename FullO3CPU<Impl>::ListIt
11942292SN/AFullO3CPU<Impl>::addInst(DynInstPtr &inst)
11952292SN/A{
11962292SN/A    instList.push_back(inst);
11971060SN/A
11982292SN/A    return --(instList.end());
11992292SN/A}
12001060SN/A
12012292SN/Atemplate <class Impl>
12022292SN/Avoid
12032292SN/AFullO3CPU<Impl>::instDone(unsigned tid)
12042292SN/A{
12052292SN/A    // Keep an instruction count.
12062292SN/A    thread[tid]->numInst++;
12072292SN/A    thread[tid]->numInsts++;
12082292SN/A    committedInsts[tid]++;
12092292SN/A    totalCommittedInsts++;
12102292SN/A
12112292SN/A    // Check for instruction-count-based events.
12122292SN/A    comInstEventQueue[tid]->serviceEvents(thread[tid]->numInst);
12132292SN/A}
12142292SN/A
12152292SN/Atemplate <class Impl>
12162292SN/Avoid
12172292SN/AFullO3CPU<Impl>::addToRemoveList(DynInstPtr &inst)
12182292SN/A{
12192292SN/A    removeInstsThisCycle = true;
12202292SN/A
12212292SN/A    removeList.push(inst->getInstListIt());
12221060SN/A}
12231060SN/A
12241060SN/Atemplate <class Impl>
12251060SN/Avoid
12261755SN/AFullO3CPU<Impl>::removeFrontInst(DynInstPtr &inst)
12271060SN/A{
12282733Sktlim@umich.edu    DPRINTF(O3CPU, "Removing committed instruction [tid:%i] PC %#x "
12292292SN/A            "[sn:%lli]\n",
12302303SN/A            inst->threadNumber, inst->readPC(), inst->seqNum);
12311060SN/A
12322292SN/A    removeInstsThisCycle = true;
12331060SN/A
12341060SN/A    // Remove the front instruction.
12352292SN/A    removeList.push(inst->getInstListIt());
12361060SN/A}
12371060SN/A
12381060SN/Atemplate <class Impl>
12391060SN/Avoid
12402935Sksewell@umich.eduFullO3CPU<Impl>::removeInstsNotInROB(unsigned tid,
12412935Sksewell@umich.edu                                     bool squash_delay_slot,
12422935Sksewell@umich.edu                                     const InstSeqNum &delay_slot_seq_num)
12431060SN/A{
12442733Sktlim@umich.edu    DPRINTF(O3CPU, "Thread %i: Deleting instructions from instruction"
12452292SN/A            " list.\n", tid);
12461060SN/A
12472292SN/A    ListIt end_it;
12481060SN/A
12492292SN/A    bool rob_empty = false;
12502292SN/A
12512292SN/A    if (instList.empty()) {
12522292SN/A        return;
12532292SN/A    } else if (rob.isEmpty(/*tid*/)) {
12542733Sktlim@umich.edu        DPRINTF(O3CPU, "ROB is empty, squashing all insts.\n");
12552292SN/A        end_it = instList.begin();
12562292SN/A        rob_empty = true;
12572292SN/A    } else {
12582292SN/A        end_it = (rob.readTailInst(tid))->getInstListIt();
12592733Sktlim@umich.edu        DPRINTF(O3CPU, "ROB is not empty, squashing insts not in ROB.\n");
12602292SN/A    }
12612292SN/A
12622292SN/A    removeInstsThisCycle = true;
12632292SN/A
12642292SN/A    ListIt inst_it = instList.end();
12652292SN/A
12662292SN/A    inst_it--;
12672292SN/A
12682292SN/A    // Walk through the instruction list, removing any instructions
12692292SN/A    // that were inserted after the given instruction iterator, end_it.
12702292SN/A    while (inst_it != end_it) {
12712292SN/A        assert(!instList.empty());
12722292SN/A
12733093Sksewell@umich.edu#if ISA_HAS_DELAY_SLOT
12742935Sksewell@umich.edu        if(!squash_delay_slot &&
12752935Sksewell@umich.edu           delay_slot_seq_num >= (*inst_it)->seqNum) {
12762935Sksewell@umich.edu            break;
12772935Sksewell@umich.edu        }
12782935Sksewell@umich.edu#endif
12792292SN/A        squashInstIt(inst_it, tid);
12802292SN/A
12812292SN/A        inst_it--;
12822292SN/A    }
12832292SN/A
12842292SN/A    // If the ROB was empty, then we actually need to remove the first
12852292SN/A    // instruction as well.
12862292SN/A    if (rob_empty) {
12872292SN/A        squashInstIt(inst_it, tid);
12882292SN/A    }
12891060SN/A}
12901060SN/A
12911060SN/Atemplate <class Impl>
12921060SN/Avoid
12932292SN/AFullO3CPU<Impl>::removeInstsUntil(const InstSeqNum &seq_num,
12942292SN/A                                  unsigned tid)
12951062SN/A{
12962292SN/A    assert(!instList.empty());
12972292SN/A
12982292SN/A    removeInstsThisCycle = true;
12992292SN/A
13002292SN/A    ListIt inst_iter = instList.end();
13012292SN/A
13022292SN/A    inst_iter--;
13032292SN/A
13042733Sktlim@umich.edu    DPRINTF(O3CPU, "Deleting instructions from instruction "
13052292SN/A            "list that are from [tid:%i] and above [sn:%lli] (end=%lli).\n",
13062292SN/A            tid, seq_num, (*inst_iter)->seqNum);
13071062SN/A
13082292SN/A    while ((*inst_iter)->seqNum > seq_num) {
13091062SN/A
13102292SN/A        bool break_loop = (inst_iter == instList.begin());
13111062SN/A
13122292SN/A        squashInstIt(inst_iter, tid);
13131062SN/A
13142292SN/A        inst_iter--;
13151062SN/A
13162292SN/A        if (break_loop)
13172292SN/A            break;
13182292SN/A    }
13192292SN/A}
13202292SN/A
13212292SN/Atemplate <class Impl>
13222292SN/Ainline void
13232292SN/AFullO3CPU<Impl>::squashInstIt(const ListIt &instIt, const unsigned &tid)
13242292SN/A{
13252292SN/A    if ((*instIt)->threadNumber == tid) {
13262733Sktlim@umich.edu        DPRINTF(O3CPU, "Squashing instruction, "
13272292SN/A                "[tid:%i] [sn:%lli] PC %#x\n",
13282292SN/A                (*instIt)->threadNumber,
13292292SN/A                (*instIt)->seqNum,
13302292SN/A                (*instIt)->readPC());
13311062SN/A
13321062SN/A        // Mark it as squashed.
13332292SN/A        (*instIt)->setSquashed();
13342292SN/A
13352325SN/A        // @todo: Formulate a consistent method for deleting
13362325SN/A        // instructions from the instruction list
13372292SN/A        // Remove the instruction from the list.
13382292SN/A        removeList.push(instIt);
13392292SN/A    }
13402292SN/A}
13412292SN/A
13422292SN/Atemplate <class Impl>
13432292SN/Avoid
13442292SN/AFullO3CPU<Impl>::cleanUpRemovedInsts()
13452292SN/A{
13462292SN/A    while (!removeList.empty()) {
13472733Sktlim@umich.edu        DPRINTF(O3CPU, "Removing instruction, "
13482292SN/A                "[tid:%i] [sn:%lli] PC %#x\n",
13492292SN/A                (*removeList.front())->threadNumber,
13502292SN/A                (*removeList.front())->seqNum,
13512292SN/A                (*removeList.front())->readPC());
13522292SN/A
13532292SN/A        instList.erase(removeList.front());
13542292SN/A
13552292SN/A        removeList.pop();
13561062SN/A    }
13571062SN/A
13582292SN/A    removeInstsThisCycle = false;
13591062SN/A}
13602325SN/A/*
13611062SN/Atemplate <class Impl>
13621062SN/Avoid
13631755SN/AFullO3CPU<Impl>::removeAllInsts()
13641060SN/A{
13651060SN/A    instList.clear();
13661060SN/A}
13672325SN/A*/
13681060SN/Atemplate <class Impl>
13691060SN/Avoid
13701755SN/AFullO3CPU<Impl>::dumpInsts()
13711060SN/A{
13721060SN/A    int num = 0;
13731060SN/A
13742292SN/A    ListIt inst_list_it = instList.begin();
13752292SN/A
13762292SN/A    cprintf("Dumping Instruction List\n");
13772292SN/A
13782292SN/A    while (inst_list_it != instList.end()) {
13792292SN/A        cprintf("Instruction:%i\nPC:%#x\n[tid:%i]\n[sn:%lli]\nIssued:%i\n"
13802292SN/A                "Squashed:%i\n\n",
13812292SN/A                num, (*inst_list_it)->readPC(), (*inst_list_it)->threadNumber,
13822292SN/A                (*inst_list_it)->seqNum, (*inst_list_it)->isIssued(),
13832292SN/A                (*inst_list_it)->isSquashed());
13841060SN/A        inst_list_it++;
13851060SN/A        ++num;
13861060SN/A    }
13871060SN/A}
13882325SN/A/*
13891060SN/Atemplate <class Impl>
13901060SN/Avoid
13911755SN/AFullO3CPU<Impl>::wakeDependents(DynInstPtr &inst)
13921060SN/A{
13931060SN/A    iew.wakeDependents(inst);
13941060SN/A}
13952325SN/A*/
13962292SN/Atemplate <class Impl>
13972292SN/Avoid
13982292SN/AFullO3CPU<Impl>::wakeCPU()
13992292SN/A{
14002325SN/A    if (activityRec.active() || tickEvent.scheduled()) {
14012325SN/A        DPRINTF(Activity, "CPU already running.\n");
14022292SN/A        return;
14032292SN/A    }
14042292SN/A
14052325SN/A    DPRINTF(Activity, "Waking up CPU\n");
14062325SN/A
14072325SN/A    idleCycles += (curTick - 1) - lastRunningCycle;
14082292SN/A
14092292SN/A    tickEvent.schedule(curTick);
14102292SN/A}
14112292SN/A
14122292SN/Atemplate <class Impl>
14132292SN/Aint
14142292SN/AFullO3CPU<Impl>::getFreeTid()
14152292SN/A{
14162292SN/A    for (int i=0; i < numThreads; i++) {
14172292SN/A        if (!tids[i]) {
14182292SN/A            tids[i] = true;
14192292SN/A            return i;
14202292SN/A        }
14212292SN/A    }
14222292SN/A
14232292SN/A    return -1;
14242292SN/A}
14252292SN/A
14262292SN/Atemplate <class Impl>
14272292SN/Avoid
14282292SN/AFullO3CPU<Impl>::doContextSwitch()
14292292SN/A{
14302292SN/A    if (contextSwitch) {
14312292SN/A
14322292SN/A        //ADD CODE TO DEACTIVE THREAD HERE (???)
14332292SN/A
14342292SN/A        for (int tid=0; tid < cpuWaitList.size(); tid++) {
14352292SN/A            activateWhenReady(tid);
14362292SN/A        }
14372292SN/A
14382292SN/A        if (cpuWaitList.size() == 0)
14392292SN/A            contextSwitch = true;
14402292SN/A    }
14412292SN/A}
14422292SN/A
14432292SN/Atemplate <class Impl>
14442292SN/Avoid
14452292SN/AFullO3CPU<Impl>::updateThreadPriority()
14462292SN/A{
14472292SN/A    if (activeThreads.size() > 1)
14482292SN/A    {
14492292SN/A        //DEFAULT TO ROUND ROBIN SCHEME
14502292SN/A        //e.g. Move highest priority to end of thread list
14512292SN/A        list<unsigned>::iterator list_begin = activeThreads.begin();
14522292SN/A        list<unsigned>::iterator list_end   = activeThreads.end();
14532292SN/A
14542292SN/A        unsigned high_thread = *list_begin;
14552292SN/A
14562292SN/A        activeThreads.erase(list_begin);
14572292SN/A
14582292SN/A        activeThreads.push_back(high_thread);
14592292SN/A    }
14602292SN/A}
14611060SN/A
14621755SN/A// Forward declaration of FullO3CPU.
14632818Sksewell@umich.edutemplate class FullO3CPU<O3CPUImpl>;
1464