commit.hh revision 10331:ed05298e8566
1/*
2 * Copyright (c) 2010-2012, 2014 ARM Limited
3 * All rights reserved.
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder.  You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2004-2006 The Regents of The University of Michigan
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 *
40 * Authors: Kevin Lim
41 *          Korey Sewell
42 */
43
44#ifndef __CPU_O3_COMMIT_HH__
45#define __CPU_O3_COMMIT_HH__
46
47#include <queue>
48
49#include "base/statistics.hh"
50#include "cpu/exetrace.hh"
51#include "cpu/inst_seq.hh"
52#include "cpu/timebuf.hh"
53#include "sim/probe/probe.hh"
54
55struct DerivO3CPUParams;
56
57template <class>
58struct O3ThreadState;
59
60/**
61 * DefaultCommit handles single threaded and SMT commit. Its width is
62 * specified by the parameters; each cycle it tries to commit that
63 * many instructions. The SMT policy decides which thread it tries to
64 * commit instructions from. Non- speculative instructions must reach
65 * the head of the ROB before they are ready to execute; once they
66 * reach the head, commit will broadcast the instruction's sequence
67 * number to the previous stages so that they can issue/ execute the
68 * instruction. Only one non-speculative instruction is handled per
69 * cycle. Commit is responsible for handling all back-end initiated
70 * redirects.  It receives the redirect, and then broadcasts it to all
71 * stages, indicating the sequence number they should squash until,
72 * and any necessary branch misprediction information as well. It
73 * priortizes redirects by instruction's age, only broadcasting a
74 * redirect if it corresponds to an instruction that should currently
75 * be in the ROB. This is done by tracking the sequence number of the
76 * youngest instruction in the ROB, which gets updated to any
77 * squashing instruction's sequence number, and only broadcasting a
78 * redirect if it corresponds to an older instruction. Commit also
79 * supports multiple cycle squashing, to model a ROB that can only
80 * remove a certain number of instructions per cycle.
81 */
82template<class Impl>
83class DefaultCommit
84{
85  public:
86    // Typedefs from the Impl.
87    typedef typename Impl::O3CPU O3CPU;
88    typedef typename Impl::DynInstPtr DynInstPtr;
89    typedef typename Impl::CPUPol CPUPol;
90
91    typedef typename CPUPol::RenameMap RenameMap;
92    typedef typename CPUPol::ROB ROB;
93
94    typedef typename CPUPol::TimeStruct TimeStruct;
95    typedef typename CPUPol::FetchStruct FetchStruct;
96    typedef typename CPUPol::IEWStruct IEWStruct;
97    typedef typename CPUPol::RenameStruct RenameStruct;
98
99    typedef typename CPUPol::Fetch Fetch;
100    typedef typename CPUPol::IEW IEW;
101
102    typedef O3ThreadState<Impl> Thread;
103
104    /** Event class used to schedule a squash due to a trap (fault or
105     * interrupt) to happen on a specific cycle.
106     */
107    class TrapEvent : public Event {
108      private:
109        DefaultCommit<Impl> *commit;
110        ThreadID tid;
111
112      public:
113        TrapEvent(DefaultCommit<Impl> *_commit, ThreadID _tid);
114
115        void process();
116        const char *description() const;
117    };
118
119    /** Overall commit status. Used to determine if the CPU can deschedule
120     * itself due to a lack of activity.
121     */
122    enum CommitStatus{
123        Active,
124        Inactive
125    };
126
127    /** Individual thread status. */
128    enum ThreadStatus {
129        Running,
130        Idle,
131        ROBSquashing,
132        TrapPending,
133        FetchTrapPending,
134        SquashAfterPending, //< Committing instructions before a squash.
135    };
136
137    /** Commit policy for SMT mode. */
138    enum CommitPolicy {
139        Aggressive,
140        RoundRobin,
141        OldestReady
142    };
143
144  private:
145    /** Overall commit status. */
146    CommitStatus _status;
147    /** Next commit status, to be set at the end of the cycle. */
148    CommitStatus _nextStatus;
149    /** Per-thread status. */
150    ThreadStatus commitStatus[Impl::MaxThreads];
151    /** Commit policy used in SMT mode. */
152    CommitPolicy commitPolicy;
153
154    /** Probe Points. */
155    ProbePointArg<DynInstPtr> *ppCommit;
156    ProbePointArg<DynInstPtr> *ppCommitStall;
157
158  public:
159    /** Construct a DefaultCommit with the given parameters. */
160    DefaultCommit(O3CPU *_cpu, DerivO3CPUParams *params);
161
162    /** Returns the name of the DefaultCommit. */
163    std::string name() const;
164
165    /** Registers statistics. */
166    void regStats();
167
168    /** Registers probes. */
169    void regProbePoints();
170
171    /** Sets the list of threads. */
172    void setThreads(std::vector<Thread *> &threads);
173
174    /** Sets the main time buffer pointer, used for backwards communication. */
175    void setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr);
176
177    void setFetchQueue(TimeBuffer<FetchStruct> *fq_ptr);
178
179    /** Sets the pointer to the queue coming from rename. */
180    void setRenameQueue(TimeBuffer<RenameStruct> *rq_ptr);
181
182    /** Sets the pointer to the queue coming from IEW. */
183    void setIEWQueue(TimeBuffer<IEWStruct> *iq_ptr);
184
185    /** Sets the pointer to the IEW stage. */
186    void setIEWStage(IEW *iew_stage);
187
188    /** The pointer to the IEW stage. Used solely to ensure that
189     * various events (traps, interrupts, syscalls) do not occur until
190     * all stores have written back.
191     */
192    IEW *iewStage;
193
194    /** Sets pointer to list of active threads. */
195    void setActiveThreads(std::list<ThreadID> *at_ptr);
196
197    /** Sets pointer to the commited state rename map. */
198    void setRenameMap(RenameMap rm_ptr[Impl::MaxThreads]);
199
200    /** Sets pointer to the ROB. */
201    void setROB(ROB *rob_ptr);
202
203    /** Initializes stage by sending back the number of free entries. */
204    void startupStage();
205
206    /** Initializes the draining of commit. */
207    void drain();
208
209    /** Resumes execution after draining. */
210    void drainResume();
211
212    /** Perform sanity checks after a drain. */
213    void drainSanityCheck() const;
214
215    /** Has the stage drained? */
216    bool isDrained() const;
217
218    /** Takes over from another CPU's thread. */
219    void takeOverFrom();
220
221    /** Deschedules a thread from scheduling */
222    void deactivateThread(ThreadID tid);
223
224    /** Ticks the commit stage, which tries to commit instructions. */
225    void tick();
226
227    /** Handles any squashes that are sent from IEW, and adds instructions
228     * to the ROB and tries to commit instructions.
229     */
230    void commit();
231
232    /** Returns the number of free ROB entries for a specific thread. */
233    size_t numROBFreeEntries(ThreadID tid);
234
235    /** Generates an event to schedule a squash due to a trap. */
236    void generateTrapEvent(ThreadID tid);
237
238    /** Records that commit needs to initiate a squash due to an
239     * external state update through the TC.
240     */
241    void generateTCEvent(ThreadID tid);
242
243  private:
244    /** Updates the overall status of commit with the nextStatus, and
245     * tell the CPU if commit is active/inactive.
246     */
247    void updateStatus();
248
249    /** Sets the next status based on threads' statuses, which becomes the
250     * current status at the end of the cycle.
251     */
252    void setNextStatus();
253
254    /** Returns if any of the threads have the number of ROB entries changed
255     * on this cycle. Used to determine if the number of free ROB entries needs
256     * to be sent back to previous stages.
257     */
258    bool changedROBEntries();
259
260    /** Squashes all in flight instructions. */
261    void squashAll(ThreadID tid);
262
263    /** Handles squashing due to a trap. */
264    void squashFromTrap(ThreadID tid);
265
266    /** Handles squashing due to an TC write. */
267    void squashFromTC(ThreadID tid);
268
269    /** Handles a squash from a squashAfter() request. */
270    void squashFromSquashAfter(ThreadID tid);
271
272    /**
273     * Handle squashing from instruction with SquashAfter set.
274     *
275     * This differs from the other squashes as it squashes following
276     * instructions instead of the current instruction and doesn't
277     * clean up various status bits about traps/tc writes
278     * pending. Since there might have been instructions committed by
279     * the commit stage before the squashing instruction was reached
280     * and we can't commit and squash in the same cycle, we have to
281     * squash in two steps:
282     *
283     * <ol>
284     *   <li>Immediately set the commit status of the thread of
285     *       SquashAfterPending. This forces the thread to stop
286     *       committing instructions in this cycle. The last
287     *       instruction to be committed in this cycle will be the
288     *       SquashAfter instruction.
289     *   <li>In the next cycle, commit() checks for the
290     *       SquashAfterPending state and squashes <i>all</i>
291     *       in-flight instructions. Since the SquashAfter instruction
292     *       was the last instruction to be committed in the previous
293     *       cycle, this causes all subsequent instructions to be
294     *       squashed.
295     * </ol>
296     *
297     * @param tid ID of the thread to squash.
298     * @param head_inst Instruction that requested the squash.
299     */
300    void squashAfter(ThreadID tid, DynInstPtr &head_inst);
301
302    /** Handles processing an interrupt. */
303    void handleInterrupt();
304
305    /** Get fetch redirecting so we can handle an interrupt */
306    void propagateInterrupt();
307
308    /** Commits as many instructions as possible. */
309    void commitInsts();
310
311    /** Tries to commit the head ROB instruction passed in.
312     * @param head_inst The instruction to be committed.
313     */
314    bool commitHead(DynInstPtr &head_inst, unsigned inst_num);
315
316    /** Gets instructions from rename and inserts them into the ROB. */
317    void getInsts();
318
319    /** Marks completed instructions using information sent from IEW. */
320    void markCompletedInsts();
321
322    /** Gets the thread to commit, based on the SMT policy. */
323    ThreadID getCommittingThread();
324
325    /** Returns the thread ID to use based on a round robin policy. */
326    ThreadID roundRobin();
327
328    /** Returns the thread ID to use based on an oldest instruction policy. */
329    ThreadID oldestReady();
330
331  public:
332    /** Reads the PC of a specific thread. */
333    TheISA::PCState pcState(ThreadID tid) { return pc[tid]; }
334
335    /** Sets the PC of a specific thread. */
336    void pcState(const TheISA::PCState &val, ThreadID tid)
337    { pc[tid] = val; }
338
339    /** Returns the PC of a specific thread. */
340    Addr instAddr(ThreadID tid) { return pc[tid].instAddr(); }
341
342    /** Returns the next PC of a specific thread. */
343    Addr nextInstAddr(ThreadID tid) { return pc[tid].nextInstAddr(); }
344
345    /** Reads the micro PC of a specific thread. */
346    Addr microPC(ThreadID tid) { return pc[tid].microPC(); }
347
348  private:
349    /** Time buffer interface. */
350    TimeBuffer<TimeStruct> *timeBuffer;
351
352    /** Wire to write information heading to previous stages. */
353    typename TimeBuffer<TimeStruct>::wire toIEW;
354
355    /** Wire to read information from IEW (for ROB). */
356    typename TimeBuffer<TimeStruct>::wire robInfoFromIEW;
357
358    TimeBuffer<FetchStruct> *fetchQueue;
359
360    typename TimeBuffer<FetchStruct>::wire fromFetch;
361
362    /** IEW instruction queue interface. */
363    TimeBuffer<IEWStruct> *iewQueue;
364
365    /** Wire to read information from IEW queue. */
366    typename TimeBuffer<IEWStruct>::wire fromIEW;
367
368    /** Rename instruction queue interface, for ROB. */
369    TimeBuffer<RenameStruct> *renameQueue;
370
371    /** Wire to read information from rename queue. */
372    typename TimeBuffer<RenameStruct>::wire fromRename;
373
374  public:
375    /** ROB interface. */
376    ROB *rob;
377
378  private:
379    /** Pointer to O3CPU. */
380    O3CPU *cpu;
381
382    /** Vector of all of the threads. */
383    std::vector<Thread *> thread;
384
385    /** Records that commit has written to the time buffer this cycle. Used for
386     * the CPU to determine if it can deschedule itself if there is no activity.
387     */
388    bool wroteToTimeBuffer;
389
390    /** Records if the number of ROB entries has changed this cycle. If it has,
391     * then the number of free entries must be re-broadcast.
392     */
393    bool changedROBNumEntries[Impl::MaxThreads];
394
395    /** A counter of how many threads are currently squashing. */
396    ThreadID squashCounter;
397
398    /** Records if a thread has to squash this cycle due to a trap. */
399    bool trapSquash[Impl::MaxThreads];
400
401    /** Records if a thread has to squash this cycle due to an XC write. */
402    bool tcSquash[Impl::MaxThreads];
403
404    /**
405     * Instruction passed to squashAfter().
406     *
407     * The squash after implementation needs to buffer the instruction
408     * that caused a squash since this needs to be passed to the fetch
409     * stage once squashing starts.
410     */
411    DynInstPtr squashAfterInst[Impl::MaxThreads];
412
413    /** Priority List used for Commit Policy */
414    std::list<ThreadID> priority_list;
415
416    /** IEW to Commit delay. */
417    Cycles iewToCommitDelay;
418
419    /** Commit to IEW delay. */
420    Cycles commitToIEWDelay;
421
422    /** Rename to ROB delay. */
423    Cycles renameToROBDelay;
424
425    Cycles fetchToCommitDelay;
426
427    /** Rename width, in instructions.  Used so ROB knows how many
428     *  instructions to get from the rename instruction queue.
429     */
430    unsigned renameWidth;
431
432    /** Commit width, in instructions. */
433    unsigned commitWidth;
434
435    /** Number of Reorder Buffers */
436    unsigned numRobs;
437
438    /** Number of Active Threads */
439    ThreadID numThreads;
440
441    /** Is a drain pending. */
442    bool drainPending;
443
444    /** The latency to handle a trap.  Used when scheduling trap
445     * squash event.
446     */
447    Cycles trapLatency;
448
449    /** The interrupt fault. */
450    Fault interrupt;
451
452    /** The commit PC state of each thread.  Refers to the instruction that
453     * is currently being processed/committed.
454     */
455    TheISA::PCState pc[Impl::MaxThreads];
456
457    /** The sequence number of the youngest valid instruction in the ROB. */
458    InstSeqNum youngestSeqNum[Impl::MaxThreads];
459
460    /** The sequence number of the last commited instruction. */
461    InstSeqNum lastCommitedSeqNum[Impl::MaxThreads];
462
463    /** Records if there is a trap currently in flight. */
464    bool trapInFlight[Impl::MaxThreads];
465
466    /** Records if there were any stores committed this cycle. */
467    bool committedStores[Impl::MaxThreads];
468
469    /** Records if commit should check if the ROB is truly empty (see
470        commit_impl.hh). */
471    bool checkEmptyROB[Impl::MaxThreads];
472
473    /** Pointer to the list of active threads. */
474    std::list<ThreadID> *activeThreads;
475
476    /** Rename map interface. */
477    RenameMap *renameMap[Impl::MaxThreads];
478
479    /** True if last committed microop can be followed by an interrupt */
480    bool canHandleInterrupts;
481
482    /** Have we had an interrupt pending and then seen it de-asserted because
483        of a masking change? In this case the variable is set and the next time
484        interrupts are enabled and pending the pipeline will squash to avoid
485        a possible livelock senario.  */
486    bool avoidQuiesceLiveLock;
487
488    /** Updates commit stats based on this instruction. */
489    void updateComInstStats(DynInstPtr &inst);
490
491    /** Stat for the total number of squashed instructions discarded by commit.
492     */
493    Stats::Scalar commitSquashedInsts;
494    /** Stat for the total number of times commit is told to squash.
495     * @todo: Actually increment this stat.
496     */
497    Stats::Scalar commitSquashEvents;
498    /** Stat for the total number of times commit has had to stall due to a non-
499     * speculative instruction reaching the head of the ROB.
500     */
501    Stats::Scalar commitNonSpecStalls;
502    /** Stat for the total number of branch mispredicts that caused a squash. */
503    Stats::Scalar branchMispredicts;
504    /** Distribution of the number of committed instructions each cycle. */
505    Stats::Distribution numCommittedDist;
506
507    /** Total number of instructions committed. */
508    Stats::Vector instsCommitted;
509    /** Total number of ops (including micro ops) committed. */
510    Stats::Vector opsCommitted;
511    /** Total number of software prefetches committed. */
512    Stats::Vector statComSwp;
513    /** Stat for the total number of committed memory references. */
514    Stats::Vector statComRefs;
515    /** Stat for the total number of committed loads. */
516    Stats::Vector statComLoads;
517    /** Total number of committed memory barriers. */
518    Stats::Vector statComMembars;
519    /** Total number of committed branches. */
520    Stats::Vector statComBranches;
521    /** Total number of floating point instructions */
522    Stats::Vector statComFloating;
523    /** Total number of integer instructions */
524    Stats::Vector statComInteger;
525    /** Total number of function calls */
526    Stats::Vector statComFunctionCalls;
527    /** Committed instructions by instruction type (OpClass) */
528    Stats::Vector2d statCommittedInstType;
529
530    /** Number of cycles where the commit bandwidth limit is reached. */
531    Stats::Scalar commitEligibleSamples;
532    /** Number of instructions not committed due to bandwidth limits. */
533    Stats::Vector commitEligible;
534};
535
536#endif // __CPU_O3_COMMIT_HH__
537