SConscript revision 9888
13534Sgblack@eecs.umich.edu# -*- mode:python -*-
23534Sgblack@eecs.umich.edu
33534Sgblack@eecs.umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
43534Sgblack@eecs.umich.edu# All rights reserved.
53534Sgblack@eecs.umich.edu#
63534Sgblack@eecs.umich.edu# Redistribution and use in source and binary forms, with or without
73534Sgblack@eecs.umich.edu# modification, are permitted provided that the following conditions are
83534Sgblack@eecs.umich.edu# met: redistributions of source code must retain the above copyright
93534Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer;
103534Sgblack@eecs.umich.edu# redistributions in binary form must reproduce the above copyright
113534Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer in the
123534Sgblack@eecs.umich.edu# documentation and/or other materials provided with the distribution;
133534Sgblack@eecs.umich.edu# neither the name of the copyright holders nor the names of its
143534Sgblack@eecs.umich.edu# contributors may be used to endorse or promote products derived from
153534Sgblack@eecs.umich.edu# this software without specific prior written permission.
163534Sgblack@eecs.umich.edu#
173534Sgblack@eecs.umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
183534Sgblack@eecs.umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
193534Sgblack@eecs.umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
203534Sgblack@eecs.umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
213534Sgblack@eecs.umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
223534Sgblack@eecs.umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
233534Sgblack@eecs.umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
243534Sgblack@eecs.umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
253534Sgblack@eecs.umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
263534Sgblack@eecs.umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
273534Sgblack@eecs.umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
283534Sgblack@eecs.umich.edu#
293534Sgblack@eecs.umich.edu# Authors: Nathan Binkert
303534Sgblack@eecs.umich.edu
313534Sgblack@eecs.umich.eduimport sys
324202Sbinkertn@umich.edu
333534Sgblack@eecs.umich.eduImport('*')
3410069Sandreas.hansson@arm.com
3510069Sandreas.hansson@arm.comif 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']:
3610069Sandreas.hansson@arm.com    DebugFlag('CommitRate')
3711765Sandreas.sandberg@arm.com    DebugFlag('IEW')
3811765Sandreas.sandberg@arm.com    DebugFlag('IQ')
3910069Sandreas.hansson@arm.com
4011765Sandreas.sandberg@arm.comif 'O3CPU' in env['CPU_MODELS']:
4110069Sandreas.hansson@arm.com    SimObject('FUPool.py')
429850Sandreas.hansson@arm.com    SimObject('FuncUnitConfig.py')
437768SAli.Saidi@ARM.com    SimObject('O3CPU.py')
447768SAli.Saidi@ARM.com
458739Sgblack@eecs.umich.edu    Source('base_dyn_inst.cc')
468739Sgblack@eecs.umich.edu    Source('commit.cc')
474486Sbinkertn@umich.edu    Source('cpu.cc')
488739Sgblack@eecs.umich.edu    Source('deriv.cc')
498739Sgblack@eecs.umich.edu    Source('decode.cc')
508739Sgblack@eecs.umich.edu    Source('dyn_inst.cc')
5111012Sandreas.sandberg@arm.com    Source('fetch.cc')
528739Sgblack@eecs.umich.edu    Source('free_list.cc')
535192Ssaidi@eecs.umich.edu    Source('fu_pool.cc')
548739Sgblack@eecs.umich.edu    Source('iew.cc')
558739Sgblack@eecs.umich.edu    Source('inst_queue.cc')
56    Source('lsq.cc')
57    Source('lsq_unit.cc')
58    Source('mem_dep_unit.cc')
59    Source('rename.cc')
60    Source('rename_map.cc')
61    Source('rob.cc')
62    Source('scoreboard.cc')
63    Source('store_set.cc')
64    Source('thread_context.cc')
65
66    DebugFlag('LSQ')
67    DebugFlag('LSQUnit')
68    DebugFlag('MemDepUnit')
69    DebugFlag('O3CPU')
70    DebugFlag('ROB')
71    DebugFlag('Rename')
72    DebugFlag('Scoreboard')
73    DebugFlag('StoreSet')
74    DebugFlag('Writeback')
75
76    CompoundFlag('O3CPUAll', [ 'Fetch', 'Decode', 'Rename', 'IEW', 'Commit',
77        'IQ', 'ROB', 'FreeList', 'LSQ', 'LSQUnit', 'StoreSet', 'MemDepUnit',
78        'DynInst', 'O3CPU', 'Activity', 'Scoreboard', 'Writeback' ])
79
80    SimObject('O3Checker.py')
81    Source('checker.cc')
82