SConscript revision 7722
12086SN/A# -*- mode:python -*-
22086SN/A
32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan
42086SN/A# All rights reserved.
52086SN/A#
62086SN/A# Redistribution and use in source and binary forms, with or without
72086SN/A# modification, are permitted provided that the following conditions are
82086SN/A# met: redistributions of source code must retain the above copyright
92086SN/A# notice, this list of conditions and the following disclaimer;
102086SN/A# redistributions in binary form must reproduce the above copyright
112086SN/A# notice, this list of conditions and the following disclaimer in the
122086SN/A# documentation and/or other materials provided with the distribution;
132086SN/A# neither the name of the copyright holders nor the names of its
142086SN/A# contributors may be used to endorse or promote products derived from
152086SN/A# this software without specific prior written permission.
162086SN/A#
172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Nathan Binkert
302665Ssaidi@eecs.umich.edu
312086SN/Aimport sys
324202Sbinkertn@umich.edu
332086SN/AImport('*')
344202Sbinkertn@umich.edu
354202Sbinkertn@umich.eduif 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']:
369022Sgblack@eecs.umich.edu    TraceFlag('CommitRate')
374202Sbinkertn@umich.edu    TraceFlag('IEW')
388745Sgblack@eecs.umich.edu    TraceFlag('IQ')
396313Sgblack@eecs.umich.edu
408778Sgblack@eecs.umich.eduif 'O3CPU' in env['CPU_MODELS']:
418778Sgblack@eecs.umich.edu    SimObject('FUPool.py')
428778Sgblack@eecs.umich.edu    SimObject('FuncUnitConfig.py')
436365Sgblack@eecs.umich.edu    SimObject('O3CPU.py')
444997Sgblack@eecs.umich.edu
458778Sgblack@eecs.umich.edu    Source('base_dyn_inst.cc')
464202Sbinkertn@umich.edu    Source('bpred_unit.cc')
478778Sgblack@eecs.umich.edu    Source('commit.cc')
488778Sgblack@eecs.umich.edu    Source('cpu.cc')
498778Sgblack@eecs.umich.edu    Source('cpu_builder.cc')
504997Sgblack@eecs.umich.edu    Source('decode.cc')
518747Sgblack@eecs.umich.edu    Source('dyn_inst.cc')
524826Ssaidi@eecs.umich.edu    Source('fetch.cc')
538760Sgblack@eecs.umich.edu    Source('free_list.cc')
542086SN/A    Source('fu_pool.cc')
558745Sgblack@eecs.umich.edu    Source('iew.cc')
569384SAndreas.Sandberg@arm.com    Source('inst_queue.cc')
576365Sgblack@eecs.umich.edu    Source('lsq.cc')
588778Sgblack@eecs.umich.edu    Source('lsq_unit.cc')
598745Sgblack@eecs.umich.edu    Source('mem_dep_unit.cc')
606365Sgblack@eecs.umich.edu    Source('rename.cc')
618335Snate@binkert.org    Source('rename_map.cc')
628335Snate@binkert.org    Source('rob.cc')
634997Sgblack@eecs.umich.edu    Source('scoreboard.cc')
644202Sbinkertn@umich.edu    Source('store_set.cc')
654202Sbinkertn@umich.edu    Source('thread_context.cc')
664202Sbinkertn@umich.edu
674202Sbinkertn@umich.edu    TraceFlag('LSQ')
684202Sbinkertn@umich.edu    TraceFlag('LSQUnit')
694202Sbinkertn@umich.edu    TraceFlag('MemDepUnit')
70    TraceFlag('O3CPU')
71    TraceFlag('ROB')
72    TraceFlag('Rename')
73    TraceFlag('Scoreboard')
74    TraceFlag('StoreSet')
75    TraceFlag('Writeback')
76
77    CompoundFlag('O3CPUAll', [ 'Fetch', 'Decode', 'Rename', 'IEW', 'Commit',
78        'IQ', 'ROB', 'FreeList', 'LSQ', 'LSQUnit', 'StoreSet', 'MemDepUnit',
79        'DynInst', 'O3CPU', 'Activity', 'Scoreboard', 'Writeback' ])
80
81    if env['USE_CHECKER']:
82        SimObject('O3Checker.py')
83        Source('checker_builder.cc')
84