SConscript revision 5522
19888Sandreas@sandberg.pp.se# -*- mode:python -*- 29888Sandreas@sandberg.pp.se 39888Sandreas@sandberg.pp.se# Copyright (c) 2006 The Regents of The University of Michigan 49888Sandreas@sandberg.pp.se# All rights reserved. 59888Sandreas@sandberg.pp.se# 69888Sandreas@sandberg.pp.se# Redistribution and use in source and binary forms, with or without 79888Sandreas@sandberg.pp.se# modification, are permitted provided that the following conditions are 89888Sandreas@sandberg.pp.se# met: redistributions of source code must retain the above copyright 99888Sandreas@sandberg.pp.se# notice, this list of conditions and the following disclaimer; 109888Sandreas@sandberg.pp.se# redistributions in binary form must reproduce the above copyright 119888Sandreas@sandberg.pp.se# notice, this list of conditions and the following disclaimer in the 129888Sandreas@sandberg.pp.se# documentation and/or other materials provided with the distribution; 139888Sandreas@sandberg.pp.se# neither the name of the copyright holders nor the names of its 149888Sandreas@sandberg.pp.se# contributors may be used to endorse or promote products derived from 159888Sandreas@sandberg.pp.se# this software without specific prior written permission. 169888Sandreas@sandberg.pp.se# 179888Sandreas@sandberg.pp.se# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 189888Sandreas@sandberg.pp.se# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 199888Sandreas@sandberg.pp.se# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 209888Sandreas@sandberg.pp.se# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 219888Sandreas@sandberg.pp.se# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 229888Sandreas@sandberg.pp.se# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 239888Sandreas@sandberg.pp.se# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 249888Sandreas@sandberg.pp.se# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 259888Sandreas@sandberg.pp.se# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 269888Sandreas@sandberg.pp.se# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 279888Sandreas@sandberg.pp.se# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 289888Sandreas@sandberg.pp.se# 299888Sandreas@sandberg.pp.se# Authors: Nathan Binkert 309888Sandreas@sandberg.pp.se 319888Sandreas@sandberg.pp.seimport sys 329888Sandreas@sandberg.pp.se 339902Sandreas.hansson@arm.comImport('*') 349902Sandreas.hansson@arm.com 359902Sandreas.hansson@arm.comif 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']: 369902Sandreas.hansson@arm.com Source('2bit_local_pred.cc') 379902Sandreas.hansson@arm.com Source('btb.cc') 389902Sandreas.hansson@arm.com Source('ras.cc') 399902Sandreas.hansson@arm.com Source('tournament_pred.cc') 409902Sandreas.hansson@arm.com 419902Sandreas.hansson@arm.com TraceFlag('CommitRate') 429902Sandreas.hansson@arm.com TraceFlag('IEW') 439902Sandreas.hansson@arm.com TraceFlag('IQ') 449888Sandreas@sandberg.pp.se 459888Sandreas@sandberg.pp.seif 'O3CPU' in env['CPU_MODELS']: 469888Sandreas@sandberg.pp.se SimObject('FUPool.py') 479888Sandreas@sandberg.pp.se SimObject('FuncUnitConfig.py') 489888Sandreas@sandberg.pp.se SimObject('O3CPU.py') 49 50 Source('base_dyn_inst.cc') 51 Source('bpred_unit.cc') 52 Source('commit.cc') 53 Source('cpu.cc') 54 Source('decode.cc') 55 Source('fetch.cc') 56 Source('free_list.cc') 57 Source('fu_pool.cc') 58 Source('iew.cc') 59 Source('inst_queue.cc') 60 Source('lsq.cc') 61 Source('lsq_unit.cc') 62 Source('mem_dep_unit.cc') 63 Source('rename.cc') 64 Source('rename_map.cc') 65 Source('rob.cc') 66 Source('scoreboard.cc') 67 Source('store_set.cc') 68 69 TraceFlag('FreeList') 70 TraceFlag('LSQ') 71 TraceFlag('LSQUnit') 72 TraceFlag('MemDepUnit') 73 TraceFlag('O3CPU') 74 TraceFlag('ROB') 75 TraceFlag('Rename') 76 TraceFlag('Scoreboard') 77 TraceFlag('StoreSet') 78 TraceFlag('Writeback') 79 80 CompoundFlag('O3CPUAll', [ 'Fetch', 'Decode', 'Rename', 'IEW', 'Commit', 81 'IQ', 'ROB', 'FreeList', 'LSQ', 'LSQUnit', 'StoreSet', 'MemDepUnit', 82 'DynInst', 'O3CPU', 'Activity', 'Scoreboard', 'Writeback' ]) 83 84 if env['TARGET_ISA'] == 'alpha': 85 Source('alpha/cpu.cc') 86 Source('alpha/cpu_builder.cc') 87 Source('alpha/dyn_inst.cc') 88 Source('alpha/thread_context.cc') 89 elif env['TARGET_ISA'] == 'mips': 90 Source('mips/cpu.cc') 91 Source('mips/cpu_builder.cc') 92 Source('mips/dyn_inst.cc') 93 Source('mips/thread_context.cc') 94 elif env['TARGET_ISA'] == 'sparc': 95 Source('sparc/cpu.cc') 96 Source('sparc/cpu_builder.cc') 97 Source('sparc/dyn_inst.cc') 98 Source('sparc/thread_context.cc') 99 else: 100 sys.exit('O3 CPU does not support the \'%s\' ISA' % env['TARGET_ISA']) 101 102 if env['USE_CHECKER']: 103 SimObject('O3Checker.py') 104 Source('checker_builder.cc') 105