SConscript revision 5132
12086SN/A# -*- mode:python -*-
22086SN/A
35268Sksewell@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
42086SN/A# All rights reserved.
52086SN/A#
62086SN/A# Redistribution and use in source and binary forms, with or without
72086SN/A# modification, are permitted provided that the following conditions are
82086SN/A# met: redistributions of source code must retain the above copyright
92086SN/A# notice, this list of conditions and the following disclaimer;
102086SN/A# redistributions in binary form must reproduce the above copyright
112086SN/A# notice, this list of conditions and the following disclaimer in the
122086SN/A# documentation and/or other materials provided with the distribution;
132086SN/A# neither the name of the copyright holders nor the names of its
142086SN/A# contributors may be used to endorse or promote products derived from
152086SN/A# this software without specific prior written permission.
162086SN/A#
172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Nathan Binkert
302665Ssaidi@eecs.umich.edu
312686Sksewell@umich.eduimport sys
322086SN/A
334202Sbinkertn@umich.eduImport('*')
342086SN/A
354202Sbinkertn@umich.eduif 'O3CPU' in env['CPU_MODELS']:
364202Sbinkertn@umich.edu    SimObject('FUPool.py')
374835Sgblack@eecs.umich.edu    SimObject('FuncUnitConfig.py')
385222Sksewell@umich.edu    SimObject('O3CPU.py')
394661Sksewell@umich.edu
404835Sgblack@eecs.umich.edu    Source('base_dyn_inst.cc')
414997Sgblack@eecs.umich.edu    Source('bpred_unit.cc')
425222Sksewell@umich.edu    Source('commit.cc')
434202Sbinkertn@umich.edu    Source('cpu.cc')
445222Sksewell@umich.edu    Source('decode.cc')
454997Sgblack@eecs.umich.edu    Source('fetch.cc')
464997Sgblack@eecs.umich.edu    Source('free_list.cc')
475192Ssaidi@eecs.umich.edu    Source('fu_pool.cc')
485192Ssaidi@eecs.umich.edu    Source('iew.cc')
494202Sbinkertn@umich.edu    Source('inst_queue.cc')
505222Sksewell@umich.edu    Source('lsq.cc')
515647Sgblack@eecs.umich.edu    Source('lsq_unit.cc')
525222Sksewell@umich.edu    Source('mem_dep_unit.cc')
535222Sksewell@umich.edu    Source('rename.cc')
545222Sksewell@umich.edu    Source('rename_map.cc')
555222Sksewell@umich.edu    Source('rob.cc')
565222Sksewell@umich.edu    Source('scoreboard.cc')
575222Sksewell@umich.edu    Source('store_set.cc')
585222Sksewell@umich.edu
595222Sksewell@umich.edu    if env['TARGET_ISA'] == 'alpha':
604202Sbinkertn@umich.edu        Source('alpha/cpu.cc')
614202Sbinkertn@umich.edu        Source('alpha/cpu_builder.cc')
624202Sbinkertn@umich.edu        Source('alpha/dyn_inst.cc')
634202Sbinkertn@umich.edu        Source('alpha/thread_context.cc')
642086SN/A    elif env['TARGET_ISA'] == 'mips':
654202Sbinkertn@umich.edu        Source('mips/cpu.cc')
664202Sbinkertn@umich.edu        Source('mips/cpu_builder.cc')
674202Sbinkertn@umich.edu        Source('mips/dyn_inst.cc')
684202Sbinkertn@umich.edu        Source('mips/thread_context.cc')
694202Sbinkertn@umich.edu    elif env['TARGET_ISA'] == 'sparc':
704202Sbinkertn@umich.edu        Source('sparc/cpu.cc')
71        Source('sparc/cpu_builder.cc')
72        Source('sparc/dyn_inst.cc')
73        Source('sparc/thread_context.cc')
74    else:
75        sys.exit('O3 CPU does not support the \'%s\' ISA' % env['TARGET_ISA'])
76
77    if env['USE_CHECKER']:
78        SimObject('O3Checker.py')
79        Source('checker_builder.cc')
80
81if 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']:
82    Source('2bit_local_pred.cc')
83    Source('btb.cc')
84    Source('ras.cc')
85    Source('tournament_pred.cc')
86
87