SConscript revision 4997
12929Sktlim@umich.edu# -*- mode:python -*- 22929Sktlim@umich.edu 32932Sktlim@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 42929Sktlim@umich.edu# All rights reserved. 52929Sktlim@umich.edu# 62929Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without 72929Sktlim@umich.edu# modification, are permitted provided that the following conditions are 82929Sktlim@umich.edu# met: redistributions of source code must retain the above copyright 92929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer; 102929Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright 112929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the 122929Sktlim@umich.edu# documentation and/or other materials provided with the distribution; 132929Sktlim@umich.edu# neither the name of the copyright holders nor the names of its 142929Sktlim@umich.edu# contributors may be used to endorse or promote products derived from 152929Sktlim@umich.edu# this software without specific prior written permission. 162929Sktlim@umich.edu# 172929Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182929Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192929Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202929Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212929Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222929Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232929Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242929Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252929Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262929Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272929Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282932Sktlim@umich.edu# 292932Sktlim@umich.edu# Authors: Nathan Binkert 302932Sktlim@umich.edu 312929Sktlim@umich.eduimport sys 322929Sktlim@umich.edu 332929Sktlim@umich.eduImport('*') 342929Sktlim@umich.edu 352929Sktlim@umich.eduif 'O3CPU' in env['CPU_MODELS']: 362929Sktlim@umich.edu SimObject('FUPool.py') 372929Sktlim@umich.edu SimObject('FuncUnitConfig.py') 382929Sktlim@umich.edu SimObject('O3CPU.py') 392929Sktlim@umich.edu 402929Sktlim@umich.edu Source('base_dyn_inst.cc') 412929Sktlim@umich.edu Source('bpred_unit.cc') 422929Sktlim@umich.edu Source('commit.cc') 432929Sktlim@umich.edu Source('cpu.cc') 442929Sktlim@umich.edu Source('decode.cc') 452929Sktlim@umich.edu Source('fetch.cc') 462929Sktlim@umich.edu Source('free_list.cc') 472929Sktlim@umich.edu Source('fu_pool.cc') 482929Sktlim@umich.edu Source('iew.cc') 492929Sktlim@umich.edu Source('inst_queue.cc') 502929Sktlim@umich.edu Source('lsq.cc') 512929Sktlim@umich.edu Source('lsq_unit.cc') 522929Sktlim@umich.edu Source('mem_dep_unit.cc') 532929Sktlim@umich.edu Source('rename.cc') 542929Sktlim@umich.edu Source('rename_map.cc') 552929Sktlim@umich.edu Source('rob.cc') 562929Sktlim@umich.edu Source('scoreboard.cc') 572929Sktlim@umich.edu Source('store_set.cc') 582929Sktlim@umich.edu 592929Sktlim@umich.edu if env['TARGET_ISA'] == 'alpha': 602929Sktlim@umich.edu Source('alpha/cpu.cc') 612929Sktlim@umich.edu Source('alpha/cpu_builder.cc') 622929Sktlim@umich.edu Source('alpha/dyn_inst.cc') 632929Sktlim@umich.edu Source('alpha/thread_context.cc') 643020Sstever@eecs.umich.edu elif env['TARGET_ISA'] == 'mips': 653020Sstever@eecs.umich.edu Source('mips/cpu.cc') 663020Sstever@eecs.umich.edu Source('mips/cpu_builder.cc') 672929Sktlim@umich.edu Source('mips/dyn_inst.cc') 682929Sktlim@umich.edu Source('mips/thread_context.cc') 693021Sstever@eecs.umich.edu elif env['TARGET_ISA'] == 'sparc': 702929Sktlim@umich.edu Source('sparc/cpu.cc') 712929Sktlim@umich.edu Source('sparc/cpu_builder.cc') 722929Sktlim@umich.edu Source('sparc/dyn_inst.cc') 732929Sktlim@umich.edu Source('sparc/thread_context.cc') 742929Sktlim@umich.edu else: 752929Sktlim@umich.edu sys.exit('O3 CPU does not support the \'%s\' ISA' % env['TARGET_ISA']) 762929Sktlim@umich.edu 772929Sktlim@umich.edu if env['USE_CHECKER']: 782929Sktlim@umich.edu SimObject('O3Checker.py') 792929Sktlim@umich.edu Source('checker_builder.cc') 802929Sktlim@umich.edu 812929Sktlim@umich.eduif 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']: 822929Sktlim@umich.edu Source('2bit_local_pred.cc') 832929Sktlim@umich.edu Source('btb.cc') 842929Sktlim@umich.edu Source('ras.cc') 852929Sktlim@umich.edu Source('tournament_pred.cc') 862929Sktlim@umich.edu 872929Sktlim@umich.edu