SConscript revision 5334
14120Sgblack@eecs.umich.edu# -*- mode:python -*-
24120Sgblack@eecs.umich.edu
37087Snate@binkert.org# Copyright (c) 2006 The Regents of The University of Michigan
47087Snate@binkert.org# All rights reserved.
57087Snate@binkert.org#
67087Snate@binkert.org# Redistribution and use in source and binary forms, with or without
77087Snate@binkert.org# modification, are permitted provided that the following conditions are
87087Snate@binkert.org# met: redistributions of source code must retain the above copyright
97087Snate@binkert.org# notice, this list of conditions and the following disclaimer;
107087Snate@binkert.org# redistributions in binary form must reproduce the above copyright
117087Snate@binkert.org# notice, this list of conditions and the following disclaimer in the
127087Snate@binkert.org# documentation and/or other materials provided with the distribution;
137087Snate@binkert.org# neither the name of the copyright holders nor the names of its
147087Snate@binkert.org# contributors may be used to endorse or promote products derived from
154120Sgblack@eecs.umich.edu# this software without specific prior written permission.
164120Sgblack@eecs.umich.edu#
174120Sgblack@eecs.umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
184120Sgblack@eecs.umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
194120Sgblack@eecs.umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
204120Sgblack@eecs.umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
214120Sgblack@eecs.umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
224120Sgblack@eecs.umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
234120Sgblack@eecs.umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
244120Sgblack@eecs.umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
254120Sgblack@eecs.umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
264120Sgblack@eecs.umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
274120Sgblack@eecs.umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
284120Sgblack@eecs.umich.edu#
294120Sgblack@eecs.umich.edu# Authors: Nathan Binkert
304120Sgblack@eecs.umich.edu
314120Sgblack@eecs.umich.eduimport sys
324120Sgblack@eecs.umich.edu
334120Sgblack@eecs.umich.eduImport('*')
344120Sgblack@eecs.umich.edu
354120Sgblack@eecs.umich.eduif 'O3CPU' in env['CPU_MODELS'] or 'OzoneCPU' in env['CPU_MODELS']:
364120Sgblack@eecs.umich.edu    Source('2bit_local_pred.cc')
374120Sgblack@eecs.umich.edu    Source('btb.cc')
384120Sgblack@eecs.umich.edu    Source('ras.cc')
394120Sgblack@eecs.umich.edu    Source('tournament_pred.cc')
404120Sgblack@eecs.umich.edu
414120Sgblack@eecs.umich.edu    TraceFlag('CommitRate')
424120Sgblack@eecs.umich.edu    TraceFlag('IEW')
434202Sbinkertn@umich.edu    TraceFlag('IQ')
445069Sgblack@eecs.umich.edu
454202Sbinkertn@umich.eduif 'O3CPU' in env['CPU_MODELS']:
465659Sgblack@eecs.umich.edu    SimObject('FUPool.py')
479022Sgblack@eecs.umich.edu    SimObject('FuncUnitConfig.py')
489023Sgblack@eecs.umich.edu    SimObject('O3CPU.py')
494601Sgblack@eecs.umich.edu
505124Sgblack@eecs.umich.edu    Source('base_dyn_inst.cc')
517966Sgblack@eecs.umich.edu    Source('bpred_unit.cc')
525083Sgblack@eecs.umich.edu    Source('commit.cc')
534679Sgblack@eecs.umich.edu    Source('cpu.cc')
546515Sgblack@eecs.umich.edu    Source('decode.cc')
555083Sgblack@eecs.umich.edu    Source('fetch.cc')
564679Sgblack@eecs.umich.edu    Source('free_list.cc')
574679Sgblack@eecs.umich.edu    Source('fu_pool.cc')
588745Sgblack@eecs.umich.edu    Source('iew.cc')
596313Sgblack@eecs.umich.edu    Source('inst_queue.cc')
608771Sgblack@eecs.umich.edu    Source('lsq.cc')
618771Sgblack@eecs.umich.edu    Source('lsq_unit.cc')
628771Sgblack@eecs.umich.edu    Source('mem_dep_unit.cc')
636365Sgblack@eecs.umich.edu    Source('rename.cc')
645124Sgblack@eecs.umich.edu    Source('rename_map.cc')
658752Sgblack@eecs.umich.edu    Source('rob.cc')
668771Sgblack@eecs.umich.edu    Source('scoreboard.cc')
6710553Salexandru.dutu@amd.com    Source('store_set.cc')
684202Sbinkertn@umich.edu
698771Sgblack@eecs.umich.edu    TraceFlag('FreeList')
708771Sgblack@eecs.umich.edu    TraceFlag('LSQ')
714997Sgblack@eecs.umich.edu    TraceFlag('LSQUnit')
727624Sgblack@eecs.umich.edu    TraceFlag('MemDepUnit')
735135Sgblack@eecs.umich.edu    TraceFlag('O3CPU')
748753Sgblack@eecs.umich.edu    TraceFlag('ROB')
754997Sgblack@eecs.umich.edu    TraceFlag('Rename')
769384SAndreas.Sandberg@arm.com    TraceFlag('Scoreboard')
778745Sgblack@eecs.umich.edu    TraceFlag('StoreSet')
786365Sgblack@eecs.umich.edu    TraceFlag('Writeback')
798771Sgblack@eecs.umich.edu
808740Sgblack@eecs.umich.edu    CompoundFlag('O3CPUAll', [ 'Fetch', 'Decode', 'Rename', 'IEW', 'Commit',
816365Sgblack@eecs.umich.edu        'IQ', 'ROB', 'FreeList', 'LSQ', 'LSQUnit', 'StoreSet', 'MemDepUnit',
828740Sgblack@eecs.umich.edu        'DynInst', 'O3CPU', 'Activity', 'Scoreboard', 'Writeback' ])
838745Sgblack@eecs.umich.edu
848752Sgblack@eecs.umich.edu    if env['TARGET_ISA'] == 'alpha':
858752Sgblack@eecs.umich.edu        Source('alpha/cpu.cc')
869023Sgblack@eecs.umich.edu        Source('alpha/cpu_builder.cc')
878335Snate@binkert.org        Source('alpha/dyn_inst.cc')
884120Sgblack@eecs.umich.edu        Source('alpha/thread_context.cc')
895069Sgblack@eecs.umich.edu    elif env['TARGET_ISA'] == 'mips':
905081Sgblack@eecs.umich.edu        Source('mips/cpu.cc')
915081Sgblack@eecs.umich.edu        Source('mips/cpu_builder.cc')
925081Sgblack@eecs.umich.edu        Source('mips/dyn_inst.cc')
935081Sgblack@eecs.umich.edu        Source('mips/thread_context.cc')
945081Sgblack@eecs.umich.edu    elif env['TARGET_ISA'] == 'sparc':
955081Sgblack@eecs.umich.edu        Source('sparc/cpu.cc')
965081Sgblack@eecs.umich.edu        Source('sparc/cpu_builder.cc')
975081Sgblack@eecs.umich.edu        Source('sparc/dyn_inst.cc')
985081Sgblack@eecs.umich.edu        Source('sparc/thread_context.cc')
995081Sgblack@eecs.umich.edu    else:
1005081Sgblack@eecs.umich.edu        sys.exit('O3 CPU does not support the \'%s\' ISA' % env['TARGET_ISA'])
1015081Sgblack@eecs.umich.edu
1025081Sgblack@eecs.umich.edu    if env['USE_CHECKER']:
1035081Sgblack@eecs.umich.edu        SimObject('O3Checker.py')
1045081Sgblack@eecs.umich.edu        Source('checker_builder.cc')
1055081Sgblack@eecs.umich.edu