exetrace.cc revision 4046
12SN/A/*
21762SN/A * Copyright (c) 2001-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292665Ssaidi@eecs.umich.edu *          Lisa Hsu
302665Ssaidi@eecs.umich.edu *          Nathan Binkert
312665Ssaidi@eecs.umich.edu *          Steve Raasch
322SN/A */
332SN/A
342SN/A#include <fstream>
352SN/A#include <iomanip>
363506Ssaidi@eecs.umich.edu#include <sys/ipc.h>
373506Ssaidi@eecs.umich.edu#include <sys/shm.h>
382SN/A
392973Sgblack@eecs.umich.edu#include "arch/regfile.hh"
403584Ssaidi@eecs.umich.edu#include "arch/utility.hh"
4156SN/A#include "base/loader/symtab.hh"
423614Sgblack@eecs.umich.edu#include "config/full_system.hh"
431717SN/A#include "cpu/base.hh"
442518SN/A#include "cpu/exetrace.hh"
4556SN/A#include "cpu/static_inst.hh"
462518SN/A#include "sim/param.hh"
472518SN/A#include "sim/system.hh"
482SN/A
493614Sgblack@eecs.umich.edu#if FULL_SYSTEM
503614Sgblack@eecs.umich.edu#include "arch/tlb.hh"
513614Sgblack@eecs.umich.edu#endif
523614Sgblack@eecs.umich.edu
533065Sgblack@eecs.umich.edu//XXX This is temporary
543065Sgblack@eecs.umich.edu#include "arch/isa_specific.hh"
553506Ssaidi@eecs.umich.edu#include "cpu/m5legion_interface.h"
563065Sgblack@eecs.umich.edu
572SN/Ausing namespace std;
582973Sgblack@eecs.umich.eduusing namespace TheISA;
592SN/A
603840Shsul@eecs.umich.edu#if THE_ISA == SPARC_ISA && FULL_SYSTEM
613825Ssaidi@eecs.umich.edustatic int diffcount = 0;
623903Ssaidi@eecs.umich.edustatic bool wasMicro = false;
633840Shsul@eecs.umich.edu#endif
643825Ssaidi@eecs.umich.edu
653506Ssaidi@eecs.umich.edunamespace Trace {
663506Ssaidi@eecs.umich.eduSharedData *shared_data = NULL;
673506Ssaidi@eecs.umich.edu}
683506Ssaidi@eecs.umich.edu
692SN/A////////////////////////////////////////////////////////////////////////
702SN/A//
712SN/A//  Methods for the InstRecord object
722SN/A//
732SN/A
743748Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA
753748Sgblack@eecs.umich.edu
763748Sgblack@eecs.umich.eduinline char * genCenteredLabel(int length, char * buffer, char * label)
773748Sgblack@eecs.umich.edu{
783748Sgblack@eecs.umich.edu    int labelLength = strlen(label);
793748Sgblack@eecs.umich.edu    assert(labelLength <= length);
803748Sgblack@eecs.umich.edu    int leftPad = (length - labelLength) / 2;
813748Sgblack@eecs.umich.edu    int rightPad = length - leftPad - labelLength;
823748Sgblack@eecs.umich.edu    char format[64];
833748Sgblack@eecs.umich.edu    sprintf(format, "%%%ds%%s%%%ds", leftPad, rightPad);
843748Sgblack@eecs.umich.edu    sprintf(buffer, format, "", label, "");
853748Sgblack@eecs.umich.edu    return buffer;
863748Sgblack@eecs.umich.edu}
873748Sgblack@eecs.umich.edu
883748Sgblack@eecs.umich.eduinline void printRegPair(ostream & os, char const * title, uint64_t a, uint64_t b)
893748Sgblack@eecs.umich.edu{
903748Sgblack@eecs.umich.edu    ccprintf(os, "  %16s  |  %#018x   %s   %#-018x  \n",
913748Sgblack@eecs.umich.edu            title, a, (a == b) ? "|" : "X", b);
923748Sgblack@eecs.umich.edu}
933748Sgblack@eecs.umich.edu
943748Sgblack@eecs.umich.eduinline void printColumnLabels(ostream & os)
953748Sgblack@eecs.umich.edu{
963748Sgblack@eecs.umich.edu    static char * regLabel = genCenteredLabel(16, new char[17], "Register");
973748Sgblack@eecs.umich.edu    static char * m5Label = genCenteredLabel(18, new char[18], "M5");
983748Sgblack@eecs.umich.edu    static char * legionLabel = genCenteredLabel(18, new char[18], "Legion");
993748Sgblack@eecs.umich.edu    ccprintf(os, "  %s  |  %s   |   %s  \n", regLabel, m5Label, legionLabel);
1003748Sgblack@eecs.umich.edu    ccprintf(os, "--------------------+-----------------------+-----------------------\n");
1013748Sgblack@eecs.umich.edu}
1023748Sgblack@eecs.umich.edu
1033748Sgblack@eecs.umich.eduinline void printSectionHeader(ostream & os, char * name)
1043748Sgblack@eecs.umich.edu{
1053748Sgblack@eecs.umich.edu    char sectionString[70];
1063748Sgblack@eecs.umich.edu    genCenteredLabel(69, sectionString, name);
1073748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1083748Sgblack@eecs.umich.edu    ccprintf(os, "%69s\n", sectionString);
1093748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1103748Sgblack@eecs.umich.edu}
1113748Sgblack@eecs.umich.edu
1123748Sgblack@eecs.umich.eduinline void printLevelHeader(ostream & os, int level)
1133748Sgblack@eecs.umich.edu{
1143748Sgblack@eecs.umich.edu    char sectionString[70];
1153748Sgblack@eecs.umich.edu    char levelName[70];
1163748Sgblack@eecs.umich.edu    sprintf(levelName, "Trap stack level %d", level);
1173748Sgblack@eecs.umich.edu    genCenteredLabel(69, sectionString, levelName);
1183748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1193748Sgblack@eecs.umich.edu    ccprintf(os, "%69s\n", sectionString);
1203748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1213748Sgblack@eecs.umich.edu}
1223748Sgblack@eecs.umich.edu
1233748Sgblack@eecs.umich.edu#endif
1242SN/A
1252SN/Avoid
1264046Sbinkertn@umich.eduTrace::InstRecord::dump()
1272SN/A{
1284046Sbinkertn@umich.edu    ostream &outs = Trace::output();
1294046Sbinkertn@umich.edu
1303903Ssaidi@eecs.umich.edu    DPRINTF(Sparc, "Instruction: %#X\n", staticInst->machInst);
1312973Sgblack@eecs.umich.edu    if (flags[PRINT_REG_DELTA])
1322973Sgblack@eecs.umich.edu    {
1333065Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA
1343380Sgblack@eecs.umich.edu        //Don't print what happens for each micro-op, just print out
1353380Sgblack@eecs.umich.edu        //once at the last op, and for regular instructions.
1363380Sgblack@eecs.umich.edu        if(!staticInst->isMicroOp() || staticInst->isLastMicroOp())
1373380Sgblack@eecs.umich.edu        {
1383380Sgblack@eecs.umich.edu            static uint64_t regs[32] = {
1393380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
1403380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
1413380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
1423380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0};
1433380Sgblack@eecs.umich.edu            static uint64_t ccr = 0;
1443380Sgblack@eecs.umich.edu            static uint64_t y = 0;
1453380Sgblack@eecs.umich.edu            static uint64_t floats[32];
1463380Sgblack@eecs.umich.edu            uint64_t newVal;
1473380Sgblack@eecs.umich.edu            static const char * prefixes[4] = {"G", "O", "L", "I"};
1483065Sgblack@eecs.umich.edu
1493588Sgblack@eecs.umich.edu            outs << hex;
1503588Sgblack@eecs.umich.edu            outs << "PC = " << thread->readNextPC();
1513588Sgblack@eecs.umich.edu            outs << " NPC = " << thread->readNextNPC();
1523790Sgblack@eecs.umich.edu            newVal = thread->readIntReg(SparcISA::NumIntArchRegs + 2);
1533790Sgblack@eecs.umich.edu            //newVal = thread->readMiscReg(SparcISA::MISCREG_CCR);
1543380Sgblack@eecs.umich.edu            if(newVal != ccr)
1553059Sgblack@eecs.umich.edu            {
1563588Sgblack@eecs.umich.edu                outs << " CCR = " << newVal;
1573380Sgblack@eecs.umich.edu                ccr = newVal;
1583380Sgblack@eecs.umich.edu            }
1593790Sgblack@eecs.umich.edu            newVal = thread->readIntReg(SparcISA::NumIntArchRegs + 1);
1603790Sgblack@eecs.umich.edu            //newVal = thread->readMiscReg(SparcISA::MISCREG_Y);
1613380Sgblack@eecs.umich.edu            if(newVal != y)
1623380Sgblack@eecs.umich.edu            {
1633588Sgblack@eecs.umich.edu                outs << " Y = " << newVal;
1643380Sgblack@eecs.umich.edu                y = newVal;
1653380Sgblack@eecs.umich.edu            }
1663380Sgblack@eecs.umich.edu            for(int y = 0; y < 4; y++)
1673380Sgblack@eecs.umich.edu            {
1683380Sgblack@eecs.umich.edu                for(int x = 0; x < 8; x++)
1693059Sgblack@eecs.umich.edu                {
1703380Sgblack@eecs.umich.edu                    int index = x + 8 * y;
1713380Sgblack@eecs.umich.edu                    newVal = thread->readIntReg(index);
1723380Sgblack@eecs.umich.edu                    if(regs[index] != newVal)
1733380Sgblack@eecs.umich.edu                    {
1743588Sgblack@eecs.umich.edu                        outs << " " << prefixes[y] << dec << x << " = " << hex << newVal;
1753380Sgblack@eecs.umich.edu                        regs[index] = newVal;
1763380Sgblack@eecs.umich.edu                    }
1773059Sgblack@eecs.umich.edu                }
1783059Sgblack@eecs.umich.edu            }
1793380Sgblack@eecs.umich.edu            for(int y = 0; y < 32; y++)
1803380Sgblack@eecs.umich.edu            {
1813380Sgblack@eecs.umich.edu                newVal = thread->readFloatRegBits(2 * y, 64);
1823380Sgblack@eecs.umich.edu                if(floats[y] != newVal)
1833380Sgblack@eecs.umich.edu                {
1843588Sgblack@eecs.umich.edu                    outs << " F" << dec << (2 * y) << " = " << hex << newVal;
1853380Sgblack@eecs.umich.edu                    floats[y] = newVal;
1863380Sgblack@eecs.umich.edu                }
1873380Sgblack@eecs.umich.edu            }
1883588Sgblack@eecs.umich.edu            outs << dec << endl;
1893059Sgblack@eecs.umich.edu        }
1903065Sgblack@eecs.umich.edu#endif
1912973Sgblack@eecs.umich.edu    }
1922973Sgblack@eecs.umich.edu    else if (flags[INTEL_FORMAT]) {
1931968SN/A#if FULL_SYSTEM
1943064Sgblack@eecs.umich.edu        bool is_trace_system = (thread->getCpuPtr()->system->name() == trace_system);
1951968SN/A#else
1961968SN/A        bool is_trace_system = true;
1971968SN/A#endif
1981968SN/A        if (is_trace_system) {
1994046Sbinkertn@umich.edu            ccprintf(outs, "%7d ) ", when);
2001967SN/A            outs << "0x" << hex << PC << ":\t";
2011967SN/A            if (staticInst->isLoad()) {
2021967SN/A                outs << "<RD 0x" << hex << addr;
2031967SN/A                outs << ">";
2041967SN/A            } else if (staticInst->isStore()) {
2051967SN/A                outs << "<WR 0x" << hex << addr;
2061967SN/A                outs << ">";
2071967SN/A            }
2081967SN/A            outs << endl;
2091904SN/A        }
2101904SN/A    } else {
2114046Sbinkertn@umich.edu        if (flags[PRINT_TICKS])
2124046Sbinkertn@umich.edu            ccprintf(outs, "%7d: ", when);
213452SN/A
2143064Sgblack@eecs.umich.edu        outs << thread->getCpuPtr()->name() << " ";
2152SN/A
2161904SN/A        if (flags[TRACE_MISSPEC])
2171904SN/A            outs << (misspeculating ? "-" : "+") << " ";
2182SN/A
2191904SN/A        if (flags[PRINT_THREAD_NUM])
2203064Sgblack@eecs.umich.edu            outs << "T" << thread->getThreadNum() << " : ";
2212SN/A
2222SN/A
2231904SN/A        std::string sym_str;
2241904SN/A        Addr sym_addr;
2251904SN/A        if (debugSymbolTable
2262299SN/A            && debugSymbolTable->findNearestSymbol(PC, sym_str, sym_addr)
2272299SN/A            && flags[PC_SYMBOL]) {
2281904SN/A            if (PC != sym_addr)
2291904SN/A                sym_str += csprintf("+%d", PC - sym_addr);
2301904SN/A            outs << "@" << sym_str << " : ";
2311904SN/A        }
2321904SN/A        else {
2331904SN/A            outs << "0x" << hex << PC << " : ";
2341904SN/A        }
235452SN/A
2361904SN/A        //
2371904SN/A        //  Print decoded instruction
2381904SN/A        //
2392SN/A
2402SN/A#if defined(__GNUC__) && (__GNUC__ < 3)
2411904SN/A        // There's a bug in gcc 2.x library that prevents setw()
2421904SN/A        // from working properly on strings
2431904SN/A        string mc(staticInst->disassemble(PC, debugSymbolTable));
2441904SN/A        while (mc.length() < 26)
2451904SN/A            mc += " ";
2461904SN/A        outs << mc;
2472SN/A#else
2481904SN/A        outs << setw(26) << left << staticInst->disassemble(PC, debugSymbolTable);
2492SN/A#endif
2502SN/A
2511904SN/A        outs << " : ";
2522SN/A
2531904SN/A        if (flags[PRINT_OP_CLASS]) {
2541904SN/A            outs << opClassStrings[staticInst->opClass()] << " : ";
2551904SN/A        }
2561904SN/A
2571904SN/A        if (flags[PRINT_RESULT_DATA] && data_status != DataInvalid) {
2581904SN/A            outs << " D=";
2591904SN/A#if 0
2601904SN/A            if (data_status == DataDouble)
2611904SN/A                ccprintf(outs, "%f", data.as_double);
2621904SN/A            else
2631904SN/A                ccprintf(outs, "%#018x", data.as_int);
2641904SN/A#else
2651904SN/A            ccprintf(outs, "%#018x", data.as_int);
2661904SN/A#endif
2671904SN/A        }
2681904SN/A
2691904SN/A        if (flags[PRINT_EFF_ADDR] && addr_valid)
2701904SN/A            outs << " A=0x" << hex << addr;
2711904SN/A
2721904SN/A        if (flags[PRINT_INT_REGS] && regs_valid) {
2732525SN/A            for (int i = 0; i < TheISA::NumIntRegs;)
2741904SN/A                for (int j = i + 1; i <= j; i++)
2752525SN/A                    ccprintf(outs, "r%02d = %#018x%s", i,
2762525SN/A                            iregs->regs.readReg(i),
2772525SN/A                            ((i == j) ? "\n" : "    "));
2781904SN/A            outs << "\n";
2791904SN/A        }
2801904SN/A
2811904SN/A        if (flags[PRINT_FETCH_SEQ] && fetch_seq_valid)
2821904SN/A            outs << "  FetchSeq=" << dec << fetch_seq;
2831904SN/A
2841904SN/A        if (flags[PRINT_CP_SEQ] && cp_seq_valid)
2851904SN/A            outs << "  CPSeq=" << dec << cp_seq;
2861967SN/A
2871967SN/A        //
2881967SN/A        //  End of line...
2891967SN/A        //
2901967SN/A        outs << endl;
2912SN/A    }
2923817Ssaidi@eecs.umich.edu#if THE_ISA == SPARC_ISA && FULL_SYSTEM
2933506Ssaidi@eecs.umich.edu    // Compare
2943506Ssaidi@eecs.umich.edu    if (flags[LEGION_LOCKSTEP])
2953506Ssaidi@eecs.umich.edu    {
2963506Ssaidi@eecs.umich.edu        bool compared = false;
2973506Ssaidi@eecs.umich.edu        bool diffPC   = false;
2983814Ssaidi@eecs.umich.edu        bool diffCC   = false;
2993506Ssaidi@eecs.umich.edu        bool diffInst = false;
3003931Ssaidi@eecs.umich.edu        bool diffIntRegs = false;
3013931Ssaidi@eecs.umich.edu        bool diffFpRegs = false;
3023748Sgblack@eecs.umich.edu        bool diffTpc = false;
3033748Sgblack@eecs.umich.edu        bool diffTnpc = false;
3043748Sgblack@eecs.umich.edu        bool diffTstate = false;
3053748Sgblack@eecs.umich.edu        bool diffTt = false;
3063748Sgblack@eecs.umich.edu        bool diffTba = false;
3073748Sgblack@eecs.umich.edu        bool diffHpstate = false;
3083748Sgblack@eecs.umich.edu        bool diffHtstate = false;
3093748Sgblack@eecs.umich.edu        bool diffHtba = false;
3103748Sgblack@eecs.umich.edu        bool diffPstate = false;
3113748Sgblack@eecs.umich.edu        bool diffY = false;
3124001Ssaidi@eecs.umich.edu        bool diffFsr = false;
3133748Sgblack@eecs.umich.edu        bool diffCcr = false;
3143748Sgblack@eecs.umich.edu        bool diffTl = false;
3153748Sgblack@eecs.umich.edu        bool diffGl = false;
3163748Sgblack@eecs.umich.edu        bool diffAsi = false;
3173748Sgblack@eecs.umich.edu        bool diffPil = false;
3183748Sgblack@eecs.umich.edu        bool diffCwp = false;
3193748Sgblack@eecs.umich.edu        bool diffCansave = false;
3203748Sgblack@eecs.umich.edu        bool diffCanrestore = false;
3213748Sgblack@eecs.umich.edu        bool diffOtherwin = false;
3223748Sgblack@eecs.umich.edu        bool diffCleanwin = false;
3233880Ssaidi@eecs.umich.edu        bool diffTlb = false;
3243603Ssaidi@eecs.umich.edu        Addr m5Pc, lgnPc;
3253603Ssaidi@eecs.umich.edu
3263903Ssaidi@eecs.umich.edu        // We took a trap on a micro-op...
3273903Ssaidi@eecs.umich.edu        if (wasMicro && !staticInst->isMicroOp())
3283903Ssaidi@eecs.umich.edu        {
3294046Sbinkertn@umich.edu            // let's skip comparing this tick
3303903Ssaidi@eecs.umich.edu            while (!compared)
3313903Ssaidi@eecs.umich.edu                if (shared_data->flags == OWN_M5) {
3323903Ssaidi@eecs.umich.edu                    shared_data->flags = OWN_LEGION;
3333903Ssaidi@eecs.umich.edu                    compared = true;
3343903Ssaidi@eecs.umich.edu                }
3353903Ssaidi@eecs.umich.edu            compared = false;
3363903Ssaidi@eecs.umich.edu            wasMicro = false;
3373903Ssaidi@eecs.umich.edu        }
3383903Ssaidi@eecs.umich.edu
3393903Ssaidi@eecs.umich.edu        if (staticInst->isLastMicroOp())
3403903Ssaidi@eecs.umich.edu            wasMicro = false;
3413903Ssaidi@eecs.umich.edu        else if (staticInst->isMicroOp())
3423903Ssaidi@eecs.umich.edu            wasMicro = true;
3433903Ssaidi@eecs.umich.edu
3443506Ssaidi@eecs.umich.edu
3453584Ssaidi@eecs.umich.edu        if(!staticInst->isMicroOp() || staticInst->isLastMicroOp()) {
3463584Ssaidi@eecs.umich.edu            while (!compared) {
3473584Ssaidi@eecs.umich.edu                if (shared_data->flags == OWN_M5) {
3483748Sgblack@eecs.umich.edu                    m5Pc = PC & TheISA::PAddrImplMask;
3493928Ssaidi@eecs.umich.edu                    if (bits(shared_data->pstate,3,3)) {
3503928Ssaidi@eecs.umich.edu                        m5Pc &= mask(32);
3513928Ssaidi@eecs.umich.edu                    }
3523748Sgblack@eecs.umich.edu                    lgnPc = shared_data->pc & TheISA::PAddrImplMask;
3533603Ssaidi@eecs.umich.edu                    if (lgnPc != m5Pc)
3543584Ssaidi@eecs.umich.edu                       diffPC = true;
3553814Ssaidi@eecs.umich.edu
3563814Ssaidi@eecs.umich.edu                    if (shared_data->cycle_count !=
3573814Ssaidi@eecs.umich.edu                            thread->getCpuPtr()->instCount())
3583814Ssaidi@eecs.umich.edu                        diffCC = true;
3593814Ssaidi@eecs.umich.edu
3603743Sgblack@eecs.umich.edu                    if (shared_data->instruction !=
3613743Sgblack@eecs.umich.edu                            (SparcISA::MachInst)staticInst->machInst) {
3623584Ssaidi@eecs.umich.edu                        diffInst = true;
3633743Sgblack@eecs.umich.edu                    }
3643989Ssaidi@eecs.umich.edu                    // assume we have %g0 working correctly
3653989Ssaidi@eecs.umich.edu                    for (int i = 1; i < TheISA::NumIntArchRegs; i++) {
3663603Ssaidi@eecs.umich.edu                        if (thread->readIntReg(i) != shared_data->intregs[i]) {
3673931Ssaidi@eecs.umich.edu                            diffIntRegs = true;
3683603Ssaidi@eecs.umich.edu                        }
3693584Ssaidi@eecs.umich.edu                    }
3703931Ssaidi@eecs.umich.edu                    for (int i = 0; i < TheISA::NumFloatRegs/2; i++) {
3713945Ssaidi@eecs.umich.edu                        if (thread->readFloatRegBits(i*2,FloatRegFile::DoubleWidth) != shared_data->fpregs[i]) {
3723931Ssaidi@eecs.umich.edu                            diffFpRegs = true;
3733931Ssaidi@eecs.umich.edu                        }
3743931Ssaidi@eecs.umich.edu                    }
3753931Ssaidi@eecs.umich.edu                            uint64_t oldTl = thread->readMiscReg(MISCREG_TL);
3763748Sgblack@eecs.umich.edu                    if (oldTl != shared_data->tl)
3773748Sgblack@eecs.umich.edu                        diffTl = true;
3783748Sgblack@eecs.umich.edu                    for (int i = 1; i <= MaxTL; i++) {
3793748Sgblack@eecs.umich.edu                        thread->setMiscReg(MISCREG_TL, i);
3803748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TPC) !=
3813815Ssaidi@eecs.umich.edu                                shared_data->tpc[i-1])
3823748Sgblack@eecs.umich.edu                            diffTpc = true;
3833748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TNPC) !=
3843815Ssaidi@eecs.umich.edu                                shared_data->tnpc[i-1])
3853748Sgblack@eecs.umich.edu                            diffTnpc = true;
3863748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TSTATE) !=
3873815Ssaidi@eecs.umich.edu                                shared_data->tstate[i-1])
3883748Sgblack@eecs.umich.edu                            diffTstate = true;
3893748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TT) !=
3903815Ssaidi@eecs.umich.edu                                shared_data->tt[i-1])
3913748Sgblack@eecs.umich.edu                            diffTt = true;
3923748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_HTSTATE) !=
3933815Ssaidi@eecs.umich.edu                                shared_data->htstate[i-1])
3943748Sgblack@eecs.umich.edu                            diffHtstate = true;
3953748Sgblack@eecs.umich.edu                    }
3963748Sgblack@eecs.umich.edu                    thread->setMiscReg(MISCREG_TL, oldTl);
3973584Ssaidi@eecs.umich.edu
3983748Sgblack@eecs.umich.edu                    if(shared_data->tba != thread->readMiscReg(MISCREG_TBA))
3993748Sgblack@eecs.umich.edu                        diffTba = true;
4003748Sgblack@eecs.umich.edu                    //When the hpstate register is read by an instruction,
4013748Sgblack@eecs.umich.edu                    //legion has bit 11 set. When it's in storage, it doesn't.
4023748Sgblack@eecs.umich.edu                    //Since we don't directly support seperate interpretations
4033748Sgblack@eecs.umich.edu                    //of the registers like that, the bit is always set to 1 and
4043748Sgblack@eecs.umich.edu                    //we just don't compare it. It's not supposed to matter
4053748Sgblack@eecs.umich.edu                    //anyway.
4063748Sgblack@eecs.umich.edu                    if((shared_data->hpstate | (1 << 11)) != thread->readMiscReg(MISCREG_HPSTATE))
4073748Sgblack@eecs.umich.edu                        diffHpstate = true;
4083748Sgblack@eecs.umich.edu                    if(shared_data->htba != thread->readMiscReg(MISCREG_HTBA))
4093748Sgblack@eecs.umich.edu                        diffHtba = true;
4103748Sgblack@eecs.umich.edu                    if(shared_data->pstate != thread->readMiscReg(MISCREG_PSTATE))
4113748Sgblack@eecs.umich.edu                        diffPstate = true;
4123790Sgblack@eecs.umich.edu                    //if(shared_data->y != thread->readMiscReg(MISCREG_Y))
4133790Sgblack@eecs.umich.edu                    if(shared_data->y !=
4143790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 1))
4153748Sgblack@eecs.umich.edu                        diffY = true;
4164011Ssaidi@eecs.umich.edu                    if(shared_data->fsr != thread->readMiscReg(MISCREG_FSR)) {
4174001Ssaidi@eecs.umich.edu                        diffFsr = true;
4184011Ssaidi@eecs.umich.edu                        if (mbits(shared_data->fsr, 63,10) ==
4194011Ssaidi@eecs.umich.edu                                mbits(thread->readMiscReg(MISCREG_FSR), 63,10)) {
4204011Ssaidi@eecs.umich.edu                            thread->setMiscReg(MISCREG_FSR, shared_data->fsr);
4214011Ssaidi@eecs.umich.edu                            diffFsr = false;
4224011Ssaidi@eecs.umich.edu                        }
4234011Ssaidi@eecs.umich.edu                    }
4243790Sgblack@eecs.umich.edu                    //if(shared_data->ccr != thread->readMiscReg(MISCREG_CCR))
4253790Sgblack@eecs.umich.edu                    if(shared_data->ccr !=
4263790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 2))
4273748Sgblack@eecs.umich.edu                        diffCcr = true;
4283748Sgblack@eecs.umich.edu                    if(shared_data->gl != thread->readMiscReg(MISCREG_GL))
4293748Sgblack@eecs.umich.edu                        diffGl = true;
4303748Sgblack@eecs.umich.edu                    if(shared_data->asi != thread->readMiscReg(MISCREG_ASI))
4313748Sgblack@eecs.umich.edu                        diffAsi = true;
4323748Sgblack@eecs.umich.edu                    if(shared_data->pil != thread->readMiscReg(MISCREG_PIL))
4333748Sgblack@eecs.umich.edu                        diffPil = true;
4343748Sgblack@eecs.umich.edu                    if(shared_data->cwp != thread->readMiscReg(MISCREG_CWP))
4353748Sgblack@eecs.umich.edu                        diffCwp = true;
4363790Sgblack@eecs.umich.edu                    //if(shared_data->cansave != thread->readMiscReg(MISCREG_CANSAVE))
4373790Sgblack@eecs.umich.edu                    if(shared_data->cansave !=
4383790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 3))
4393748Sgblack@eecs.umich.edu                        diffCansave = true;
4403790Sgblack@eecs.umich.edu                    //if(shared_data->canrestore !=
4413790Sgblack@eecs.umich.edu                    //	    thread->readMiscReg(MISCREG_CANRESTORE))
4423748Sgblack@eecs.umich.edu                    if(shared_data->canrestore !=
4433989Ssaidi@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 4))
4443748Sgblack@eecs.umich.edu                        diffCanrestore = true;
4453790Sgblack@eecs.umich.edu                    //if(shared_data->otherwin != thread->readMiscReg(MISCREG_OTHERWIN))
4463790Sgblack@eecs.umich.edu                    if(shared_data->otherwin !=
4473989Ssaidi@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 6))
4483748Sgblack@eecs.umich.edu                        diffOtherwin = true;
4493790Sgblack@eecs.umich.edu                    //if(shared_data->cleanwin != thread->readMiscReg(MISCREG_CLEANWIN))
4503790Sgblack@eecs.umich.edu                    if(shared_data->cleanwin !=
4513989Ssaidi@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 5))
4523748Sgblack@eecs.umich.edu                        diffCleanwin = true;
4533748Sgblack@eecs.umich.edu
4543880Ssaidi@eecs.umich.edu                    for (int i = 0; i < 64; i++) {
4553880Ssaidi@eecs.umich.edu                        if (shared_data->itb[i] !=  thread->getITBPtr()->TteRead(i))
4563880Ssaidi@eecs.umich.edu                                diffTlb = true;
4573880Ssaidi@eecs.umich.edu                        if (shared_data->dtb[i] !=  thread->getDTBPtr()->TteRead(i))
4583880Ssaidi@eecs.umich.edu                                diffTlb = true;
4593880Ssaidi@eecs.umich.edu                    }
4603880Ssaidi@eecs.umich.edu
4614008Ssaidi@eecs.umich.edu                    if (diffPC || diffCC || diffInst || diffIntRegs ||
4623931Ssaidi@eecs.umich.edu                         diffFpRegs || diffTpc || diffTnpc || diffTstate ||
4633931Ssaidi@eecs.umich.edu                         diffTt || diffHpstate || diffHtstate || diffHtba ||
4644001Ssaidi@eecs.umich.edu                         diffPstate || diffY || diffCcr || diffTl || diffFsr ||
4654001Ssaidi@eecs.umich.edu                         diffGl || diffAsi || diffPil || diffCwp || diffCansave ||
4663931Ssaidi@eecs.umich.edu                         diffCanrestore || diffOtherwin || diffCleanwin || diffTlb)
4674008Ssaidi@eecs.umich.edu                       {
4683863Ssaidi@eecs.umich.edu
4693584Ssaidi@eecs.umich.edu                        outs << "Differences found between M5 and Legion:";
4703584Ssaidi@eecs.umich.edu                        if (diffPC)
4713584Ssaidi@eecs.umich.edu                            outs << " [PC]";
4723814Ssaidi@eecs.umich.edu                        if (diffCC)
4733814Ssaidi@eecs.umich.edu                            outs << " [CC]";
4743584Ssaidi@eecs.umich.edu                        if (diffInst)
4753584Ssaidi@eecs.umich.edu                            outs << " [Instruction]";
4763931Ssaidi@eecs.umich.edu                        if (diffIntRegs)
4773584Ssaidi@eecs.umich.edu                            outs << " [IntRegs]";
4783931Ssaidi@eecs.umich.edu                        if (diffFpRegs)
4793931Ssaidi@eecs.umich.edu                            outs << " [FpRegs]";
4803748Sgblack@eecs.umich.edu                        if (diffTpc)
4813748Sgblack@eecs.umich.edu                            outs << " [Tpc]";
4823748Sgblack@eecs.umich.edu                        if (diffTnpc)
4833748Sgblack@eecs.umich.edu                            outs << " [Tnpc]";
4843748Sgblack@eecs.umich.edu                        if (diffTstate)
4853748Sgblack@eecs.umich.edu                            outs << " [Tstate]";
4863748Sgblack@eecs.umich.edu                        if (diffTt)
4873748Sgblack@eecs.umich.edu                            outs << " [Tt]";
4883748Sgblack@eecs.umich.edu                        if (diffHpstate)
4893748Sgblack@eecs.umich.edu                            outs << " [Hpstate]";
4903748Sgblack@eecs.umich.edu                        if (diffHtstate)
4913748Sgblack@eecs.umich.edu                            outs << " [Htstate]";
4923748Sgblack@eecs.umich.edu                        if (diffHtba)
4933748Sgblack@eecs.umich.edu                            outs << " [Htba]";
4943748Sgblack@eecs.umich.edu                        if (diffPstate)
4953748Sgblack@eecs.umich.edu                            outs << " [Pstate]";
4963748Sgblack@eecs.umich.edu                        if (diffY)
4973748Sgblack@eecs.umich.edu                            outs << " [Y]";
4984001Ssaidi@eecs.umich.edu                        if (diffFsr)
4994001Ssaidi@eecs.umich.edu                            outs << " [FSR]";
5003748Sgblack@eecs.umich.edu                        if (diffCcr)
5013748Sgblack@eecs.umich.edu                            outs << " [Ccr]";
5023748Sgblack@eecs.umich.edu                        if (diffTl)
5033748Sgblack@eecs.umich.edu                            outs << " [Tl]";
5043748Sgblack@eecs.umich.edu                        if (diffGl)
5053748Sgblack@eecs.umich.edu                            outs << " [Gl]";
5063748Sgblack@eecs.umich.edu                        if (diffAsi)
5073748Sgblack@eecs.umich.edu                            outs << " [Asi]";
5083748Sgblack@eecs.umich.edu                        if (diffPil)
5093748Sgblack@eecs.umich.edu                            outs << " [Pil]";
5103748Sgblack@eecs.umich.edu                        if (diffCwp)
5113748Sgblack@eecs.umich.edu                            outs << " [Cwp]";
5123748Sgblack@eecs.umich.edu                        if (diffCansave)
5133748Sgblack@eecs.umich.edu                            outs << " [Cansave]";
5143748Sgblack@eecs.umich.edu                        if (diffCanrestore)
5153748Sgblack@eecs.umich.edu                            outs << " [Canrestore]";
5163748Sgblack@eecs.umich.edu                        if (diffOtherwin)
5173748Sgblack@eecs.umich.edu                            outs << " [Otherwin]";
5183748Sgblack@eecs.umich.edu                        if (diffCleanwin)
5193748Sgblack@eecs.umich.edu                            outs << " [Cleanwin]";
5203880Ssaidi@eecs.umich.edu                        if (diffTlb)
5213880Ssaidi@eecs.umich.edu                            outs << " [Tlb]";
5223603Ssaidi@eecs.umich.edu                        outs << endl << endl;
5233584Ssaidi@eecs.umich.edu
5243603Ssaidi@eecs.umich.edu                        outs << right << setfill(' ') << setw(15)
5253584Ssaidi@eecs.umich.edu                             << "M5 PC: " << "0x"<< setw(16) << setfill('0')
5263603Ssaidi@eecs.umich.edu                             << hex << m5Pc << endl;
5273584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
5283584Ssaidi@eecs.umich.edu                             << "Legion PC: " << "0x"<< setw(16) << setfill('0') << hex
5293603Ssaidi@eecs.umich.edu                             << lgnPc << endl << endl;
5303584Ssaidi@eecs.umich.edu
5313814Ssaidi@eecs.umich.edu                        outs << right << setfill(' ') << setw(15)
5323814Ssaidi@eecs.umich.edu                             << "M5 CC: " << "0x"<< setw(16) << setfill('0')
5333814Ssaidi@eecs.umich.edu                             << hex << thread->getCpuPtr()->instCount() << endl;
5343814Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
5353814Ssaidi@eecs.umich.edu                             << "Legion CC: " << "0x"<< setw(16) << setfill('0') << hex
5363814Ssaidi@eecs.umich.edu                             << shared_data->cycle_count << endl << endl;
5373814Ssaidi@eecs.umich.edu
5383584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
5393584Ssaidi@eecs.umich.edu                             << "M5 Inst: "  << "0x"<< setw(8)
5403584Ssaidi@eecs.umich.edu                             << setfill('0') << hex << staticInst->machInst
5413603Ssaidi@eecs.umich.edu                             << staticInst->disassemble(m5Pc, debugSymbolTable)
5423584Ssaidi@eecs.umich.edu                             << endl;
5433584Ssaidi@eecs.umich.edu
5443748Sgblack@eecs.umich.edu                        StaticInstPtr legionInst =
5453748Sgblack@eecs.umich.edu                            StaticInst::decode(makeExtMI(shared_data->instruction,
5463748Sgblack@eecs.umich.edu                                        thread));
5473584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
5483584Ssaidi@eecs.umich.edu                             << " Legion Inst: "
5493584Ssaidi@eecs.umich.edu                             << "0x" << setw(8) << setfill('0') << hex
5503584Ssaidi@eecs.umich.edu                             << shared_data->instruction
5513603Ssaidi@eecs.umich.edu                             << legionInst->disassemble(lgnPc, debugSymbolTable)
5523748Sgblack@eecs.umich.edu                             << endl << endl;
5533584Ssaidi@eecs.umich.edu
5543748Sgblack@eecs.umich.edu                        printSectionHeader(outs, "General State");
5553748Sgblack@eecs.umich.edu                        printColumnLabels(outs);
5563748Sgblack@eecs.umich.edu                        printRegPair(outs, "HPstate",
5573748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_HPSTATE),
5583748Sgblack@eecs.umich.edu                                shared_data->hpstate | (1 << 11));
5593748Sgblack@eecs.umich.edu                        printRegPair(outs, "Htba",
5603748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_HTBA),
5613748Sgblack@eecs.umich.edu                                shared_data->htba);
5623748Sgblack@eecs.umich.edu                        printRegPair(outs, "Pstate",
5633748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_PSTATE),
5643748Sgblack@eecs.umich.edu                                shared_data->pstate);
5653748Sgblack@eecs.umich.edu                        printRegPair(outs, "Y",
5663790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_Y),
5673989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 1),
5683748Sgblack@eecs.umich.edu                                shared_data->y);
5694001Ssaidi@eecs.umich.edu                        printRegPair(outs, "FSR",
5704001Ssaidi@eecs.umich.edu                                thread->readMiscReg(MISCREG_FSR),
5714001Ssaidi@eecs.umich.edu                                shared_data->fsr);
5723748Sgblack@eecs.umich.edu                        printRegPair(outs, "Ccr",
5733790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CCR),
5743989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 2),
5753748Sgblack@eecs.umich.edu                                shared_data->ccr);
5763748Sgblack@eecs.umich.edu                        printRegPair(outs, "Tl",
5773748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_TL),
5783748Sgblack@eecs.umich.edu                                shared_data->tl);
5793748Sgblack@eecs.umich.edu                        printRegPair(outs, "Gl",
5803748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_GL),
5813748Sgblack@eecs.umich.edu                                shared_data->gl);
5823748Sgblack@eecs.umich.edu                        printRegPair(outs, "Asi",
5833748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_ASI),
5843748Sgblack@eecs.umich.edu                                shared_data->asi);
5853748Sgblack@eecs.umich.edu                        printRegPair(outs, "Pil",
5863748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_PIL),
5873748Sgblack@eecs.umich.edu                                shared_data->pil);
5883748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cwp",
5893748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_CWP),
5903748Sgblack@eecs.umich.edu                                shared_data->cwp);
5913748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cansave",
5923790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CANSAVE),
5933790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 3),
5943748Sgblack@eecs.umich.edu                                shared_data->cansave);
5953748Sgblack@eecs.umich.edu                        printRegPair(outs, "Canrestore",
5963790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CANRESTORE),
5973790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 4),
5983748Sgblack@eecs.umich.edu                                shared_data->canrestore);
5993748Sgblack@eecs.umich.edu                        printRegPair(outs, "Otherwin",
6003790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_OTHERWIN),
6013989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 6),
6023748Sgblack@eecs.umich.edu                                shared_data->otherwin);
6033748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cleanwin",
6043790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CLEANWIN),
6053989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 5),
6063748Sgblack@eecs.umich.edu                                shared_data->cleanwin);
6073748Sgblack@eecs.umich.edu                        outs << endl;
6083748Sgblack@eecs.umich.edu                        for (int i = 1; i <= MaxTL; i++) {
6093748Sgblack@eecs.umich.edu                            printLevelHeader(outs, i);
6103748Sgblack@eecs.umich.edu                            printColumnLabels(outs);
6113748Sgblack@eecs.umich.edu                            thread->setMiscReg(MISCREG_TL, i);
6123748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tpc",
6133748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TPC),
6143815Ssaidi@eecs.umich.edu                                    shared_data->tpc[i-1]);
6153748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tnpc",
6163748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TNPC),
6173815Ssaidi@eecs.umich.edu                                    shared_data->tnpc[i-1]);
6183748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tstate",
6193748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TSTATE),
6203815Ssaidi@eecs.umich.edu                                    shared_data->tstate[i-1]);
6213748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tt",
6223748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TT),
6233815Ssaidi@eecs.umich.edu                                    shared_data->tt[i-1]);
6243748Sgblack@eecs.umich.edu                            printRegPair(outs, "Htstate",
6253748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_HTSTATE),
6263815Ssaidi@eecs.umich.edu                                    shared_data->htstate[i-1]);
6273748Sgblack@eecs.umich.edu                        }
6283748Sgblack@eecs.umich.edu                        thread->setMiscReg(MISCREG_TL, oldTl);
6293584Ssaidi@eecs.umich.edu                        outs << endl;
6303584Ssaidi@eecs.umich.edu
6313748Sgblack@eecs.umich.edu                        printSectionHeader(outs, "General Purpose Registers");
6323584Ssaidi@eecs.umich.edu                        static const char * regtypes[4] = {"%g", "%o", "%l", "%i"};
6333931Ssaidi@eecs.umich.edu                        for(int y = 0; y < 4; y++) {
6343931Ssaidi@eecs.umich.edu                            for(int x = 0; x < 8; x++) {
6353748Sgblack@eecs.umich.edu                                char label[8];
6363748Sgblack@eecs.umich.edu                                sprintf(label, "%s%d", regtypes[y], x);
6373748Sgblack@eecs.umich.edu                                printRegPair(outs, label,
6383748Sgblack@eecs.umich.edu                                        thread->readIntReg(y*8+x),
6393748Sgblack@eecs.umich.edu                                        shared_data->intregs[y*8+x]);
6403931Ssaidi@eecs.umich.edu                            }
6413931Ssaidi@eecs.umich.edu                        }
6423931Ssaidi@eecs.umich.edu                        if (diffFpRegs) {
6433931Ssaidi@eecs.umich.edu                            for (int x = 0; x < 32; x++) {
6443931Ssaidi@eecs.umich.edu                                char label[8];
6453931Ssaidi@eecs.umich.edu                                sprintf(label, "%%f%d", x);
6463931Ssaidi@eecs.umich.edu                                printRegPair(outs, label,
6474008Ssaidi@eecs.umich.edu                                 thread->readFloatRegBits(x*2,FloatRegFile::DoubleWidth),
6483931Ssaidi@eecs.umich.edu                                 shared_data->fpregs[x]);
6493584Ssaidi@eecs.umich.edu                            }
6503584Ssaidi@eecs.umich.edu                        }
6513903Ssaidi@eecs.umich.edu                        if (diffTlb) {
6523903Ssaidi@eecs.umich.edu                            printColumnLabels(outs);
6533903Ssaidi@eecs.umich.edu                            char label[8];
6543903Ssaidi@eecs.umich.edu                            for (int x = 0; x < 64; x++) {
6553903Ssaidi@eecs.umich.edu                                if (shared_data->itb[x] !=  ULL(0xFFFFFFFFFFFFFFFF) ||
6563903Ssaidi@eecs.umich.edu                                    thread->getITBPtr()->TteRead(x) != ULL(0xFFFFFFFFFFFFFFFF))  {
6573903Ssaidi@eecs.umich.edu                                        sprintf(label, "I-TLB:%02d", x);
6583903Ssaidi@eecs.umich.edu                                        printRegPair(outs, label, thread->getITBPtr()->TteRead(x),
6593903Ssaidi@eecs.umich.edu                                                shared_data->itb[x]);
6603903Ssaidi@eecs.umich.edu                                }
6613880Ssaidi@eecs.umich.edu                            }
6623903Ssaidi@eecs.umich.edu                            for (int x = 0; x < 64; x++) {
6633903Ssaidi@eecs.umich.edu                                if (shared_data->dtb[x] !=  ULL(0xFFFFFFFFFFFFFFFF) ||
6643903Ssaidi@eecs.umich.edu                                    thread->getDTBPtr()->TteRead(x) != ULL(0xFFFFFFFFFFFFFFFF))  {
6653903Ssaidi@eecs.umich.edu                                        sprintf(label, "D-TLB:%02d", x);
6663903Ssaidi@eecs.umich.edu                                        printRegPair(outs, label, thread->getDTBPtr()->TteRead(x),
6673903Ssaidi@eecs.umich.edu                                                shared_data->dtb[x]);
6683903Ssaidi@eecs.umich.edu                                }
6693903Ssaidi@eecs.umich.edu                            }
6703903Ssaidi@eecs.umich.edu                            thread->getITBPtr()->dumpAll();
6713903Ssaidi@eecs.umich.edu                            thread->getDTBPtr()->dumpAll();
6723880Ssaidi@eecs.umich.edu                        }
6733826Ssaidi@eecs.umich.edu
6743825Ssaidi@eecs.umich.edu                        diffcount++;
6754011Ssaidi@eecs.umich.edu                        if (diffcount > 3)
6763825Ssaidi@eecs.umich.edu                            fatal("Differences found between Legion and M5\n");
6773892Ssaidi@eecs.umich.edu                    } else
6783892Ssaidi@eecs.umich.edu                        diffcount = 0;
6793584Ssaidi@eecs.umich.edu
6803584Ssaidi@eecs.umich.edu                    compared = true;
6813584Ssaidi@eecs.umich.edu                    shared_data->flags = OWN_LEGION;
6823506Ssaidi@eecs.umich.edu                }
6833584Ssaidi@eecs.umich.edu            } // while
6843584Ssaidi@eecs.umich.edu        } // if not microop
6853506Ssaidi@eecs.umich.edu    }
6863584Ssaidi@eecs.umich.edu#endif
6872SN/A}
6882SN/A
6892SN/A
6902SN/Avector<bool> Trace::InstRecord::flags(NUM_BITS);
6911967SN/Astring Trace::InstRecord::trace_system;
6922SN/A
6932SN/A////////////////////////////////////////////////////////////////////////
6942SN/A//
6952SN/A// Parameter space for per-cycle execution address tracing options.
6962SN/A// Derive from ParamContext so we can override checkParams() function.
6972SN/A//
6982SN/Aclass ExecutionTraceParamContext : public ParamContext
6992SN/A{
7002SN/A  public:
7012SN/A    ExecutionTraceParamContext(const string &_iniSection)
7022SN/A        : ParamContext(_iniSection)
7032SN/A        {
7042SN/A        }
7052SN/A
7062SN/A    void checkParams();	// defined at bottom of file
7072SN/A};
7082SN/A
7092SN/AExecutionTraceParamContext exeTraceParams("exetrace");
7102SN/A
7112SN/AParam<bool> exe_trace_spec(&exeTraceParams, "speculative",
7121413SN/A                           "capture speculative instructions", true);
7132SN/A
7142SN/AParam<bool> exe_trace_print_cycle(&exeTraceParams, "print_cycle",
7152SN/A                                  "print cycle number", true);
7162SN/AParam<bool> exe_trace_print_opclass(&exeTraceParams, "print_opclass",
7172SN/A                                  "print op class", true);
7182SN/AParam<bool> exe_trace_print_thread(&exeTraceParams, "print_thread",
7192SN/A                                  "print thread number", true);
7202SN/AParam<bool> exe_trace_print_effaddr(&exeTraceParams, "print_effaddr",
7212SN/A                                  "print effective address", true);
7222SN/AParam<bool> exe_trace_print_data(&exeTraceParams, "print_data",
7232SN/A                                  "print result data", true);
7242SN/AParam<bool> exe_trace_print_iregs(&exeTraceParams, "print_iregs",
7252SN/A                                  "print all integer regs", false);
7262SN/AParam<bool> exe_trace_print_fetchseq(&exeTraceParams, "print_fetchseq",
7272SN/A                                  "print fetch sequence number", false);
7282SN/AParam<bool> exe_trace_print_cp_seq(&exeTraceParams, "print_cpseq",
7292SN/A                                  "print correct-path sequence number", false);
7302973Sgblack@eecs.umich.eduParam<bool> exe_trace_print_reg_delta(&exeTraceParams, "print_reg_delta",
7312973Sgblack@eecs.umich.edu                                  "print which registers changed to what", false);
7322299SN/AParam<bool> exe_trace_pc_symbol(&exeTraceParams, "pc_symbol",
7332299SN/A                                  "Use symbols for the PC if available", true);
7341904SN/AParam<bool> exe_trace_intel_format(&exeTraceParams, "intel_format",
7351904SN/A                                   "print trace in intel compatible format", false);
7363506Ssaidi@eecs.umich.eduParam<bool> exe_trace_legion_lockstep(&exeTraceParams, "legion_lockstep",
7373506Ssaidi@eecs.umich.edu                                   "Compare sim state to legion state every cycle",
7383506Ssaidi@eecs.umich.edu                                   false);
7391967SN/AParam<string> exe_trace_system(&exeTraceParams, "trace_system",
7401967SN/A                                   "print trace of which system (client or server)",
7411967SN/A                                   "client");
7421904SN/A
7432SN/A
7442SN/A//
7452SN/A// Helper function for ExecutionTraceParamContext::checkParams() just
7462SN/A// to get us into the InstRecord namespace
7472SN/A//
7482SN/Avoid
7492SN/ATrace::InstRecord::setParams()
7502SN/A{
7512SN/A    flags[TRACE_MISSPEC]     = exe_trace_spec;
7522SN/A
7534046Sbinkertn@umich.edu    flags[PRINT_TICKS]       = exe_trace_print_cycle;
7542SN/A    flags[PRINT_OP_CLASS]    = exe_trace_print_opclass;
7552SN/A    flags[PRINT_THREAD_NUM]  = exe_trace_print_thread;
7562SN/A    flags[PRINT_RESULT_DATA] = exe_trace_print_effaddr;
7572SN/A    flags[PRINT_EFF_ADDR]    = exe_trace_print_data;
7582SN/A    flags[PRINT_INT_REGS]    = exe_trace_print_iregs;
7592SN/A    flags[PRINT_FETCH_SEQ]   = exe_trace_print_fetchseq;
7602SN/A    flags[PRINT_CP_SEQ]      = exe_trace_print_cp_seq;
7612973Sgblack@eecs.umich.edu    flags[PRINT_REG_DELTA]   = exe_trace_print_reg_delta;
7622299SN/A    flags[PC_SYMBOL]         = exe_trace_pc_symbol;
7631904SN/A    flags[INTEL_FORMAT]      = exe_trace_intel_format;
7643506Ssaidi@eecs.umich.edu    flags[LEGION_LOCKSTEP]   = exe_trace_legion_lockstep;
7651967SN/A    trace_system	     = exe_trace_system;
7663506Ssaidi@eecs.umich.edu
7673506Ssaidi@eecs.umich.edu    // If were going to be in lockstep with Legion
7683506Ssaidi@eecs.umich.edu    // Setup shared memory, and get otherwise ready
7693506Ssaidi@eecs.umich.edu    if (flags[LEGION_LOCKSTEP]) {
7703603Ssaidi@eecs.umich.edu        int shmfd = shmget('M' << 24 | getuid(), sizeof(SharedData), 0777);
7713506Ssaidi@eecs.umich.edu        if (shmfd < 0)
7723506Ssaidi@eecs.umich.edu            fatal("Couldn't get shared memory fd. Is Legion running?");
7733506Ssaidi@eecs.umich.edu
7743506Ssaidi@eecs.umich.edu        shared_data = (SharedData*)shmat(shmfd, NULL, SHM_RND);
7753506Ssaidi@eecs.umich.edu        if (shared_data == (SharedData*)-1)
7763506Ssaidi@eecs.umich.edu            fatal("Couldn't allocate shared memory");
7773506Ssaidi@eecs.umich.edu
7783506Ssaidi@eecs.umich.edu        if (shared_data->flags != OWN_M5)
7793506Ssaidi@eecs.umich.edu            fatal("Shared memory has invalid owner");
7803506Ssaidi@eecs.umich.edu
7813506Ssaidi@eecs.umich.edu        if (shared_data->version != VERSION)
7823506Ssaidi@eecs.umich.edu            fatal("Shared Data is wrong version! M5: %d Legion: %d", VERSION,
7833506Ssaidi@eecs.umich.edu                    shared_data->version);
7843506Ssaidi@eecs.umich.edu
7853603Ssaidi@eecs.umich.edu        // step legion forward one cycle so we can get register values
7863603Ssaidi@eecs.umich.edu        shared_data->flags = OWN_LEGION;
7873506Ssaidi@eecs.umich.edu    }
7882SN/A}
7892SN/A
7902SN/Avoid
7912SN/AExecutionTraceParamContext::checkParams()
7922SN/A{
7932SN/A    Trace::InstRecord::setParams();
7942SN/A}
7952SN/A
796