exetrace.cc revision 3892
12SN/A/* 21762SN/A * Copyright (c) 2001-2005 The Regents of The University of Michigan 32SN/A * All rights reserved. 42SN/A * 52SN/A * Redistribution and use in source and binary forms, with or without 62SN/A * modification, are permitted provided that the following conditions are 72SN/A * met: redistributions of source code must retain the above copyright 82SN/A * notice, this list of conditions and the following disclaimer; 92SN/A * redistributions in binary form must reproduce the above copyright 102SN/A * notice, this list of conditions and the following disclaimer in the 112SN/A * documentation and/or other materials provided with the distribution; 122SN/A * neither the name of the copyright holders nor the names of its 132SN/A * contributors may be used to endorse or promote products derived from 142SN/A * this software without specific prior written permission. 152SN/A * 162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665Ssaidi@eecs.umich.edu * 282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt 292665Ssaidi@eecs.umich.edu * Lisa Hsu 302665Ssaidi@eecs.umich.edu * Nathan Binkert 312665Ssaidi@eecs.umich.edu * Steve Raasch 322SN/A */ 332SN/A 342SN/A#include <fstream> 352SN/A#include <iomanip> 363506Ssaidi@eecs.umich.edu#include <sys/ipc.h> 373506Ssaidi@eecs.umich.edu#include <sys/shm.h> 382SN/A 392973Sgblack@eecs.umich.edu#include "arch/regfile.hh" 403584Ssaidi@eecs.umich.edu#include "arch/utility.hh" 4156SN/A#include "base/loader/symtab.hh" 423614Sgblack@eecs.umich.edu#include "config/full_system.hh" 431717SN/A#include "cpu/base.hh" 442518SN/A#include "cpu/exetrace.hh" 4556SN/A#include "cpu/static_inst.hh" 462518SN/A#include "sim/param.hh" 472518SN/A#include "sim/system.hh" 482SN/A 493614Sgblack@eecs.umich.edu#if FULL_SYSTEM 503614Sgblack@eecs.umich.edu#include "arch/tlb.hh" 513614Sgblack@eecs.umich.edu#endif 523614Sgblack@eecs.umich.edu 533065Sgblack@eecs.umich.edu//XXX This is temporary 543065Sgblack@eecs.umich.edu#include "arch/isa_specific.hh" 553506Ssaidi@eecs.umich.edu#include "cpu/m5legion_interface.h" 563065Sgblack@eecs.umich.edu 572SN/Ausing namespace std; 582973Sgblack@eecs.umich.eduusing namespace TheISA; 592SN/A 603840Shsul@eecs.umich.edu#if THE_ISA == SPARC_ISA && FULL_SYSTEM 613825Ssaidi@eecs.umich.edustatic int diffcount = 0; 623840Shsul@eecs.umich.edu#endif 633825Ssaidi@eecs.umich.edu 643506Ssaidi@eecs.umich.edunamespace Trace { 653506Ssaidi@eecs.umich.eduSharedData *shared_data = NULL; 663506Ssaidi@eecs.umich.edu} 673506Ssaidi@eecs.umich.edu 682SN/A//////////////////////////////////////////////////////////////////////// 692SN/A// 702SN/A// Methods for the InstRecord object 712SN/A// 722SN/A 733748Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA 743748Sgblack@eecs.umich.edu 753748Sgblack@eecs.umich.eduinline char * genCenteredLabel(int length, char * buffer, char * label) 763748Sgblack@eecs.umich.edu{ 773748Sgblack@eecs.umich.edu int labelLength = strlen(label); 783748Sgblack@eecs.umich.edu assert(labelLength <= length); 793748Sgblack@eecs.umich.edu int leftPad = (length - labelLength) / 2; 803748Sgblack@eecs.umich.edu int rightPad = length - leftPad - labelLength; 813748Sgblack@eecs.umich.edu char format[64]; 823748Sgblack@eecs.umich.edu sprintf(format, "%%%ds%%s%%%ds", leftPad, rightPad); 833748Sgblack@eecs.umich.edu sprintf(buffer, format, "", label, ""); 843748Sgblack@eecs.umich.edu return buffer; 853748Sgblack@eecs.umich.edu} 863748Sgblack@eecs.umich.edu 873748Sgblack@eecs.umich.eduinline void printRegPair(ostream & os, char const * title, uint64_t a, uint64_t b) 883748Sgblack@eecs.umich.edu{ 893748Sgblack@eecs.umich.edu ccprintf(os, " %16s | %#018x %s %#-018x \n", 903748Sgblack@eecs.umich.edu title, a, (a == b) ? "|" : "X", b); 913748Sgblack@eecs.umich.edu} 923748Sgblack@eecs.umich.edu 933748Sgblack@eecs.umich.eduinline void printColumnLabels(ostream & os) 943748Sgblack@eecs.umich.edu{ 953748Sgblack@eecs.umich.edu static char * regLabel = genCenteredLabel(16, new char[17], "Register"); 963748Sgblack@eecs.umich.edu static char * m5Label = genCenteredLabel(18, new char[18], "M5"); 973748Sgblack@eecs.umich.edu static char * legionLabel = genCenteredLabel(18, new char[18], "Legion"); 983748Sgblack@eecs.umich.edu ccprintf(os, " %s | %s | %s \n", regLabel, m5Label, legionLabel); 993748Sgblack@eecs.umich.edu ccprintf(os, "--------------------+-----------------------+-----------------------\n"); 1003748Sgblack@eecs.umich.edu} 1013748Sgblack@eecs.umich.edu 1023748Sgblack@eecs.umich.eduinline void printSectionHeader(ostream & os, char * name) 1033748Sgblack@eecs.umich.edu{ 1043748Sgblack@eecs.umich.edu char sectionString[70]; 1053748Sgblack@eecs.umich.edu genCenteredLabel(69, sectionString, name); 1063748Sgblack@eecs.umich.edu ccprintf(os, "====================================================================\n"); 1073748Sgblack@eecs.umich.edu ccprintf(os, "%69s\n", sectionString); 1083748Sgblack@eecs.umich.edu ccprintf(os, "====================================================================\n"); 1093748Sgblack@eecs.umich.edu} 1103748Sgblack@eecs.umich.edu 1113748Sgblack@eecs.umich.eduinline void printLevelHeader(ostream & os, int level) 1123748Sgblack@eecs.umich.edu{ 1133748Sgblack@eecs.umich.edu char sectionString[70]; 1143748Sgblack@eecs.umich.edu char levelName[70]; 1153748Sgblack@eecs.umich.edu sprintf(levelName, "Trap stack level %d", level); 1163748Sgblack@eecs.umich.edu genCenteredLabel(69, sectionString, levelName); 1173748Sgblack@eecs.umich.edu ccprintf(os, "====================================================================\n"); 1183748Sgblack@eecs.umich.edu ccprintf(os, "%69s\n", sectionString); 1193748Sgblack@eecs.umich.edu ccprintf(os, "====================================================================\n"); 1203748Sgblack@eecs.umich.edu} 1213748Sgblack@eecs.umich.edu 1223748Sgblack@eecs.umich.edu#endif 1232SN/A 1242SN/Avoid 1252SN/ATrace::InstRecord::dump(ostream &outs) 1262SN/A{ 1272973Sgblack@eecs.umich.edu if (flags[PRINT_REG_DELTA]) 1282973Sgblack@eecs.umich.edu { 1293065Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA 1303380Sgblack@eecs.umich.edu //Don't print what happens for each micro-op, just print out 1313380Sgblack@eecs.umich.edu //once at the last op, and for regular instructions. 1323380Sgblack@eecs.umich.edu if(!staticInst->isMicroOp() || staticInst->isLastMicroOp()) 1333380Sgblack@eecs.umich.edu { 1343380Sgblack@eecs.umich.edu static uint64_t regs[32] = { 1353380Sgblack@eecs.umich.edu 0, 0, 0, 0, 0, 0, 0, 0, 1363380Sgblack@eecs.umich.edu 0, 0, 0, 0, 0, 0, 0, 0, 1373380Sgblack@eecs.umich.edu 0, 0, 0, 0, 0, 0, 0, 0, 1383380Sgblack@eecs.umich.edu 0, 0, 0, 0, 0, 0, 0, 0}; 1393380Sgblack@eecs.umich.edu static uint64_t ccr = 0; 1403380Sgblack@eecs.umich.edu static uint64_t y = 0; 1413380Sgblack@eecs.umich.edu static uint64_t floats[32]; 1423380Sgblack@eecs.umich.edu uint64_t newVal; 1433380Sgblack@eecs.umich.edu static const char * prefixes[4] = {"G", "O", "L", "I"}; 1443065Sgblack@eecs.umich.edu 1453588Sgblack@eecs.umich.edu outs << hex; 1463588Sgblack@eecs.umich.edu outs << "PC = " << thread->readNextPC(); 1473588Sgblack@eecs.umich.edu outs << " NPC = " << thread->readNextNPC(); 1483380Sgblack@eecs.umich.edu newVal = thread->readMiscReg(SparcISA::MISCREG_CCR); 1493380Sgblack@eecs.umich.edu if(newVal != ccr) 1503059Sgblack@eecs.umich.edu { 1513588Sgblack@eecs.umich.edu outs << " CCR = " << newVal; 1523380Sgblack@eecs.umich.edu ccr = newVal; 1533380Sgblack@eecs.umich.edu } 1543380Sgblack@eecs.umich.edu newVal = thread->readMiscReg(SparcISA::MISCREG_Y); 1553380Sgblack@eecs.umich.edu if(newVal != y) 1563380Sgblack@eecs.umich.edu { 1573588Sgblack@eecs.umich.edu outs << " Y = " << newVal; 1583380Sgblack@eecs.umich.edu y = newVal; 1593380Sgblack@eecs.umich.edu } 1603380Sgblack@eecs.umich.edu for(int y = 0; y < 4; y++) 1613380Sgblack@eecs.umich.edu { 1623380Sgblack@eecs.umich.edu for(int x = 0; x < 8; x++) 1633059Sgblack@eecs.umich.edu { 1643380Sgblack@eecs.umich.edu int index = x + 8 * y; 1653380Sgblack@eecs.umich.edu newVal = thread->readIntReg(index); 1663380Sgblack@eecs.umich.edu if(regs[index] != newVal) 1673380Sgblack@eecs.umich.edu { 1683588Sgblack@eecs.umich.edu outs << " " << prefixes[y] << dec << x << " = " << hex << newVal; 1693380Sgblack@eecs.umich.edu regs[index] = newVal; 1703380Sgblack@eecs.umich.edu } 1713059Sgblack@eecs.umich.edu } 1723059Sgblack@eecs.umich.edu } 1733380Sgblack@eecs.umich.edu for(int y = 0; y < 32; y++) 1743380Sgblack@eecs.umich.edu { 1753380Sgblack@eecs.umich.edu newVal = thread->readFloatRegBits(2 * y, 64); 1763380Sgblack@eecs.umich.edu if(floats[y] != newVal) 1773380Sgblack@eecs.umich.edu { 1783588Sgblack@eecs.umich.edu outs << " F" << dec << (2 * y) << " = " << hex << newVal; 1793380Sgblack@eecs.umich.edu floats[y] = newVal; 1803380Sgblack@eecs.umich.edu } 1813380Sgblack@eecs.umich.edu } 1823588Sgblack@eecs.umich.edu outs << dec << endl; 1833059Sgblack@eecs.umich.edu } 1843065Sgblack@eecs.umich.edu#endif 1852973Sgblack@eecs.umich.edu } 1862973Sgblack@eecs.umich.edu else if (flags[INTEL_FORMAT]) { 1871968SN/A#if FULL_SYSTEM 1883064Sgblack@eecs.umich.edu bool is_trace_system = (thread->getCpuPtr()->system->name() == trace_system); 1891968SN/A#else 1901968SN/A bool is_trace_system = true; 1911968SN/A#endif 1921968SN/A if (is_trace_system) { 1931967SN/A ccprintf(outs, "%7d ) ", cycle); 1941967SN/A outs << "0x" << hex << PC << ":\t"; 1951967SN/A if (staticInst->isLoad()) { 1961967SN/A outs << "<RD 0x" << hex << addr; 1971967SN/A outs << ">"; 1981967SN/A } else if (staticInst->isStore()) { 1991967SN/A outs << "<WR 0x" << hex << addr; 2001967SN/A outs << ">"; 2011967SN/A } 2021967SN/A outs << endl; 2031904SN/A } 2041904SN/A } else { 2051904SN/A if (flags[PRINT_CYCLE]) 2061904SN/A ccprintf(outs, "%7d: ", cycle); 207452SN/A 2083064Sgblack@eecs.umich.edu outs << thread->getCpuPtr()->name() << " "; 2092SN/A 2101904SN/A if (flags[TRACE_MISSPEC]) 2111904SN/A outs << (misspeculating ? "-" : "+") << " "; 2122SN/A 2131904SN/A if (flags[PRINT_THREAD_NUM]) 2143064Sgblack@eecs.umich.edu outs << "T" << thread->getThreadNum() << " : "; 2152SN/A 2162SN/A 2171904SN/A std::string sym_str; 2181904SN/A Addr sym_addr; 2191904SN/A if (debugSymbolTable 2202299SN/A && debugSymbolTable->findNearestSymbol(PC, sym_str, sym_addr) 2212299SN/A && flags[PC_SYMBOL]) { 2221904SN/A if (PC != sym_addr) 2231904SN/A sym_str += csprintf("+%d", PC - sym_addr); 2241904SN/A outs << "@" << sym_str << " : "; 2251904SN/A } 2261904SN/A else { 2271904SN/A outs << "0x" << hex << PC << " : "; 2281904SN/A } 229452SN/A 2301904SN/A // 2311904SN/A // Print decoded instruction 2321904SN/A // 2332SN/A 2342SN/A#if defined(__GNUC__) && (__GNUC__ < 3) 2351904SN/A // There's a bug in gcc 2.x library that prevents setw() 2361904SN/A // from working properly on strings 2371904SN/A string mc(staticInst->disassemble(PC, debugSymbolTable)); 2381904SN/A while (mc.length() < 26) 2391904SN/A mc += " "; 2401904SN/A outs << mc; 2412SN/A#else 2421904SN/A outs << setw(26) << left << staticInst->disassemble(PC, debugSymbolTable); 2432SN/A#endif 2442SN/A 2451904SN/A outs << " : "; 2462SN/A 2471904SN/A if (flags[PRINT_OP_CLASS]) { 2481904SN/A outs << opClassStrings[staticInst->opClass()] << " : "; 2491904SN/A } 2501904SN/A 2511904SN/A if (flags[PRINT_RESULT_DATA] && data_status != DataInvalid) { 2521904SN/A outs << " D="; 2531904SN/A#if 0 2541904SN/A if (data_status == DataDouble) 2551904SN/A ccprintf(outs, "%f", data.as_double); 2561904SN/A else 2571904SN/A ccprintf(outs, "%#018x", data.as_int); 2581904SN/A#else 2591904SN/A ccprintf(outs, "%#018x", data.as_int); 2601904SN/A#endif 2611904SN/A } 2621904SN/A 2631904SN/A if (flags[PRINT_EFF_ADDR] && addr_valid) 2641904SN/A outs << " A=0x" << hex << addr; 2651904SN/A 2661904SN/A if (flags[PRINT_INT_REGS] && regs_valid) { 2672525SN/A for (int i = 0; i < TheISA::NumIntRegs;) 2681904SN/A for (int j = i + 1; i <= j; i++) 2692525SN/A ccprintf(outs, "r%02d = %#018x%s", i, 2702525SN/A iregs->regs.readReg(i), 2712525SN/A ((i == j) ? "\n" : " ")); 2721904SN/A outs << "\n"; 2731904SN/A } 2741904SN/A 2751904SN/A if (flags[PRINT_FETCH_SEQ] && fetch_seq_valid) 2761904SN/A outs << " FetchSeq=" << dec << fetch_seq; 2771904SN/A 2781904SN/A if (flags[PRINT_CP_SEQ] && cp_seq_valid) 2791904SN/A outs << " CPSeq=" << dec << cp_seq; 2801967SN/A 2811967SN/A // 2821967SN/A // End of line... 2831967SN/A // 2841967SN/A outs << endl; 2852SN/A } 2863817Ssaidi@eecs.umich.edu#if THE_ISA == SPARC_ISA && FULL_SYSTEM 2873506Ssaidi@eecs.umich.edu // Compare 2883506Ssaidi@eecs.umich.edu if (flags[LEGION_LOCKSTEP]) 2893506Ssaidi@eecs.umich.edu { 2903506Ssaidi@eecs.umich.edu bool compared = false; 2913506Ssaidi@eecs.umich.edu bool diffPC = false; 2923814Ssaidi@eecs.umich.edu bool diffCC = false; 2933506Ssaidi@eecs.umich.edu bool diffInst = false; 2943506Ssaidi@eecs.umich.edu bool diffRegs = false; 2953748Sgblack@eecs.umich.edu bool diffTpc = false; 2963748Sgblack@eecs.umich.edu bool diffTnpc = false; 2973748Sgblack@eecs.umich.edu bool diffTstate = false; 2983748Sgblack@eecs.umich.edu bool diffTt = false; 2993748Sgblack@eecs.umich.edu bool diffTba = false; 3003748Sgblack@eecs.umich.edu bool diffHpstate = false; 3013748Sgblack@eecs.umich.edu bool diffHtstate = false; 3023748Sgblack@eecs.umich.edu bool diffHtba = false; 3033748Sgblack@eecs.umich.edu bool diffPstate = false; 3043748Sgblack@eecs.umich.edu bool diffY = false; 3053748Sgblack@eecs.umich.edu bool diffCcr = false; 3063748Sgblack@eecs.umich.edu bool diffTl = false; 3073748Sgblack@eecs.umich.edu bool diffGl = false; 3083748Sgblack@eecs.umich.edu bool diffAsi = false; 3093748Sgblack@eecs.umich.edu bool diffPil = false; 3103748Sgblack@eecs.umich.edu bool diffCwp = false; 3113748Sgblack@eecs.umich.edu bool diffCansave = false; 3123748Sgblack@eecs.umich.edu bool diffCanrestore = false; 3133748Sgblack@eecs.umich.edu bool diffOtherwin = false; 3143748Sgblack@eecs.umich.edu bool diffCleanwin = false; 3153880Ssaidi@eecs.umich.edu bool diffTlb = false; 3163603Ssaidi@eecs.umich.edu Addr m5Pc, lgnPc; 3173603Ssaidi@eecs.umich.edu 3183506Ssaidi@eecs.umich.edu 3193584Ssaidi@eecs.umich.edu if(!staticInst->isMicroOp() || staticInst->isLastMicroOp()) { 3203584Ssaidi@eecs.umich.edu while (!compared) { 3213584Ssaidi@eecs.umich.edu if (shared_data->flags == OWN_M5) { 3223748Sgblack@eecs.umich.edu m5Pc = PC & TheISA::PAddrImplMask; 3233748Sgblack@eecs.umich.edu lgnPc = shared_data->pc & TheISA::PAddrImplMask; 3243603Ssaidi@eecs.umich.edu if (lgnPc != m5Pc) 3253584Ssaidi@eecs.umich.edu diffPC = true; 3263814Ssaidi@eecs.umich.edu 3273814Ssaidi@eecs.umich.edu if (shared_data->cycle_count != 3283814Ssaidi@eecs.umich.edu thread->getCpuPtr()->instCount()) 3293814Ssaidi@eecs.umich.edu diffCC = true; 3303814Ssaidi@eecs.umich.edu 3313743Sgblack@eecs.umich.edu if (shared_data->instruction != 3323743Sgblack@eecs.umich.edu (SparcISA::MachInst)staticInst->machInst) { 3333584Ssaidi@eecs.umich.edu diffInst = true; 3343743Sgblack@eecs.umich.edu } 3353754Sgblack@eecs.umich.edu for (int i = 0; i < TheISA::NumIntArchRegs; i++) { 3363603Ssaidi@eecs.umich.edu if (thread->readIntReg(i) != shared_data->intregs[i]) { 3373584Ssaidi@eecs.umich.edu diffRegs = true; 3383603Ssaidi@eecs.umich.edu } 3393584Ssaidi@eecs.umich.edu } 3403748Sgblack@eecs.umich.edu uint64_t oldTl = thread->readMiscReg(MISCREG_TL); 3413748Sgblack@eecs.umich.edu if (oldTl != shared_data->tl) 3423748Sgblack@eecs.umich.edu diffTl = true; 3433748Sgblack@eecs.umich.edu for (int i = 1; i <= MaxTL; i++) { 3443748Sgblack@eecs.umich.edu thread->setMiscReg(MISCREG_TL, i); 3453748Sgblack@eecs.umich.edu if (thread->readMiscReg(MISCREG_TPC) != 3463815Ssaidi@eecs.umich.edu shared_data->tpc[i-1]) 3473748Sgblack@eecs.umich.edu diffTpc = true; 3483748Sgblack@eecs.umich.edu if (thread->readMiscReg(MISCREG_TNPC) != 3493815Ssaidi@eecs.umich.edu shared_data->tnpc[i-1]) 3503748Sgblack@eecs.umich.edu diffTnpc = true; 3513748Sgblack@eecs.umich.edu if (thread->readMiscReg(MISCREG_TSTATE) != 3523815Ssaidi@eecs.umich.edu shared_data->tstate[i-1]) 3533748Sgblack@eecs.umich.edu diffTstate = true; 3543748Sgblack@eecs.umich.edu if (thread->readMiscReg(MISCREG_TT) != 3553815Ssaidi@eecs.umich.edu shared_data->tt[i-1]) 3563748Sgblack@eecs.umich.edu diffTt = true; 3573748Sgblack@eecs.umich.edu if (thread->readMiscReg(MISCREG_HTSTATE) != 3583815Ssaidi@eecs.umich.edu shared_data->htstate[i-1]) 3593748Sgblack@eecs.umich.edu diffHtstate = true; 3603748Sgblack@eecs.umich.edu } 3613748Sgblack@eecs.umich.edu thread->setMiscReg(MISCREG_TL, oldTl); 3623584Ssaidi@eecs.umich.edu 3633748Sgblack@eecs.umich.edu if(shared_data->tba != thread->readMiscReg(MISCREG_TBA)) 3643748Sgblack@eecs.umich.edu diffTba = true; 3653748Sgblack@eecs.umich.edu //When the hpstate register is read by an instruction, 3663748Sgblack@eecs.umich.edu //legion has bit 11 set. When it's in storage, it doesn't. 3673748Sgblack@eecs.umich.edu //Since we don't directly support seperate interpretations 3683748Sgblack@eecs.umich.edu //of the registers like that, the bit is always set to 1 and 3693748Sgblack@eecs.umich.edu //we just don't compare it. It's not supposed to matter 3703748Sgblack@eecs.umich.edu //anyway. 3713748Sgblack@eecs.umich.edu if((shared_data->hpstate | (1 << 11)) != thread->readMiscReg(MISCREG_HPSTATE)) 3723748Sgblack@eecs.umich.edu diffHpstate = true; 3733748Sgblack@eecs.umich.edu if(shared_data->htba != thread->readMiscReg(MISCREG_HTBA)) 3743748Sgblack@eecs.umich.edu diffHtba = true; 3753748Sgblack@eecs.umich.edu if(shared_data->pstate != thread->readMiscReg(MISCREG_PSTATE)) 3763748Sgblack@eecs.umich.edu diffPstate = true; 3773748Sgblack@eecs.umich.edu if(shared_data->y != thread->readMiscReg(MISCREG_Y)) 3783748Sgblack@eecs.umich.edu diffY = true; 3793748Sgblack@eecs.umich.edu if(shared_data->ccr != thread->readMiscReg(MISCREG_CCR)) 3803748Sgblack@eecs.umich.edu diffCcr = true; 3813748Sgblack@eecs.umich.edu if(shared_data->gl != thread->readMiscReg(MISCREG_GL)) 3823748Sgblack@eecs.umich.edu diffGl = true; 3833748Sgblack@eecs.umich.edu if(shared_data->asi != thread->readMiscReg(MISCREG_ASI)) 3843748Sgblack@eecs.umich.edu diffAsi = true; 3853748Sgblack@eecs.umich.edu if(shared_data->pil != thread->readMiscReg(MISCREG_PIL)) 3863748Sgblack@eecs.umich.edu diffPil = true; 3873748Sgblack@eecs.umich.edu if(shared_data->cwp != thread->readMiscReg(MISCREG_CWP)) 3883748Sgblack@eecs.umich.edu diffCwp = true; 3893748Sgblack@eecs.umich.edu if(shared_data->cansave != thread->readMiscReg(MISCREG_CANSAVE)) 3903748Sgblack@eecs.umich.edu diffCansave = true; 3913748Sgblack@eecs.umich.edu if(shared_data->canrestore != 3923748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_CANRESTORE)) 3933748Sgblack@eecs.umich.edu diffCanrestore = true; 3943748Sgblack@eecs.umich.edu if(shared_data->otherwin != thread->readMiscReg(MISCREG_OTHERWIN)) 3953748Sgblack@eecs.umich.edu diffOtherwin = true; 3963748Sgblack@eecs.umich.edu if(shared_data->cleanwin != thread->readMiscReg(MISCREG_CLEANWIN)) 3973748Sgblack@eecs.umich.edu diffCleanwin = true; 3983748Sgblack@eecs.umich.edu 3993880Ssaidi@eecs.umich.edu for (int i = 0; i < 64; i++) { 4003880Ssaidi@eecs.umich.edu if (shared_data->itb[i] != thread->getITBPtr()->TteRead(i)) 4013880Ssaidi@eecs.umich.edu diffTlb = true; 4023880Ssaidi@eecs.umich.edu if (shared_data->dtb[i] != thread->getDTBPtr()->TteRead(i)) 4033880Ssaidi@eecs.umich.edu diffTlb = true; 4043880Ssaidi@eecs.umich.edu } 4053880Ssaidi@eecs.umich.edu 4063826Ssaidi@eecs.umich.edu if ((diffPC || diffCC || diffInst || diffRegs || diffTpc || 4073814Ssaidi@eecs.umich.edu diffTnpc || diffTstate || diffTt || diffHpstate || 4083748Sgblack@eecs.umich.edu diffHtstate || diffHtba || diffPstate || diffY || 4093748Sgblack@eecs.umich.edu diffCcr || diffTl || diffGl || diffAsi || diffPil || 4103748Sgblack@eecs.umich.edu diffCwp || diffCansave || diffCanrestore || 4113880Ssaidi@eecs.umich.edu diffOtherwin || diffCleanwin || diffTlb) 4123863Ssaidi@eecs.umich.edu && !((staticInst->machInst & 0xC1F80000) == 0x81D00000) 4133880Ssaidi@eecs.umich.edu && !(((staticInst->machInst & 0xC0000000) == 0xC0000000) 4143880Ssaidi@eecs.umich.edu && shared_data->tl == thread->readMiscReg(MISCREG_TL) + 1) 4153880Ssaidi@eecs.umich.edu ) { 4163863Ssaidi@eecs.umich.edu 4173584Ssaidi@eecs.umich.edu outs << "Differences found between M5 and Legion:"; 4183584Ssaidi@eecs.umich.edu if (diffPC) 4193584Ssaidi@eecs.umich.edu outs << " [PC]"; 4203814Ssaidi@eecs.umich.edu if (diffCC) 4213814Ssaidi@eecs.umich.edu outs << " [CC]"; 4223584Ssaidi@eecs.umich.edu if (diffInst) 4233584Ssaidi@eecs.umich.edu outs << " [Instruction]"; 4243584Ssaidi@eecs.umich.edu if (diffRegs) 4253584Ssaidi@eecs.umich.edu outs << " [IntRegs]"; 4263748Sgblack@eecs.umich.edu if (diffTpc) 4273748Sgblack@eecs.umich.edu outs << " [Tpc]"; 4283748Sgblack@eecs.umich.edu if (diffTnpc) 4293748Sgblack@eecs.umich.edu outs << " [Tnpc]"; 4303748Sgblack@eecs.umich.edu if (diffTstate) 4313748Sgblack@eecs.umich.edu outs << " [Tstate]"; 4323748Sgblack@eecs.umich.edu if (diffTt) 4333748Sgblack@eecs.umich.edu outs << " [Tt]"; 4343748Sgblack@eecs.umich.edu if (diffHpstate) 4353748Sgblack@eecs.umich.edu outs << " [Hpstate]"; 4363748Sgblack@eecs.umich.edu if (diffHtstate) 4373748Sgblack@eecs.umich.edu outs << " [Htstate]"; 4383748Sgblack@eecs.umich.edu if (diffHtba) 4393748Sgblack@eecs.umich.edu outs << " [Htba]"; 4403748Sgblack@eecs.umich.edu if (diffPstate) 4413748Sgblack@eecs.umich.edu outs << " [Pstate]"; 4423748Sgblack@eecs.umich.edu if (diffY) 4433748Sgblack@eecs.umich.edu outs << " [Y]"; 4443748Sgblack@eecs.umich.edu if (diffCcr) 4453748Sgblack@eecs.umich.edu outs << " [Ccr]"; 4463748Sgblack@eecs.umich.edu if (diffTl) 4473748Sgblack@eecs.umich.edu outs << " [Tl]"; 4483748Sgblack@eecs.umich.edu if (diffGl) 4493748Sgblack@eecs.umich.edu outs << " [Gl]"; 4503748Sgblack@eecs.umich.edu if (diffAsi) 4513748Sgblack@eecs.umich.edu outs << " [Asi]"; 4523748Sgblack@eecs.umich.edu if (diffPil) 4533748Sgblack@eecs.umich.edu outs << " [Pil]"; 4543748Sgblack@eecs.umich.edu if (diffCwp) 4553748Sgblack@eecs.umich.edu outs << " [Cwp]"; 4563748Sgblack@eecs.umich.edu if (diffCansave) 4573748Sgblack@eecs.umich.edu outs << " [Cansave]"; 4583748Sgblack@eecs.umich.edu if (diffCanrestore) 4593748Sgblack@eecs.umich.edu outs << " [Canrestore]"; 4603748Sgblack@eecs.umich.edu if (diffOtherwin) 4613748Sgblack@eecs.umich.edu outs << " [Otherwin]"; 4623748Sgblack@eecs.umich.edu if (diffCleanwin) 4633748Sgblack@eecs.umich.edu outs << " [Cleanwin]"; 4643880Ssaidi@eecs.umich.edu if (diffTlb) 4653880Ssaidi@eecs.umich.edu outs << " [Tlb]"; 4663603Ssaidi@eecs.umich.edu outs << endl << endl; 4673584Ssaidi@eecs.umich.edu 4683603Ssaidi@eecs.umich.edu outs << right << setfill(' ') << setw(15) 4693584Ssaidi@eecs.umich.edu << "M5 PC: " << "0x"<< setw(16) << setfill('0') 4703603Ssaidi@eecs.umich.edu << hex << m5Pc << endl; 4713584Ssaidi@eecs.umich.edu outs << setfill(' ') << setw(15) 4723584Ssaidi@eecs.umich.edu << "Legion PC: " << "0x"<< setw(16) << setfill('0') << hex 4733603Ssaidi@eecs.umich.edu << lgnPc << endl << endl; 4743584Ssaidi@eecs.umich.edu 4753814Ssaidi@eecs.umich.edu outs << right << setfill(' ') << setw(15) 4763814Ssaidi@eecs.umich.edu << "M5 CC: " << "0x"<< setw(16) << setfill('0') 4773814Ssaidi@eecs.umich.edu << hex << thread->getCpuPtr()->instCount() << endl; 4783814Ssaidi@eecs.umich.edu outs << setfill(' ') << setw(15) 4793814Ssaidi@eecs.umich.edu << "Legion CC: " << "0x"<< setw(16) << setfill('0') << hex 4803814Ssaidi@eecs.umich.edu << shared_data->cycle_count << endl << endl; 4813814Ssaidi@eecs.umich.edu 4823584Ssaidi@eecs.umich.edu outs << setfill(' ') << setw(15) 4833584Ssaidi@eecs.umich.edu << "M5 Inst: " << "0x"<< setw(8) 4843584Ssaidi@eecs.umich.edu << setfill('0') << hex << staticInst->machInst 4853603Ssaidi@eecs.umich.edu << staticInst->disassemble(m5Pc, debugSymbolTable) 4863584Ssaidi@eecs.umich.edu << endl; 4873584Ssaidi@eecs.umich.edu 4883748Sgblack@eecs.umich.edu StaticInstPtr legionInst = 4893748Sgblack@eecs.umich.edu StaticInst::decode(makeExtMI(shared_data->instruction, 4903748Sgblack@eecs.umich.edu thread)); 4913584Ssaidi@eecs.umich.edu outs << setfill(' ') << setw(15) 4923584Ssaidi@eecs.umich.edu << " Legion Inst: " 4933584Ssaidi@eecs.umich.edu << "0x" << setw(8) << setfill('0') << hex 4943584Ssaidi@eecs.umich.edu << shared_data->instruction 4953603Ssaidi@eecs.umich.edu << legionInst->disassemble(lgnPc, debugSymbolTable) 4963748Sgblack@eecs.umich.edu << endl << endl; 4973584Ssaidi@eecs.umich.edu 4983748Sgblack@eecs.umich.edu printSectionHeader(outs, "General State"); 4993748Sgblack@eecs.umich.edu printColumnLabels(outs); 5003748Sgblack@eecs.umich.edu printRegPair(outs, "HPstate", 5013748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_HPSTATE), 5023748Sgblack@eecs.umich.edu shared_data->hpstate | (1 << 11)); 5033748Sgblack@eecs.umich.edu printRegPair(outs, "Htba", 5043748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_HTBA), 5053748Sgblack@eecs.umich.edu shared_data->htba); 5063748Sgblack@eecs.umich.edu printRegPair(outs, "Pstate", 5073748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_PSTATE), 5083748Sgblack@eecs.umich.edu shared_data->pstate); 5093748Sgblack@eecs.umich.edu printRegPair(outs, "Y", 5103748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_Y), 5113748Sgblack@eecs.umich.edu shared_data->y); 5123748Sgblack@eecs.umich.edu printRegPair(outs, "Ccr", 5133748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_CCR), 5143748Sgblack@eecs.umich.edu shared_data->ccr); 5153748Sgblack@eecs.umich.edu printRegPair(outs, "Tl", 5163748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_TL), 5173748Sgblack@eecs.umich.edu shared_data->tl); 5183748Sgblack@eecs.umich.edu printRegPair(outs, "Gl", 5193748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_GL), 5203748Sgblack@eecs.umich.edu shared_data->gl); 5213748Sgblack@eecs.umich.edu printRegPair(outs, "Asi", 5223748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_ASI), 5233748Sgblack@eecs.umich.edu shared_data->asi); 5243748Sgblack@eecs.umich.edu printRegPair(outs, "Pil", 5253748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_PIL), 5263748Sgblack@eecs.umich.edu shared_data->pil); 5273748Sgblack@eecs.umich.edu printRegPair(outs, "Cwp", 5283748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_CWP), 5293748Sgblack@eecs.umich.edu shared_data->cwp); 5303748Sgblack@eecs.umich.edu printRegPair(outs, "Cansave", 5313748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_CANSAVE), 5323748Sgblack@eecs.umich.edu shared_data->cansave); 5333748Sgblack@eecs.umich.edu printRegPair(outs, "Canrestore", 5343748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_CANRESTORE), 5353748Sgblack@eecs.umich.edu shared_data->canrestore); 5363748Sgblack@eecs.umich.edu printRegPair(outs, "Otherwin", 5373748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_OTHERWIN), 5383748Sgblack@eecs.umich.edu shared_data->otherwin); 5393748Sgblack@eecs.umich.edu printRegPair(outs, "Cleanwin", 5403748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_CLEANWIN), 5413748Sgblack@eecs.umich.edu shared_data->cleanwin); 5423748Sgblack@eecs.umich.edu outs << endl; 5433748Sgblack@eecs.umich.edu for (int i = 1; i <= MaxTL; i++) { 5443748Sgblack@eecs.umich.edu printLevelHeader(outs, i); 5453748Sgblack@eecs.umich.edu printColumnLabels(outs); 5463748Sgblack@eecs.umich.edu thread->setMiscReg(MISCREG_TL, i); 5473748Sgblack@eecs.umich.edu printRegPair(outs, "Tpc", 5483748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_TPC), 5493815Ssaidi@eecs.umich.edu shared_data->tpc[i-1]); 5503748Sgblack@eecs.umich.edu printRegPair(outs, "Tnpc", 5513748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_TNPC), 5523815Ssaidi@eecs.umich.edu shared_data->tnpc[i-1]); 5533748Sgblack@eecs.umich.edu printRegPair(outs, "Tstate", 5543748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_TSTATE), 5553815Ssaidi@eecs.umich.edu shared_data->tstate[i-1]); 5563748Sgblack@eecs.umich.edu printRegPair(outs, "Tt", 5573748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_TT), 5583815Ssaidi@eecs.umich.edu shared_data->tt[i-1]); 5593748Sgblack@eecs.umich.edu printRegPair(outs, "Htstate", 5603748Sgblack@eecs.umich.edu thread->readMiscReg(MISCREG_HTSTATE), 5613815Ssaidi@eecs.umich.edu shared_data->htstate[i-1]); 5623748Sgblack@eecs.umich.edu } 5633748Sgblack@eecs.umich.edu thread->setMiscReg(MISCREG_TL, oldTl); 5643584Ssaidi@eecs.umich.edu outs << endl; 5653584Ssaidi@eecs.umich.edu 5663748Sgblack@eecs.umich.edu printSectionHeader(outs, "General Purpose Registers"); 5673584Ssaidi@eecs.umich.edu static const char * regtypes[4] = {"%g", "%o", "%l", "%i"}; 5683584Ssaidi@eecs.umich.edu for(int y = 0; y < 4; y++) 5693584Ssaidi@eecs.umich.edu { 5703584Ssaidi@eecs.umich.edu for(int x = 0; x < 8; x++) 5713584Ssaidi@eecs.umich.edu { 5723748Sgblack@eecs.umich.edu char label[8]; 5733748Sgblack@eecs.umich.edu sprintf(label, "%s%d", regtypes[y], x); 5743748Sgblack@eecs.umich.edu printRegPair(outs, label, 5753748Sgblack@eecs.umich.edu thread->readIntReg(y*8+x), 5763748Sgblack@eecs.umich.edu shared_data->intregs[y*8+x]); 5773748Sgblack@eecs.umich.edu /*outs << regtypes[y] << x << " " ; 5783748Sgblack@eecs.umich.edu outs << "0x" << hex << setw(16) 5793748Sgblack@eecs.umich.edu << thread->readIntReg(y*8+x); 5803748Sgblack@eecs.umich.edu if (thread->readIntReg(y*8 + x) 5813748Sgblack@eecs.umich.edu != shared_data->intregs[y*8+x]) 5823584Ssaidi@eecs.umich.edu outs << " X "; 5833584Ssaidi@eecs.umich.edu else 5843584Ssaidi@eecs.umich.edu outs << " | "; 5853748Sgblack@eecs.umich.edu outs << "0x" << setw(16) << hex 5863748Sgblack@eecs.umich.edu << shared_data->intregs[y*8+x] 5873748Sgblack@eecs.umich.edu << endl;*/ 5883584Ssaidi@eecs.umich.edu } 5893584Ssaidi@eecs.umich.edu } 5903880Ssaidi@eecs.umich.edu printColumnLabels(outs); 5913880Ssaidi@eecs.umich.edu char label[8]; 5923880Ssaidi@eecs.umich.edu for (int x = 0; x < 64; x++) { 5933880Ssaidi@eecs.umich.edu if (shared_data->itb[x] != ULL(0xFFFFFFFFFFFFFFFF) || 5943880Ssaidi@eecs.umich.edu thread->getITBPtr()->TteRead(x) != ULL(0xFFFFFFFFFFFFFFFF)) { 5953880Ssaidi@eecs.umich.edu sprintf(label, "I-TLB:%02d", x); 5963880Ssaidi@eecs.umich.edu printRegPair(outs, label, thread->getITBPtr()->TteRead(x), shared_data->itb[x]); 5973880Ssaidi@eecs.umich.edu } 5983880Ssaidi@eecs.umich.edu } 5993880Ssaidi@eecs.umich.edu for (int x = 0; x < 64; x++) { 6003880Ssaidi@eecs.umich.edu if (shared_data->dtb[x] != ULL(0xFFFFFFFFFFFFFFFF) || 6013880Ssaidi@eecs.umich.edu thread->getDTBPtr()->TteRead(x) != ULL(0xFFFFFFFFFFFFFFFF)) { 6023880Ssaidi@eecs.umich.edu sprintf(label, "D-TLB:%02d", x); 6033880Ssaidi@eecs.umich.edu printRegPair(outs, label, thread->getDTBPtr()->TteRead(x), shared_data->dtb[x]); 6043880Ssaidi@eecs.umich.edu } 6053880Ssaidi@eecs.umich.edu } 6063826Ssaidi@eecs.umich.edu thread->getITBPtr()->dumpAll(); 6073826Ssaidi@eecs.umich.edu thread->getDTBPtr()->dumpAll(); 6083826Ssaidi@eecs.umich.edu 6093825Ssaidi@eecs.umich.edu diffcount++; 6103832Ssaidi@eecs.umich.edu if (diffcount > 2) 6113825Ssaidi@eecs.umich.edu fatal("Differences found between Legion and M5\n"); 6123892Ssaidi@eecs.umich.edu } else 6133892Ssaidi@eecs.umich.edu diffcount = 0; 6143584Ssaidi@eecs.umich.edu 6153584Ssaidi@eecs.umich.edu compared = true; 6163584Ssaidi@eecs.umich.edu shared_data->flags = OWN_LEGION; 6173506Ssaidi@eecs.umich.edu } 6183584Ssaidi@eecs.umich.edu } // while 6193584Ssaidi@eecs.umich.edu } // if not microop 6203506Ssaidi@eecs.umich.edu } 6213584Ssaidi@eecs.umich.edu#endif 6222SN/A} 6232SN/A 6242SN/A 6252SN/Avector<bool> Trace::InstRecord::flags(NUM_BITS); 6261967SN/Astring Trace::InstRecord::trace_system; 6272SN/A 6282SN/A//////////////////////////////////////////////////////////////////////// 6292SN/A// 6302SN/A// Parameter space for per-cycle execution address tracing options. 6312SN/A// Derive from ParamContext so we can override checkParams() function. 6322SN/A// 6332SN/Aclass ExecutionTraceParamContext : public ParamContext 6342SN/A{ 6352SN/A public: 6362SN/A ExecutionTraceParamContext(const string &_iniSection) 6372SN/A : ParamContext(_iniSection) 6382SN/A { 6392SN/A } 6402SN/A 6412SN/A void checkParams(); // defined at bottom of file 6422SN/A}; 6432SN/A 6442SN/AExecutionTraceParamContext exeTraceParams("exetrace"); 6452SN/A 6462SN/AParam<bool> exe_trace_spec(&exeTraceParams, "speculative", 6471413SN/A "capture speculative instructions", true); 6482SN/A 6492SN/AParam<bool> exe_trace_print_cycle(&exeTraceParams, "print_cycle", 6502SN/A "print cycle number", true); 6512SN/AParam<bool> exe_trace_print_opclass(&exeTraceParams, "print_opclass", 6522SN/A "print op class", true); 6532SN/AParam<bool> exe_trace_print_thread(&exeTraceParams, "print_thread", 6542SN/A "print thread number", true); 6552SN/AParam<bool> exe_trace_print_effaddr(&exeTraceParams, "print_effaddr", 6562SN/A "print effective address", true); 6572SN/AParam<bool> exe_trace_print_data(&exeTraceParams, "print_data", 6582SN/A "print result data", true); 6592SN/AParam<bool> exe_trace_print_iregs(&exeTraceParams, "print_iregs", 6602SN/A "print all integer regs", false); 6612SN/AParam<bool> exe_trace_print_fetchseq(&exeTraceParams, "print_fetchseq", 6622SN/A "print fetch sequence number", false); 6632SN/AParam<bool> exe_trace_print_cp_seq(&exeTraceParams, "print_cpseq", 6642SN/A "print correct-path sequence number", false); 6652973Sgblack@eecs.umich.eduParam<bool> exe_trace_print_reg_delta(&exeTraceParams, "print_reg_delta", 6662973Sgblack@eecs.umich.edu "print which registers changed to what", false); 6672299SN/AParam<bool> exe_trace_pc_symbol(&exeTraceParams, "pc_symbol", 6682299SN/A "Use symbols for the PC if available", true); 6691904SN/AParam<bool> exe_trace_intel_format(&exeTraceParams, "intel_format", 6701904SN/A "print trace in intel compatible format", false); 6713506Ssaidi@eecs.umich.eduParam<bool> exe_trace_legion_lockstep(&exeTraceParams, "legion_lockstep", 6723506Ssaidi@eecs.umich.edu "Compare sim state to legion state every cycle", 6733506Ssaidi@eecs.umich.edu false); 6741967SN/AParam<string> exe_trace_system(&exeTraceParams, "trace_system", 6751967SN/A "print trace of which system (client or server)", 6761967SN/A "client"); 6771904SN/A 6782SN/A 6792SN/A// 6802SN/A// Helper function for ExecutionTraceParamContext::checkParams() just 6812SN/A// to get us into the InstRecord namespace 6822SN/A// 6832SN/Avoid 6842SN/ATrace::InstRecord::setParams() 6852SN/A{ 6862SN/A flags[TRACE_MISSPEC] = exe_trace_spec; 6872SN/A 6882SN/A flags[PRINT_CYCLE] = exe_trace_print_cycle; 6892SN/A flags[PRINT_OP_CLASS] = exe_trace_print_opclass; 6902SN/A flags[PRINT_THREAD_NUM] = exe_trace_print_thread; 6912SN/A flags[PRINT_RESULT_DATA] = exe_trace_print_effaddr; 6922SN/A flags[PRINT_EFF_ADDR] = exe_trace_print_data; 6932SN/A flags[PRINT_INT_REGS] = exe_trace_print_iregs; 6942SN/A flags[PRINT_FETCH_SEQ] = exe_trace_print_fetchseq; 6952SN/A flags[PRINT_CP_SEQ] = exe_trace_print_cp_seq; 6962973Sgblack@eecs.umich.edu flags[PRINT_REG_DELTA] = exe_trace_print_reg_delta; 6972299SN/A flags[PC_SYMBOL] = exe_trace_pc_symbol; 6981904SN/A flags[INTEL_FORMAT] = exe_trace_intel_format; 6993506Ssaidi@eecs.umich.edu flags[LEGION_LOCKSTEP] = exe_trace_legion_lockstep; 7001967SN/A trace_system = exe_trace_system; 7013506Ssaidi@eecs.umich.edu 7023506Ssaidi@eecs.umich.edu // If were going to be in lockstep with Legion 7033506Ssaidi@eecs.umich.edu // Setup shared memory, and get otherwise ready 7043506Ssaidi@eecs.umich.edu if (flags[LEGION_LOCKSTEP]) { 7053603Ssaidi@eecs.umich.edu int shmfd = shmget('M' << 24 | getuid(), sizeof(SharedData), 0777); 7063506Ssaidi@eecs.umich.edu if (shmfd < 0) 7073506Ssaidi@eecs.umich.edu fatal("Couldn't get shared memory fd. Is Legion running?"); 7083506Ssaidi@eecs.umich.edu 7093506Ssaidi@eecs.umich.edu shared_data = (SharedData*)shmat(shmfd, NULL, SHM_RND); 7103506Ssaidi@eecs.umich.edu if (shared_data == (SharedData*)-1) 7113506Ssaidi@eecs.umich.edu fatal("Couldn't allocate shared memory"); 7123506Ssaidi@eecs.umich.edu 7133506Ssaidi@eecs.umich.edu if (shared_data->flags != OWN_M5) 7143506Ssaidi@eecs.umich.edu fatal("Shared memory has invalid owner"); 7153506Ssaidi@eecs.umich.edu 7163506Ssaidi@eecs.umich.edu if (shared_data->version != VERSION) 7173506Ssaidi@eecs.umich.edu fatal("Shared Data is wrong version! M5: %d Legion: %d", VERSION, 7183506Ssaidi@eecs.umich.edu shared_data->version); 7193506Ssaidi@eecs.umich.edu 7203603Ssaidi@eecs.umich.edu // step legion forward one cycle so we can get register values 7213603Ssaidi@eecs.umich.edu shared_data->flags = OWN_LEGION; 7223506Ssaidi@eecs.umich.edu } 7232SN/A} 7242SN/A 7252SN/Avoid 7262SN/AExecutionTraceParamContext::checkParams() 7272SN/A{ 7282SN/A Trace::InstRecord::setParams(); 7292SN/A} 7302SN/A 731