base_dyn_inst.hh revision 5003:2eb7f972aabf
1/*
2 * Copyright (c) 2004-2006 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Kevin Lim
29 */
30
31#ifndef __CPU_BASE_DYN_INST_HH__
32#define __CPU_BASE_DYN_INST_HH__
33
34#include <bitset>
35#include <list>
36#include <string>
37
38#include "arch/faults.hh"
39#include "base/fast_alloc.hh"
40#include "base/trace.hh"
41#include "config/full_system.hh"
42#include "cpu/o3/comm.hh"
43#include "cpu/exetrace.hh"
44#include "cpu/inst_seq.hh"
45#include "cpu/op_class.hh"
46#include "cpu/static_inst.hh"
47#include "mem/packet.hh"
48#include "sim/system.hh"
49
50/**
51 * @file
52 * Defines a dynamic instruction context.
53 */
54
55// Forward declaration.
56class StaticInstPtr;
57
58template <class Impl>
59class BaseDynInst : public FastAlloc, public RefCounted
60{
61  public:
62    // Typedef for the CPU.
63    typedef typename Impl::CPUType ImplCPU;
64    typedef typename ImplCPU::ImplState ImplState;
65
66    // Logical register index type.
67    typedef TheISA::RegIndex RegIndex;
68    // Integer register type.
69    typedef TheISA::IntReg IntReg;
70    // Floating point register type.
71    typedef TheISA::FloatReg FloatReg;
72
73    // The DynInstPtr type.
74    typedef typename Impl::DynInstPtr DynInstPtr;
75
76    // The list of instructions iterator type.
77    typedef typename std::list<DynInstPtr>::iterator ListIt;
78
79    enum {
80        MaxInstSrcRegs = TheISA::MaxInstSrcRegs,	/// Max source regs
81        MaxInstDestRegs = TheISA::MaxInstDestRegs,	/// Max dest regs
82    };
83
84    /** The StaticInst used by this BaseDynInst. */
85    StaticInstPtr staticInst;
86
87    ////////////////////////////////////////////
88    //
89    // INSTRUCTION EXECUTION
90    //
91    ////////////////////////////////////////////
92    /** InstRecord that tracks this instructions. */
93    Trace::InstRecord *traceData;
94
95    /**
96     * Does a read to a given address.
97     * @param addr The address to read.
98     * @param data The read's data is written into this parameter.
99     * @param flags The request's flags.
100     * @return Returns any fault due to the read.
101     */
102    template <class T>
103    Fault read(Addr addr, T &data, unsigned flags);
104
105    /**
106     * Does a write to a given address.
107     * @param data The data to be written.
108     * @param addr The address to write to.
109     * @param flags The request's flags.
110     * @param res The result of the write (for load locked/store conditionals).
111     * @return Returns any fault due to the write.
112     */
113    template <class T>
114    Fault write(T data, Addr addr, unsigned flags,
115                        uint64_t *res);
116
117    void prefetch(Addr addr, unsigned flags);
118    void writeHint(Addr addr, int size, unsigned flags);
119    Fault copySrcTranslate(Addr src);
120    Fault copy(Addr dest);
121
122    /** @todo: Consider making this private. */
123  public:
124    /** The sequence number of the instruction. */
125    InstSeqNum seqNum;
126
127    enum Status {
128        IqEntry,                 /// Instruction is in the IQ
129        RobEntry,                /// Instruction is in the ROB
130        LsqEntry,                /// Instruction is in the LSQ
131        Completed,               /// Instruction has completed
132        ResultReady,             /// Instruction has its result
133        CanIssue,                /// Instruction can issue and execute
134        Issued,                  /// Instruction has issued
135        Executed,                /// Instruction has executed
136        CanCommit,               /// Instruction can commit
137        AtCommit,                /// Instruction has reached commit
138        Committed,               /// Instruction has committed
139        Squashed,                /// Instruction is squashed
140        SquashedInIQ,            /// Instruction is squashed in the IQ
141        SquashedInLSQ,           /// Instruction is squashed in the LSQ
142        SquashedInROB,           /// Instruction is squashed in the ROB
143        RecoverInst,             /// Is a recover instruction
144        BlockingInst,            /// Is a blocking instruction
145        ThreadsyncWait,          /// Is a thread synchronization instruction
146        SerializeBefore,         /// Needs to serialize on
147                                 /// instructions ahead of it
148        SerializeAfter,          /// Needs to serialize instructions behind it
149        SerializeHandled,        /// Serialization has been handled
150        NumStatus
151    };
152
153    /** The status of this BaseDynInst.  Several bits can be set. */
154    std::bitset<NumStatus> status;
155
156    /** The thread this instruction is from. */
157    short threadNumber;
158
159    /** data address space ID, for loads & stores. */
160    short asid;
161
162    /** How many source registers are ready. */
163    unsigned readyRegs;
164
165    /** Pointer to the Impl's CPU object. */
166    ImplCPU *cpu;
167
168    /** Pointer to the thread state. */
169    ImplState *thread;
170
171    /** The kind of fault this instruction has generated. */
172    Fault fault;
173
174    /** Pointer to the data for the memory access. */
175    uint8_t *memData;
176
177    /** The effective virtual address (lds & stores only). */
178    Addr effAddr;
179
180    /** Is the effective virtual address valid. */
181    bool effAddrValid;
182
183    /** The effective physical address. */
184    Addr physEffAddr;
185
186    /** Effective virtual address for a copy source. */
187    Addr copySrcEffAddr;
188
189    /** Effective physical address for a copy source. */
190    Addr copySrcPhysEffAddr;
191
192    /** The memory request flags (from translation). */
193    unsigned memReqFlags;
194
195    union Result {
196        uint64_t integer;
197//        float fp;
198        double dbl;
199    };
200
201    /** The result of the instruction; assumes for now that there's only one
202     *  destination register.
203     */
204    Result instResult;
205
206    /** Records changes to result? */
207    bool recordResult;
208
209    /** PC of this instruction. */
210    Addr PC;
211
212    /** Micro PC of this instruction. */
213    Addr microPC;
214
215  protected:
216    /** Next non-speculative PC.  It is not filled in at fetch, but rather
217     *  once the target of the branch is truly known (either decode or
218     *  execute).
219     */
220    Addr nextPC;
221
222    /** Next non-speculative NPC. Target PC for Mips or Sparc. */
223    Addr nextNPC;
224
225    /** Next non-speculative micro PC. */
226    Addr nextMicroPC;
227
228    /** Predicted next PC. */
229    Addr predPC;
230
231    /** Predicted next NPC. */
232    Addr predNPC;
233
234    /** Predicted next microPC */
235    Addr predMicroPC;
236
237    /** If this is a branch that was predicted taken */
238    bool predTaken;
239
240  public:
241
242    /** Count of total number of dynamic instructions. */
243    static int instcount;
244
245#ifdef DEBUG
246    void dumpSNList();
247#endif
248
249    /** Whether or not the source register is ready.
250     *  @todo: Not sure this should be here vs the derived class.
251     */
252    bool _readySrcRegIdx[MaxInstSrcRegs];
253
254  protected:
255    /** Flattened register index of the destination registers of this
256     *  instruction.
257     */
258    TheISA::RegIndex _flatDestRegIdx[TheISA::MaxInstDestRegs];
259
260    /** Flattened register index of the source registers of this
261     *  instruction.
262     */
263    TheISA::RegIndex _flatSrcRegIdx[TheISA::MaxInstSrcRegs];
264
265    /** Physical register index of the destination registers of this
266     *  instruction.
267     */
268    PhysRegIndex _destRegIdx[TheISA::MaxInstDestRegs];
269
270    /** Physical register index of the source registers of this
271     *  instruction.
272     */
273    PhysRegIndex _srcRegIdx[TheISA::MaxInstSrcRegs];
274
275    /** Physical register index of the previous producers of the
276     *  architected destinations.
277     */
278    PhysRegIndex _prevDestRegIdx[TheISA::MaxInstDestRegs];
279
280  public:
281
282    /** Returns the physical register index of the i'th destination
283     *  register.
284     */
285    PhysRegIndex renamedDestRegIdx(int idx) const
286    {
287        return _destRegIdx[idx];
288    }
289
290    /** Returns the physical register index of the i'th source register. */
291    PhysRegIndex renamedSrcRegIdx(int idx) const
292    {
293        return _srcRegIdx[idx];
294    }
295
296    /** Returns the flattened register index of the i'th destination
297     *  register.
298     */
299    TheISA::RegIndex flattenedDestRegIdx(int idx) const
300    {
301        return _flatDestRegIdx[idx];
302    }
303
304    /** Returns the flattened register index of the i'th source register */
305    TheISA::RegIndex flattenedSrcRegIdx(int idx) const
306    {
307        return _flatSrcRegIdx[idx];
308    }
309
310    /** Returns the physical register index of the previous physical register
311     *  that remapped to the same logical register index.
312     */
313    PhysRegIndex prevDestRegIdx(int idx) const
314    {
315        return _prevDestRegIdx[idx];
316    }
317
318    /** Renames a destination register to a physical register.  Also records
319     *  the previous physical register that the logical register mapped to.
320     */
321    void renameDestReg(int idx,
322                       PhysRegIndex renamed_dest,
323                       PhysRegIndex previous_rename)
324    {
325        _destRegIdx[idx] = renamed_dest;
326        _prevDestRegIdx[idx] = previous_rename;
327    }
328
329    /** Renames a source logical register to the physical register which
330     *  has/will produce that logical register's result.
331     *  @todo: add in whether or not the source register is ready.
332     */
333    void renameSrcReg(int idx, PhysRegIndex renamed_src)
334    {
335        _srcRegIdx[idx] = renamed_src;
336    }
337
338    /** Flattens a source architectural register index into a logical index.
339     */
340    void flattenSrcReg(int idx, TheISA::RegIndex flattened_src)
341    {
342        _flatSrcRegIdx[idx] = flattened_src;
343    }
344
345    /** Flattens a destination architectural register index into a logical
346     * index.
347     */
348    void flattenDestReg(int idx, TheISA::RegIndex flattened_dest)
349    {
350        _flatDestRegIdx[idx] = flattened_dest;
351    }
352    /** BaseDynInst constructor given a binary instruction.
353     *  @param staticInst A StaticInstPtr to the underlying instruction.
354     *  @param PC The PC of the instruction.
355     *  @param pred_PC The predicted next PC.
356     *  @param pred_NPC The predicted next NPC.
357     *  @param seq_num The sequence number of the instruction.
358     *  @param cpu Pointer to the instruction's CPU.
359     */
360    BaseDynInst(StaticInstPtr staticInst, Addr PC, Addr NPC, Addr microPC,
361            Addr pred_PC, Addr pred_NPC, Addr pred_MicroPC,
362            InstSeqNum seq_num, ImplCPU *cpu);
363
364    /** BaseDynInst constructor given a binary instruction.
365     *  @param inst The binary instruction.
366     *  @param PC The PC of the instruction.
367     *  @param pred_PC The predicted next PC.
368     *  @param pred_NPC The predicted next NPC.
369     *  @param seq_num The sequence number of the instruction.
370     *  @param cpu Pointer to the instruction's CPU.
371     */
372    BaseDynInst(TheISA::ExtMachInst inst, Addr PC, Addr NPC, Addr microPC,
373            Addr pred_PC, Addr pred_NPC, Addr pred_MicroPC,
374            InstSeqNum seq_num, ImplCPU *cpu);
375
376    /** BaseDynInst constructor given a StaticInst pointer.
377     *  @param _staticInst The StaticInst for this BaseDynInst.
378     */
379    BaseDynInst(StaticInstPtr &_staticInst);
380
381    /** BaseDynInst destructor. */
382    ~BaseDynInst();
383
384  private:
385    /** Function to initialize variables in the constructors. */
386    void initVars();
387
388  public:
389    /** Dumps out contents of this BaseDynInst. */
390    void dump();
391
392    /** Dumps out contents of this BaseDynInst into given string. */
393    void dump(std::string &outstring);
394
395    /** Read this CPU's ID. */
396    int readCpuId() { return cpu->readCpuId(); }
397
398    /** Returns the fault type. */
399    Fault getFault() { return fault; }
400
401    /** Checks whether or not this instruction has had its branch target
402     *  calculated yet.  For now it is not utilized and is hacked to be
403     *  always false.
404     *  @todo: Actually use this instruction.
405     */
406    bool doneTargCalc() { return false; }
407
408    /** Returns the next PC.  This could be the speculative next PC if it is
409     *  called prior to the actual branch target being calculated.
410     */
411    Addr readNextPC() { return nextPC; }
412
413    /** Returns the next NPC.  This could be the speculative next NPC if it is
414     *  called prior to the actual branch target being calculated.
415     */
416    Addr readNextNPC()
417    {
418#if ISA_HAS_DELAY_SLOT
419        return nextNPC;
420#else
421        return nextPC + sizeof(TheISA::MachInst);
422#endif
423    }
424
425    Addr readNextMicroPC()
426    {
427        return nextMicroPC;
428    }
429
430    /** Set the predicted target of this current instruction. */
431    void setPredTarg(Addr predicted_PC, Addr predicted_NPC,
432            Addr predicted_MicroPC)
433    {
434        predPC = predicted_PC;
435        predNPC = predicted_NPC;
436        predMicroPC = predicted_MicroPC;
437    }
438
439    /** Returns the predicted PC immediately after the branch. */
440    Addr readPredPC() { return predPC; }
441
442    /** Returns the predicted PC two instructions after the branch */
443    Addr readPredNPC() { return predNPC; }
444
445    /** Returns the predicted micro PC after the branch */
446    Addr readPredMicroPC() { return predMicroPC; }
447
448    /** Returns whether the instruction was predicted taken or not. */
449    bool readPredTaken()
450    {
451        return predTaken;
452    }
453
454    void setPredTaken(bool predicted_taken)
455    {
456        predTaken = predicted_taken;
457    }
458
459    /** Returns whether the instruction mispredicted. */
460    bool mispredicted()
461    {
462        return readPredPC() != readNextPC() ||
463            readPredNPC() != readNextNPC() ||
464            readPredMicroPC() != readNextMicroPC();
465    }
466
467    //
468    //  Instruction types.  Forward checks to StaticInst object.
469    //
470    bool isNop()	  const { return staticInst->isNop(); }
471    bool isMemRef()    	  const { return staticInst->isMemRef(); }
472    bool isLoad()	  const { return staticInst->isLoad(); }
473    bool isStore()	  const { return staticInst->isStore(); }
474    bool isStoreConditional() const
475    { return staticInst->isStoreConditional(); }
476    bool isInstPrefetch() const { return staticInst->isInstPrefetch(); }
477    bool isDataPrefetch() const { return staticInst->isDataPrefetch(); }
478    bool isCopy()         const { return staticInst->isCopy(); }
479    bool isInteger()	  const { return staticInst->isInteger(); }
480    bool isFloating()	  const { return staticInst->isFloating(); }
481    bool isControl()	  const { return staticInst->isControl(); }
482    bool isCall()	  const { return staticInst->isCall(); }
483    bool isReturn()	  const { return staticInst->isReturn(); }
484    bool isDirectCtrl()	  const { return staticInst->isDirectCtrl(); }
485    bool isIndirectCtrl() const { return staticInst->isIndirectCtrl(); }
486    bool isCondCtrl()	  const { return staticInst->isCondCtrl(); }
487    bool isUncondCtrl()	  const { return staticInst->isUncondCtrl(); }
488    bool isCondDelaySlot() const { return staticInst->isCondDelaySlot(); }
489    bool isThreadSync()   const { return staticInst->isThreadSync(); }
490    bool isSerializing()  const { return staticInst->isSerializing(); }
491    bool isSerializeBefore() const
492    { return staticInst->isSerializeBefore() || status[SerializeBefore]; }
493    bool isSerializeAfter() const
494    { return staticInst->isSerializeAfter() || status[SerializeAfter]; }
495    bool isMemBarrier()   const { return staticInst->isMemBarrier(); }
496    bool isWriteBarrier() const { return staticInst->isWriteBarrier(); }
497    bool isNonSpeculative() const { return staticInst->isNonSpeculative(); }
498    bool isQuiesce() const { return staticInst->isQuiesce(); }
499    bool isIprAccess() const { return staticInst->isIprAccess(); }
500    bool isUnverifiable() const { return staticInst->isUnverifiable(); }
501    bool isSyscall() const { return staticInst->isSyscall(); }
502    bool isMacroop() const { return staticInst->isMacroop(); }
503    bool isMicroop() const { return staticInst->isMicroop(); }
504    bool isDelayedCommit() const { return staticInst->isDelayedCommit(); }
505    bool isLastMicroop() const { return staticInst->isLastMicroop(); }
506    bool isFirstMicroop() const { return staticInst->isFirstMicroop(); }
507    bool isMicroBranch() const { return staticInst->isMicroBranch(); }
508
509    /** Temporarily sets this instruction as a serialize before instruction. */
510    void setSerializeBefore() { status.set(SerializeBefore); }
511
512    /** Clears the serializeBefore part of this instruction. */
513    void clearSerializeBefore() { status.reset(SerializeBefore); }
514
515    /** Checks if this serializeBefore is only temporarily set. */
516    bool isTempSerializeBefore() { return status[SerializeBefore]; }
517
518    /** Temporarily sets this instruction as a serialize after instruction. */
519    void setSerializeAfter() { status.set(SerializeAfter); }
520
521    /** Clears the serializeAfter part of this instruction.*/
522    void clearSerializeAfter() { status.reset(SerializeAfter); }
523
524    /** Checks if this serializeAfter is only temporarily set. */
525    bool isTempSerializeAfter() { return status[SerializeAfter]; }
526
527    /** Sets the serialization part of this instruction as handled. */
528    void setSerializeHandled() { status.set(SerializeHandled); }
529
530    /** Checks if the serialization part of this instruction has been
531     *  handled.  This does not apply to the temporary serializing
532     *  state; it only applies to this instruction's own permanent
533     *  serializing state.
534     */
535    bool isSerializeHandled() { return status[SerializeHandled]; }
536
537    /** Returns the opclass of this instruction. */
538    OpClass opClass() const { return staticInst->opClass(); }
539
540    /** Returns the branch target address. */
541    Addr branchTarget() const { return staticInst->branchTarget(PC); }
542
543    /** Returns the number of source registers. */
544    int8_t numSrcRegs()	const { return staticInst->numSrcRegs(); }
545
546    /** Returns the number of destination registers. */
547    int8_t numDestRegs() const { return staticInst->numDestRegs(); }
548
549    // the following are used to track physical register usage
550    // for machines with separate int & FP reg files
551    int8_t numFPDestRegs()  const { return staticInst->numFPDestRegs(); }
552    int8_t numIntDestRegs() const { return staticInst->numIntDestRegs(); }
553
554    /** Returns the logical register index of the i'th destination register. */
555    RegIndex destRegIdx(int i) const { return staticInst->destRegIdx(i); }
556
557    /** Returns the logical register index of the i'th source register. */
558    RegIndex srcRegIdx(int i) const { return staticInst->srcRegIdx(i); }
559
560    /** Returns the result of an integer instruction. */
561    uint64_t readIntResult() { return instResult.integer; }
562
563    /** Returns the result of a floating point instruction. */
564    float readFloatResult() { return (float)instResult.dbl; }
565
566    /** Returns the result of a floating point (double) instruction. */
567    double readDoubleResult() { return instResult.dbl; }
568
569    /** Records an integer register being set to a value. */
570    void setIntRegOperand(const StaticInst *si, int idx, uint64_t val)
571    {
572        if (recordResult)
573            instResult.integer = val;
574    }
575
576    /** Records an fp register being set to a value. */
577    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val,
578                            int width)
579    {
580        if (recordResult) {
581            if (width == 32)
582                instResult.dbl = (double)val;
583            else if (width == 64)
584                instResult.dbl = val;
585            else
586                panic("Unsupported width!");
587        }
588    }
589
590    /** Records an fp register being set to a value. */
591    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val)
592    {
593        if (recordResult)
594            instResult.dbl = (double)val;
595    }
596
597    /** Records an fp register being set to an integer value. */
598    void setFloatRegOperandBits(const StaticInst *si, int idx, uint64_t val,
599                                int width)
600    {
601        if (recordResult)
602            instResult.integer = val;
603    }
604
605    /** Records an fp register being set to an integer value. */
606    void setFloatRegOperandBits(const StaticInst *si, int idx, uint64_t val)
607    {
608        if (recordResult)
609            instResult.integer = val;
610    }
611
612    /** Records that one of the source registers is ready. */
613    void markSrcRegReady();
614
615    /** Marks a specific register as ready. */
616    void markSrcRegReady(RegIndex src_idx);
617
618    /** Returns if a source register is ready. */
619    bool isReadySrcRegIdx(int idx) const
620    {
621        return this->_readySrcRegIdx[idx];
622    }
623
624    /** Sets this instruction as completed. */
625    void setCompleted() { status.set(Completed); }
626
627    /** Returns whether or not this instruction is completed. */
628    bool isCompleted() const { return status[Completed]; }
629
630    /** Marks the result as ready. */
631    void setResultReady() { status.set(ResultReady); }
632
633    /** Returns whether or not the result is ready. */
634    bool isResultReady() const { return status[ResultReady]; }
635
636    /** Sets this instruction as ready to issue. */
637    void setCanIssue() { status.set(CanIssue); }
638
639    /** Returns whether or not this instruction is ready to issue. */
640    bool readyToIssue() const { return status[CanIssue]; }
641
642    /** Clears this instruction being able to issue. */
643    void clearCanIssue() { status.reset(CanIssue); }
644
645    /** Sets this instruction as issued from the IQ. */
646    void setIssued() { status.set(Issued); }
647
648    /** Returns whether or not this instruction has issued. */
649    bool isIssued() const { return status[Issued]; }
650
651    /** Clears this instruction as being issued. */
652    void clearIssued() { status.reset(Issued); }
653
654    /** Sets this instruction as executed. */
655    void setExecuted() { status.set(Executed); }
656
657    /** Returns whether or not this instruction has executed. */
658    bool isExecuted() const { return status[Executed]; }
659
660    /** Sets this instruction as ready to commit. */
661    void setCanCommit() { status.set(CanCommit); }
662
663    /** Clears this instruction as being ready to commit. */
664    void clearCanCommit() { status.reset(CanCommit); }
665
666    /** Returns whether or not this instruction is ready to commit. */
667    bool readyToCommit() const { return status[CanCommit]; }
668
669    void setAtCommit() { status.set(AtCommit); }
670
671    bool isAtCommit() { return status[AtCommit]; }
672
673    /** Sets this instruction as committed. */
674    void setCommitted() { status.set(Committed); }
675
676    /** Returns whether or not this instruction is committed. */
677    bool isCommitted() const { return status[Committed]; }
678
679    /** Sets this instruction as squashed. */
680    void setSquashed() { status.set(Squashed); }
681
682    /** Returns whether or not this instruction is squashed. */
683    bool isSquashed() const { return status[Squashed]; }
684
685    //Instruction Queue Entry
686    //-----------------------
687    /** Sets this instruction as a entry the IQ. */
688    void setInIQ() { status.set(IqEntry); }
689
690    /** Sets this instruction as a entry the IQ. */
691    void clearInIQ() { status.reset(IqEntry); }
692
693    /** Returns whether or not this instruction has issued. */
694    bool isInIQ() const { return status[IqEntry]; }
695
696    /** Sets this instruction as squashed in the IQ. */
697    void setSquashedInIQ() { status.set(SquashedInIQ); status.set(Squashed);}
698
699    /** Returns whether or not this instruction is squashed in the IQ. */
700    bool isSquashedInIQ() const { return status[SquashedInIQ]; }
701
702
703    //Load / Store Queue Functions
704    //-----------------------
705    /** Sets this instruction as a entry the LSQ. */
706    void setInLSQ() { status.set(LsqEntry); }
707
708    /** Sets this instruction as a entry the LSQ. */
709    void removeInLSQ() { status.reset(LsqEntry); }
710
711    /** Returns whether or not this instruction is in the LSQ. */
712    bool isInLSQ() const { return status[LsqEntry]; }
713
714    /** Sets this instruction as squashed in the LSQ. */
715    void setSquashedInLSQ() { status.set(SquashedInLSQ);}
716
717    /** Returns whether or not this instruction is squashed in the LSQ. */
718    bool isSquashedInLSQ() const { return status[SquashedInLSQ]; }
719
720
721    //Reorder Buffer Functions
722    //-----------------------
723    /** Sets this instruction as a entry the ROB. */
724    void setInROB() { status.set(RobEntry); }
725
726    /** Sets this instruction as a entry the ROB. */
727    void clearInROB() { status.reset(RobEntry); }
728
729    /** Returns whether or not this instruction is in the ROB. */
730    bool isInROB() const { return status[RobEntry]; }
731
732    /** Sets this instruction as squashed in the ROB. */
733    void setSquashedInROB() { status.set(SquashedInROB); }
734
735    /** Returns whether or not this instruction is squashed in the ROB. */
736    bool isSquashedInROB() const { return status[SquashedInROB]; }
737
738    /** Read the PC of this instruction. */
739    const Addr readPC() const { return PC; }
740
741    /**Read the micro PC of this instruction. */
742    const Addr readMicroPC() const { return microPC; }
743
744    /** Set the next PC of this instruction (its actual target). */
745    void setNextPC(Addr val)
746    {
747        nextPC = val;
748    }
749
750    /** Set the next NPC of this instruction (the target in Mips or Sparc).*/
751    void setNextNPC(Addr val)
752    {
753#if ISA_HAS_DELAY_SLOT
754        nextNPC = val;
755#endif
756    }
757
758    void setNextMicroPC(Addr val)
759    {
760        nextMicroPC = val;
761    }
762
763    /** Sets the ASID. */
764    void setASID(short addr_space_id) { asid = addr_space_id; }
765
766    /** Sets the thread id. */
767    void setTid(unsigned tid) { threadNumber = tid; }
768
769    /** Sets the pointer to the thread state. */
770    void setThreadState(ImplState *state) { thread = state; }
771
772    /** Returns the thread context. */
773    ThreadContext *tcBase() { return thread->getTC(); }
774
775  private:
776    /** Instruction effective address.
777     *  @todo: Consider if this is necessary or not.
778     */
779    Addr instEffAddr;
780
781    /** Whether or not the effective address calculation is completed.
782     *  @todo: Consider if this is necessary or not.
783     */
784    bool eaCalcDone;
785
786    /** Is this instruction's memory access uncacheable. */
787    bool isUncacheable;
788
789    /** Has this instruction generated a memory request. */
790    bool reqMade;
791
792  public:
793    /** Sets the effective address. */
794    void setEA(Addr &ea) { instEffAddr = ea; eaCalcDone = true; }
795
796    /** Returns the effective address. */
797    const Addr &getEA() const { return instEffAddr; }
798
799    /** Returns whether or not the eff. addr. calculation has been completed. */
800    bool doneEACalc() { return eaCalcDone; }
801
802    /** Returns whether or not the eff. addr. source registers are ready. */
803    bool eaSrcsReady();
804
805    /** Whether or not the memory operation is done. */
806    bool memOpDone;
807
808    /** Is this instruction's memory access uncacheable. */
809    bool uncacheable() { return isUncacheable; }
810
811    /** Has this instruction generated a memory request. */
812    bool hasRequest() { return reqMade; }
813
814  public:
815    /** Load queue index. */
816    int16_t lqIdx;
817
818    /** Store queue index. */
819    int16_t sqIdx;
820
821    /** Iterator pointing to this BaseDynInst in the list of all insts. */
822    ListIt instListIt;
823
824    /** Returns iterator to this instruction in the list of all insts. */
825    ListIt &getInstListIt() { return instListIt; }
826
827    /** Sets iterator for this instruction in the list of all insts. */
828    void setInstListIt(ListIt _instListIt) { instListIt = _instListIt; }
829
830  public:
831    /** Returns the number of consecutive store conditional failures. */
832    unsigned readStCondFailures()
833    { return thread->storeCondFailures; }
834
835    /** Sets the number of consecutive store conditional failures. */
836    void setStCondFailures(unsigned sc_failures)
837    { thread->storeCondFailures = sc_failures; }
838};
839
840template<class Impl>
841template<class T>
842inline Fault
843BaseDynInst<Impl>::read(Addr addr, T &data, unsigned flags)
844{
845    reqMade = true;
846    Request *req = new Request();
847    req->setVirt(asid, addr, sizeof(T), flags, this->PC);
848    req->setThreadContext(thread->readCpuId(), threadNumber);
849
850    fault = cpu->translateDataReadReq(req, thread);
851
852    if (req->isUncacheable())
853        isUncacheable = true;
854
855    if (fault == NoFault) {
856        effAddr = req->getVaddr();
857        effAddrValid = true;
858        physEffAddr = req->getPaddr();
859        memReqFlags = req->getFlags();
860
861#if 0
862        if (cpu->system->memctrl->badaddr(physEffAddr)) {
863            fault = TheISA::genMachineCheckFault();
864            data = (T)-1;
865            this->setExecuted();
866        } else {
867            fault = cpu->read(req, data, lqIdx);
868        }
869#else
870        fault = cpu->read(req, data, lqIdx);
871#endif
872    } else {
873        // Return a fixed value to keep simulation deterministic even
874        // along misspeculated paths.
875        data = (T)-1;
876
877        // Commit will have to clean up whatever happened.  Set this
878        // instruction as executed.
879        this->setExecuted();
880        delete req;
881    }
882
883    if (traceData) {
884        traceData->setAddr(addr);
885        traceData->setData(data);
886    }
887
888    return fault;
889}
890
891template<class Impl>
892template<class T>
893inline Fault
894BaseDynInst<Impl>::write(T data, Addr addr, unsigned flags, uint64_t *res)
895{
896    if (traceData) {
897        traceData->setAddr(addr);
898        traceData->setData(data);
899    }
900
901    reqMade = true;
902    Request *req = new Request();
903    req->setVirt(asid, addr, sizeof(T), flags, this->PC);
904    req->setThreadContext(thread->readCpuId(), threadNumber);
905
906    fault = cpu->translateDataWriteReq(req, thread);
907
908    if (req->isUncacheable())
909        isUncacheable = true;
910
911    if (fault == NoFault) {
912        effAddr = req->getVaddr();
913        effAddrValid = true;
914        physEffAddr = req->getPaddr();
915        memReqFlags = req->getFlags();
916
917        if (req->isCondSwap()) {
918            assert(res);
919            req->setExtraData(*res);
920        }
921#if 0
922        if (cpu->system->memctrl->badaddr(physEffAddr)) {
923            fault = TheISA::genMachineCheckFault();
924        } else {
925            fault = cpu->write(req, data, sqIdx);
926        }
927#else
928        fault = cpu->write(req, data, sqIdx);
929#endif
930    } else {
931        delete req;
932    }
933
934    return fault;
935}
936
937#endif // __CPU_BASE_DYN_INST_HH__
938