base_dyn_inst.hh revision 13557
11060SN/A/*
212107SRekai.GonzalezAlberquilla@arm.com * Copyright (c) 2011,2013,2016 ARM Limited
39920Syasuko.eckert@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
47944SGiacomo.Gabrielli@arm.com * All rights reserved.
57944SGiacomo.Gabrielli@arm.com *
67944SGiacomo.Gabrielli@arm.com * The license below extends only to copyright in the software and shall
77944SGiacomo.Gabrielli@arm.com * not be construed as granting a license to any other intellectual
87944SGiacomo.Gabrielli@arm.com * property including but not limited to intellectual property relating
97944SGiacomo.Gabrielli@arm.com * to a hardware implementation of the functionality of the software
107944SGiacomo.Gabrielli@arm.com * licensed hereunder.  You may use the software subject to the license
117944SGiacomo.Gabrielli@arm.com * terms below provided that you ensure that this notice is replicated
127944SGiacomo.Gabrielli@arm.com * unmodified and in its entirety in all distributions of the software,
137944SGiacomo.Gabrielli@arm.com * modified or unmodified, in source code or in binary form.
147944SGiacomo.Gabrielli@arm.com *
152702Sktlim@umich.edu * Copyright (c) 2004-2006 The Regents of The University of Michigan
166973Stjones1@inf.ed.ac.uk * Copyright (c) 2009 The University of Edinburgh
171060SN/A * All rights reserved.
181060SN/A *
191060SN/A * Redistribution and use in source and binary forms, with or without
201060SN/A * modification, are permitted provided that the following conditions are
211060SN/A * met: redistributions of source code must retain the above copyright
221060SN/A * notice, this list of conditions and the following disclaimer;
231060SN/A * redistributions in binary form must reproduce the above copyright
241060SN/A * notice, this list of conditions and the following disclaimer in the
251060SN/A * documentation and/or other materials provided with the distribution;
261060SN/A * neither the name of the copyright holders nor the names of its
271060SN/A * contributors may be used to endorse or promote products derived from
281060SN/A * this software without specific prior written permission.
291060SN/A *
301060SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
311060SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
321060SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
331060SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
341060SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
351060SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
361060SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
371060SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
381060SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
391060SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
401060SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
412665Ssaidi@eecs.umich.edu *
422665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
436973Stjones1@inf.ed.ac.uk *          Timothy M. Jones
441060SN/A */
451060SN/A
461464SN/A#ifndef __CPU_BASE_DYN_INST_HH__
471464SN/A#define __CPU_BASE_DYN_INST_HH__
481060SN/A
4910835Sandreas.hansson@arm.com#include <array>
502731Sktlim@umich.edu#include <bitset>
5112109SRekai.GonzalezAlberquilla@arm.com#include <deque>
522292SN/A#include <list>
531464SN/A#include <string>
541060SN/A
5510687SAndreas.Sandberg@ARM.com#include "arch/generic/tlb.hh"
567720Sgblack@eecs.umich.edu#include "arch/utility.hh"
571060SN/A#include "base/trace.hh"
586658Snate@binkert.org#include "config/the_isa.hh"
598887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
6010319SAndreas.Sandberg@ARM.com#include "cpu/exec_context.hh"
611464SN/A#include "cpu/exetrace.hh"
6212107SRekai.GonzalezAlberquilla@arm.com#include "cpu/inst_res.hh"
631464SN/A#include "cpu/inst_seq.hh"
6412107SRekai.GonzalezAlberquilla@arm.com#include "cpu/o3/comm.hh"
652669Sktlim@umich.edu#include "cpu/op_class.hh"
661060SN/A#include "cpu/static_inst.hh"
676973Stjones1@inf.ed.ac.uk#include "cpu/translation.hh"
682669Sktlim@umich.edu#include "mem/packet.hh"
6911608Snikos.nikoleris@arm.com#include "mem/request.hh"
707678Sgblack@eecs.umich.edu#include "sim/byteswap.hh"
712292SN/A#include "sim/system.hh"
721060SN/A
731060SN/A/**
741060SN/A * @file
751060SN/A * Defines a dynamic instruction context.
761060SN/A */
771060SN/A
781060SN/Atemplate <class Impl>
7910319SAndreas.Sandberg@ARM.comclass BaseDynInst : public ExecContext, public RefCounted
801060SN/A{
811060SN/A  public:
821060SN/A    // Typedef for the CPU.
832733Sktlim@umich.edu    typedef typename Impl::CPUType ImplCPU;
842733Sktlim@umich.edu    typedef typename ImplCPU::ImplState ImplState;
8512109SRekai.GonzalezAlberquilla@arm.com    using VecRegContainer = TheISA::VecRegContainer;
861060SN/A
872292SN/A    // The DynInstPtr type.
882292SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
898486Sgblack@eecs.umich.edu    typedef RefCountingPtr<BaseDynInst<Impl> > BaseDynInstPtr;
902292SN/A
912292SN/A    // The list of instructions iterator type.
922292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
932292SN/A
941060SN/A    enum {
955543Ssaidi@eecs.umich.edu        MaxInstSrcRegs = TheISA::MaxInstSrcRegs,        /// Max source regs
968902Sandreas.hansson@arm.com        MaxInstDestRegs = TheISA::MaxInstDestRegs       /// Max dest regs
971060SN/A    };
981060SN/A
999046SAli.Saidi@ARM.com  protected:
1009046SAli.Saidi@ARM.com    enum Status {
1019046SAli.Saidi@ARM.com        IqEntry,                 /// Instruction is in the IQ
1029046SAli.Saidi@ARM.com        RobEntry,                /// Instruction is in the ROB
1039046SAli.Saidi@ARM.com        LsqEntry,                /// Instruction is in the LSQ
1049046SAli.Saidi@ARM.com        Completed,               /// Instruction has completed
1059046SAli.Saidi@ARM.com        ResultReady,             /// Instruction has its result
1069046SAli.Saidi@ARM.com        CanIssue,                /// Instruction can issue and execute
1079046SAli.Saidi@ARM.com        Issued,                  /// Instruction has issued
1089046SAli.Saidi@ARM.com        Executed,                /// Instruction has executed
1099046SAli.Saidi@ARM.com        CanCommit,               /// Instruction can commit
1109046SAli.Saidi@ARM.com        AtCommit,                /// Instruction has reached commit
1119046SAli.Saidi@ARM.com        Committed,               /// Instruction has committed
1129046SAli.Saidi@ARM.com        Squashed,                /// Instruction is squashed
1139046SAli.Saidi@ARM.com        SquashedInIQ,            /// Instruction is squashed in the IQ
1149046SAli.Saidi@ARM.com        SquashedInLSQ,           /// Instruction is squashed in the LSQ
1159046SAli.Saidi@ARM.com        SquashedInROB,           /// Instruction is squashed in the ROB
1169046SAli.Saidi@ARM.com        RecoverInst,             /// Is a recover instruction
1179046SAli.Saidi@ARM.com        BlockingInst,            /// Is a blocking instruction
1189046SAli.Saidi@ARM.com        ThreadsyncWait,          /// Is a thread synchronization instruction
1199046SAli.Saidi@ARM.com        SerializeBefore,         /// Needs to serialize on
1209046SAli.Saidi@ARM.com                                 /// instructions ahead of it
1219046SAli.Saidi@ARM.com        SerializeAfter,          /// Needs to serialize instructions behind it
1229046SAli.Saidi@ARM.com        SerializeHandled,        /// Serialization has been handled
1239046SAli.Saidi@ARM.com        NumStatus
1249046SAli.Saidi@ARM.com    };
1259046SAli.Saidi@ARM.com
1269046SAli.Saidi@ARM.com    enum Flags {
12712421Sgabeblack@google.com        NotAnInst,
1289046SAli.Saidi@ARM.com        TranslationStarted,
1299046SAli.Saidi@ARM.com        TranslationCompleted,
1309046SAli.Saidi@ARM.com        PossibleLoadViolation,
1319046SAli.Saidi@ARM.com        HitExternalSnoop,
1329046SAli.Saidi@ARM.com        EffAddrValid,
1339046SAli.Saidi@ARM.com        RecordResult,
1349046SAli.Saidi@ARM.com        Predicate,
1359046SAli.Saidi@ARM.com        PredTaken,
13610824SAndreas.Sandberg@ARM.com        IsStrictlyOrdered,
1379046SAli.Saidi@ARM.com        ReqMade,
1389046SAli.Saidi@ARM.com        MemOpDone,
1399046SAli.Saidi@ARM.com        MaxFlags
1409046SAli.Saidi@ARM.com    };
1419046SAli.Saidi@ARM.com
1429046SAli.Saidi@ARM.com  public:
1439046SAli.Saidi@ARM.com    /** The sequence number of the instruction. */
1449046SAli.Saidi@ARM.com    InstSeqNum seqNum;
1459046SAli.Saidi@ARM.com
1462292SN/A    /** The StaticInst used by this BaseDynInst. */
14710417Sandreas.hansson@arm.com    const StaticInstPtr staticInst;
1489046SAli.Saidi@ARM.com
1499046SAli.Saidi@ARM.com    /** Pointer to the Impl's CPU object. */
1509046SAli.Saidi@ARM.com    ImplCPU *cpu;
1519046SAli.Saidi@ARM.com
15210030SAli.Saidi@ARM.com    BaseCPU *getCpuPtr() { return cpu; }
15310030SAli.Saidi@ARM.com
1549046SAli.Saidi@ARM.com    /** Pointer to the thread state. */
1559046SAli.Saidi@ARM.com    ImplState *thread;
1569046SAli.Saidi@ARM.com
1579046SAli.Saidi@ARM.com    /** The kind of fault this instruction has generated. */
1589046SAli.Saidi@ARM.com    Fault fault;
1599046SAli.Saidi@ARM.com
1609046SAli.Saidi@ARM.com    /** InstRecord that tracks this instructions. */
1619046SAli.Saidi@ARM.com    Trace::InstRecord *traceData;
1629046SAli.Saidi@ARM.com
1639046SAli.Saidi@ARM.com  protected:
1649046SAli.Saidi@ARM.com    /** The result of the instruction; assumes an instruction can have many
1659046SAli.Saidi@ARM.com     *  destination registers.
1669046SAli.Saidi@ARM.com     */
16712107SRekai.GonzalezAlberquilla@arm.com    std::queue<InstResult> instResult;
1689046SAli.Saidi@ARM.com
1699046SAli.Saidi@ARM.com    /** PC state for this instruction. */
1709046SAli.Saidi@ARM.com    TheISA::PCState pc;
1719046SAli.Saidi@ARM.com
1729046SAli.Saidi@ARM.com    /* An amalgamation of a lot of boolean values into one */
1739046SAli.Saidi@ARM.com    std::bitset<MaxFlags> instFlags;
1749046SAli.Saidi@ARM.com
1759046SAli.Saidi@ARM.com    /** The status of this BaseDynInst.  Several bits can be set. */
1769046SAli.Saidi@ARM.com    std::bitset<NumStatus> status;
1779046SAli.Saidi@ARM.com
1789046SAli.Saidi@ARM.com     /** Whether or not the source register is ready.
1799046SAli.Saidi@ARM.com     *  @todo: Not sure this should be here vs the derived class.
1809046SAli.Saidi@ARM.com     */
1819046SAli.Saidi@ARM.com    std::bitset<MaxInstSrcRegs> _readySrcRegIdx;
1829046SAli.Saidi@ARM.com
1839046SAli.Saidi@ARM.com  public:
1849046SAli.Saidi@ARM.com    /** The thread this instruction is from. */
1859046SAli.Saidi@ARM.com    ThreadID threadNumber;
1869046SAli.Saidi@ARM.com
1879046SAli.Saidi@ARM.com    /** Iterator pointing to this BaseDynInst in the list of all insts. */
1889046SAli.Saidi@ARM.com    ListIt instListIt;
1899046SAli.Saidi@ARM.com
1909046SAli.Saidi@ARM.com    ////////////////////// Branch Data ///////////////
1919046SAli.Saidi@ARM.com    /** Predicted PC state after this instruction. */
1929046SAli.Saidi@ARM.com    TheISA::PCState predPC;
1939046SAli.Saidi@ARM.com
1949046SAli.Saidi@ARM.com    /** The Macroop if one exists */
19510417Sandreas.hansson@arm.com    const StaticInstPtr macroop;
1961060SN/A
1979046SAli.Saidi@ARM.com    /** How many source registers are ready. */
1989046SAli.Saidi@ARM.com    uint8_t readyRegs;
1999046SAli.Saidi@ARM.com
2009046SAli.Saidi@ARM.com  public:
2019046SAli.Saidi@ARM.com    /////////////////////// Load Store Data //////////////////////
2029046SAli.Saidi@ARM.com    /** The effective virtual address (lds & stores only). */
2039046SAli.Saidi@ARM.com    Addr effAddr;
2049046SAli.Saidi@ARM.com
2059046SAli.Saidi@ARM.com    /** The effective physical address. */
20611097Songal@cs.wisc.edu    Addr physEffAddrLow;
20711097Songal@cs.wisc.edu
20811097Songal@cs.wisc.edu    /** The effective physical address
20911097Songal@cs.wisc.edu     *  of the second request for a split request
21011097Songal@cs.wisc.edu     */
21111097Songal@cs.wisc.edu    Addr physEffAddrHigh;
2129046SAli.Saidi@ARM.com
2139046SAli.Saidi@ARM.com    /** The memory request flags (from translation). */
2149046SAli.Saidi@ARM.com    unsigned memReqFlags;
2159046SAli.Saidi@ARM.com
2169046SAli.Saidi@ARM.com    /** data address space ID, for loads & stores. */
2179046SAli.Saidi@ARM.com    short asid;
2189046SAli.Saidi@ARM.com
2199046SAli.Saidi@ARM.com    /** The size of the request */
2209046SAli.Saidi@ARM.com    uint8_t effSize;
2219046SAli.Saidi@ARM.com
2229046SAli.Saidi@ARM.com    /** Pointer to the data for the memory access. */
2239046SAli.Saidi@ARM.com    uint8_t *memData;
2249046SAli.Saidi@ARM.com
2259046SAli.Saidi@ARM.com    /** Load queue index. */
2269046SAli.Saidi@ARM.com    int16_t lqIdx;
2279046SAli.Saidi@ARM.com
2289046SAli.Saidi@ARM.com    /** Store queue index. */
2299046SAli.Saidi@ARM.com    int16_t sqIdx;
2309046SAli.Saidi@ARM.com
2319046SAli.Saidi@ARM.com
2329046SAli.Saidi@ARM.com    /////////////////////// TLB Miss //////////////////////
2339046SAli.Saidi@ARM.com    /**
2349046SAli.Saidi@ARM.com     * Saved memory requests (needed when the DTB address translation is
2359046SAli.Saidi@ARM.com     * delayed due to a hw page table walk).
2369046SAli.Saidi@ARM.com     */
2379046SAli.Saidi@ARM.com    RequestPtr savedReq;
2389046SAli.Saidi@ARM.com    RequestPtr savedSreqLow;
2399046SAli.Saidi@ARM.com    RequestPtr savedSreqHigh;
2409046SAli.Saidi@ARM.com
2419046SAli.Saidi@ARM.com    /////////////////////// Checker //////////////////////
2429046SAli.Saidi@ARM.com    // Need a copy of main request pointer to verify on writes.
2439046SAli.Saidi@ARM.com    RequestPtr reqToVerify;
2449046SAli.Saidi@ARM.com
2459046SAli.Saidi@ARM.com  protected:
2469046SAli.Saidi@ARM.com    /** Flattened register index of the destination registers of this
2479046SAli.Saidi@ARM.com     *  instruction.
2489046SAli.Saidi@ARM.com     */
24912104Snathanael.premillieu@arm.com    std::array<RegId, TheISA::MaxInstDestRegs> _flatDestRegIdx;
2509046SAli.Saidi@ARM.com
2519046SAli.Saidi@ARM.com    /** Physical register index of the destination registers of this
2529046SAli.Saidi@ARM.com     *  instruction.
2539046SAli.Saidi@ARM.com     */
25412105Snathanael.premillieu@arm.com    std::array<PhysRegIdPtr, TheISA::MaxInstDestRegs> _destRegIdx;
2559046SAli.Saidi@ARM.com
2569046SAli.Saidi@ARM.com    /** Physical register index of the source registers of this
2579046SAli.Saidi@ARM.com     *  instruction.
2589046SAli.Saidi@ARM.com     */
25912105Snathanael.premillieu@arm.com    std::array<PhysRegIdPtr, TheISA::MaxInstSrcRegs> _srcRegIdx;
2609046SAli.Saidi@ARM.com
2619046SAli.Saidi@ARM.com    /** Physical register index of the previous producers of the
2629046SAli.Saidi@ARM.com     *  architected destinations.
2639046SAli.Saidi@ARM.com     */
26412105Snathanael.premillieu@arm.com    std::array<PhysRegIdPtr, TheISA::MaxInstDestRegs> _prevDestRegIdx;
2659046SAli.Saidi@ARM.com
2669046SAli.Saidi@ARM.com
2679046SAli.Saidi@ARM.com  public:
2689046SAli.Saidi@ARM.com    /** Records changes to result? */
2699046SAli.Saidi@ARM.com    void recordResult(bool f) { instFlags[RecordResult] = f; }
2709046SAli.Saidi@ARM.com
2719046SAli.Saidi@ARM.com    /** Is the effective virtual address valid. */
2729046SAli.Saidi@ARM.com    bool effAddrValid() const { return instFlags[EffAddrValid]; }
2739046SAli.Saidi@ARM.com
2749046SAli.Saidi@ARM.com    /** Whether or not the memory operation is done. */
2759046SAli.Saidi@ARM.com    bool memOpDone() const { return instFlags[MemOpDone]; }
2769046SAli.Saidi@ARM.com    void memOpDone(bool f) { instFlags[MemOpDone] = f; }
2779046SAli.Saidi@ARM.com
27812421Sgabeblack@google.com    bool notAnInst() const { return instFlags[NotAnInst]; }
27912421Sgabeblack@google.com    void setNotAnInst() { instFlags[NotAnInst] = true; }
28012421Sgabeblack@google.com
2819046SAli.Saidi@ARM.com
2821060SN/A    ////////////////////////////////////////////
2831060SN/A    //
2841060SN/A    // INSTRUCTION EXECUTION
2851060SN/A    //
2861060SN/A    ////////////////////////////////////////////
2871060SN/A
2885358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
2895358Sgblack@eecs.umich.edu    {
2905358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
2915358Sgblack@eecs.umich.edu    }
2925358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
2935358Sgblack@eecs.umich.edu    {
2945358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
2955358Sgblack@eecs.umich.edu    }
2965358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
2975358Sgblack@eecs.umich.edu    {
2985358Sgblack@eecs.umich.edu        cpu->demapPage(vaddr, asn);
2995358Sgblack@eecs.umich.edu    }
3005358Sgblack@eecs.umich.edu
30111608Snikos.nikoleris@arm.com    Fault initiateMemRead(Addr addr, unsigned size, Request::Flags flags);
3027520Sgblack@eecs.umich.edu
30311608Snikos.nikoleris@arm.com    Fault writeMem(uint8_t *data, unsigned size, Addr addr,
30411608Snikos.nikoleris@arm.com                   Request::Flags flags, uint64_t *res);
3057520Sgblack@eecs.umich.edu
3066974Stjones1@inf.ed.ac.uk    /** Splits a request in two if it crosses a dcache block. */
30712749Sgiacomo.travaglini@arm.com    void splitRequest(const RequestPtr &req, RequestPtr &sreqLow,
3086974Stjones1@inf.ed.ac.uk                      RequestPtr &sreqHigh);
3096974Stjones1@inf.ed.ac.uk
3106973Stjones1@inf.ed.ac.uk    /** Initiate a DTB address translation. */
31112749Sgiacomo.travaglini@arm.com    void initiateTranslation(const RequestPtr &req, const RequestPtr &sreqLow,
31212749Sgiacomo.travaglini@arm.com                             const RequestPtr &sreqHigh, uint64_t *res,
3136973Stjones1@inf.ed.ac.uk                             BaseTLB::Mode mode);
3146973Stjones1@inf.ed.ac.uk
3156973Stjones1@inf.ed.ac.uk    /** Finish a DTB address translation. */
3166973Stjones1@inf.ed.ac.uk    void finishTranslation(WholeTranslationState *state);
3171060SN/A
3187944SGiacomo.Gabrielli@arm.com    /** True if the DTB address translation has started. */
3199046SAli.Saidi@ARM.com    bool translationStarted() const { return instFlags[TranslationStarted]; }
3209046SAli.Saidi@ARM.com    void translationStarted(bool f) { instFlags[TranslationStarted] = f; }
3217944SGiacomo.Gabrielli@arm.com
3227944SGiacomo.Gabrielli@arm.com    /** True if the DTB address translation has completed. */
3239046SAli.Saidi@ARM.com    bool translationCompleted() const { return instFlags[TranslationCompleted]; }
3249046SAli.Saidi@ARM.com    void translationCompleted(bool f) { instFlags[TranslationCompleted] = f; }
3257944SGiacomo.Gabrielli@arm.com
3268545Ssaidi@eecs.umich.edu    /** True if this address was found to match a previous load and they issued
3278545Ssaidi@eecs.umich.edu     * out of order. If that happend, then it's only a problem if an incoming
3288545Ssaidi@eecs.umich.edu     * snoop invalidate modifies the line, in which case we need to squash.
3298545Ssaidi@eecs.umich.edu     * If nothing modified the line the order doesn't matter.
3308545Ssaidi@eecs.umich.edu     */
3319046SAli.Saidi@ARM.com    bool possibleLoadViolation() const { return instFlags[PossibleLoadViolation]; }
3329046SAli.Saidi@ARM.com    void possibleLoadViolation(bool f) { instFlags[PossibleLoadViolation] = f; }
3338545Ssaidi@eecs.umich.edu
3348545Ssaidi@eecs.umich.edu    /** True if the address hit a external snoop while sitting in the LSQ.
3358545Ssaidi@eecs.umich.edu     * If this is true and a older instruction sees it, this instruction must
3368545Ssaidi@eecs.umich.edu     * reexecute
3378545Ssaidi@eecs.umich.edu     */
3389046SAli.Saidi@ARM.com    bool hitExternalSnoop() const { return instFlags[HitExternalSnoop]; }
3399046SAli.Saidi@ARM.com    void hitExternalSnoop(bool f) { instFlags[HitExternalSnoop] = f; }
3408545Ssaidi@eecs.umich.edu
3417944SGiacomo.Gabrielli@arm.com    /**
3427944SGiacomo.Gabrielli@arm.com     * Returns true if the DTB address translation is being delayed due to a hw
3437944SGiacomo.Gabrielli@arm.com     * page table walk.
3447944SGiacomo.Gabrielli@arm.com     */
3457944SGiacomo.Gabrielli@arm.com    bool isTranslationDelayed() const
3467944SGiacomo.Gabrielli@arm.com    {
3479046SAli.Saidi@ARM.com        return (translationStarted() && !translationCompleted());
3487944SGiacomo.Gabrielli@arm.com    }
3497944SGiacomo.Gabrielli@arm.com
3501060SN/A  public:
3512292SN/A#ifdef DEBUG
3522292SN/A    void dumpSNList();
3532292SN/A#endif
3542292SN/A
3553770Sgblack@eecs.umich.edu    /** Returns the physical register index of the i'th destination
3563770Sgblack@eecs.umich.edu     *  register.
3573770Sgblack@eecs.umich.edu     */
35812105Snathanael.premillieu@arm.com    PhysRegIdPtr renamedDestRegIdx(int idx) const
3593770Sgblack@eecs.umich.edu    {
3603770Sgblack@eecs.umich.edu        return _destRegIdx[idx];
3613770Sgblack@eecs.umich.edu    }
3623770Sgblack@eecs.umich.edu
3633770Sgblack@eecs.umich.edu    /** Returns the physical register index of the i'th source register. */
36412105Snathanael.premillieu@arm.com    PhysRegIdPtr renamedSrcRegIdx(int idx) const
3653770Sgblack@eecs.umich.edu    {
3669046SAli.Saidi@ARM.com        assert(TheISA::MaxInstSrcRegs > idx);
3673770Sgblack@eecs.umich.edu        return _srcRegIdx[idx];
3683770Sgblack@eecs.umich.edu    }
3693770Sgblack@eecs.umich.edu
3703770Sgblack@eecs.umich.edu    /** Returns the flattened register index of the i'th destination
3713770Sgblack@eecs.umich.edu     *  register.
3723770Sgblack@eecs.umich.edu     */
37312106SRekai.GonzalezAlberquilla@arm.com    const RegId& flattenedDestRegIdx(int idx) const
3743770Sgblack@eecs.umich.edu    {
3753770Sgblack@eecs.umich.edu        return _flatDestRegIdx[idx];
3763770Sgblack@eecs.umich.edu    }
3773770Sgblack@eecs.umich.edu
3783770Sgblack@eecs.umich.edu    /** Returns the physical register index of the previous physical register
3793770Sgblack@eecs.umich.edu     *  that remapped to the same logical register index.
3803770Sgblack@eecs.umich.edu     */
38112105Snathanael.premillieu@arm.com    PhysRegIdPtr prevDestRegIdx(int idx) const
3823770Sgblack@eecs.umich.edu    {
3833770Sgblack@eecs.umich.edu        return _prevDestRegIdx[idx];
3843770Sgblack@eecs.umich.edu    }
3853770Sgblack@eecs.umich.edu
3863770Sgblack@eecs.umich.edu    /** Renames a destination register to a physical register.  Also records
3873770Sgblack@eecs.umich.edu     *  the previous physical register that the logical register mapped to.
3883770Sgblack@eecs.umich.edu     */
3893770Sgblack@eecs.umich.edu    void renameDestReg(int idx,
39012105Snathanael.premillieu@arm.com                       PhysRegIdPtr renamed_dest,
39112105Snathanael.premillieu@arm.com                       PhysRegIdPtr previous_rename)
3923770Sgblack@eecs.umich.edu    {
3933770Sgblack@eecs.umich.edu        _destRegIdx[idx] = renamed_dest;
3943770Sgblack@eecs.umich.edu        _prevDestRegIdx[idx] = previous_rename;
3953770Sgblack@eecs.umich.edu    }
3963770Sgblack@eecs.umich.edu
3973770Sgblack@eecs.umich.edu    /** Renames a source logical register to the physical register which
3983770Sgblack@eecs.umich.edu     *  has/will produce that logical register's result.
3993770Sgblack@eecs.umich.edu     *  @todo: add in whether or not the source register is ready.
4003770Sgblack@eecs.umich.edu     */
40112105Snathanael.premillieu@arm.com    void renameSrcReg(int idx, PhysRegIdPtr renamed_src)
4023770Sgblack@eecs.umich.edu    {
4033770Sgblack@eecs.umich.edu        _srcRegIdx[idx] = renamed_src;
4043770Sgblack@eecs.umich.edu    }
4053770Sgblack@eecs.umich.edu
4063770Sgblack@eecs.umich.edu    /** Flattens a destination architectural register index into a logical
4073770Sgblack@eecs.umich.edu     * index.
4083770Sgblack@eecs.umich.edu     */
40912106SRekai.GonzalezAlberquilla@arm.com    void flattenDestReg(int idx, const RegId& flattened_dest)
4103770Sgblack@eecs.umich.edu    {
4113770Sgblack@eecs.umich.edu        _flatDestRegIdx[idx] = flattened_dest;
4123770Sgblack@eecs.umich.edu    }
4134636Sgblack@eecs.umich.edu    /** BaseDynInst constructor given a binary instruction.
4144636Sgblack@eecs.umich.edu     *  @param staticInst A StaticInstPtr to the underlying instruction.
4157720Sgblack@eecs.umich.edu     *  @param pc The PC state for the instruction.
4167720Sgblack@eecs.umich.edu     *  @param predPC The predicted next PC state for the instruction.
4174636Sgblack@eecs.umich.edu     *  @param seq_num The sequence number of the instruction.
4184636Sgblack@eecs.umich.edu     *  @param cpu Pointer to the instruction's CPU.
4194636Sgblack@eecs.umich.edu     */
42010417Sandreas.hansson@arm.com    BaseDynInst(const StaticInstPtr &staticInst, const StaticInstPtr &macroop,
4218502Sgblack@eecs.umich.edu                TheISA::PCState pc, TheISA::PCState predPC,
4228502Sgblack@eecs.umich.edu                InstSeqNum seq_num, ImplCPU *cpu);
4233770Sgblack@eecs.umich.edu
4242292SN/A    /** BaseDynInst constructor given a StaticInst pointer.
4252292SN/A     *  @param _staticInst The StaticInst for this BaseDynInst.
4262292SN/A     */
42710417Sandreas.hansson@arm.com    BaseDynInst(const StaticInstPtr &staticInst, const StaticInstPtr &macroop);
4281060SN/A
4291060SN/A    /** BaseDynInst destructor. */
4301060SN/A    ~BaseDynInst();
4311060SN/A
4321464SN/A  private:
4331684SN/A    /** Function to initialize variables in the constructors. */
4341464SN/A    void initVars();
4351060SN/A
4361464SN/A  public:
4371060SN/A    /** Dumps out contents of this BaseDynInst. */
4381060SN/A    void dump();
4391060SN/A
4401060SN/A    /** Dumps out contents of this BaseDynInst into given string. */
4411060SN/A    void dump(std::string &outstring);
4421060SN/A
4433326Sktlim@umich.edu    /** Read this CPU's ID. */
44410110Sandreas.hansson@arm.com    int cpuId() const { return cpu->cpuId(); }
4453326Sktlim@umich.edu
44610190Sakash.bagdia@arm.com    /** Read this CPU's Socket ID. */
44710190Sakash.bagdia@arm.com    uint32_t socketId() const { return cpu->socketId(); }
44810190Sakash.bagdia@arm.com
4498832SAli.Saidi@ARM.com    /** Read this CPU's data requestor ID */
45010110Sandreas.hansson@arm.com    MasterID masterId() const { return cpu->dataMasterId(); }
4518832SAli.Saidi@ARM.com
4525714Shsul@eecs.umich.edu    /** Read this context's system-wide ID **/
45311005Sandreas.sandberg@arm.com    ContextID contextId() const { return thread->contextId(); }
4545714Shsul@eecs.umich.edu
4551060SN/A    /** Returns the fault type. */
45610110Sandreas.hansson@arm.com    Fault getFault() const { return fault; }
4571060SN/A
4581060SN/A    /** Checks whether or not this instruction has had its branch target
4591060SN/A     *  calculated yet.  For now it is not utilized and is hacked to be
4601060SN/A     *  always false.
4612292SN/A     *  @todo: Actually use this instruction.
4621060SN/A     */
4631060SN/A    bool doneTargCalc() { return false; }
4641060SN/A
4657720Sgblack@eecs.umich.edu    /** Set the predicted target of this current instruction. */
4667720Sgblack@eecs.umich.edu    void setPredTarg(const TheISA::PCState &_predPC)
4673965Sgblack@eecs.umich.edu    {
4687720Sgblack@eecs.umich.edu        predPC = _predPC;
4693965Sgblack@eecs.umich.edu    }
4702935Sksewell@umich.edu
4717720Sgblack@eecs.umich.edu    const TheISA::PCState &readPredTarg() { return predPC; }
4721060SN/A
4733794Sgblack@eecs.umich.edu    /** Returns the predicted PC immediately after the branch. */
4747720Sgblack@eecs.umich.edu    Addr predInstAddr() { return predPC.instAddr(); }
4753794Sgblack@eecs.umich.edu
4763794Sgblack@eecs.umich.edu    /** Returns the predicted PC two instructions after the branch */
4777720Sgblack@eecs.umich.edu    Addr predNextInstAddr() { return predPC.nextInstAddr(); }
4781060SN/A
4794636Sgblack@eecs.umich.edu    /** Returns the predicted micro PC after the branch */
4807720Sgblack@eecs.umich.edu    Addr predMicroPC() { return predPC.microPC(); }
4814636Sgblack@eecs.umich.edu
4821060SN/A    /** Returns whether the instruction was predicted taken or not. */
4833794Sgblack@eecs.umich.edu    bool readPredTaken()
4843794Sgblack@eecs.umich.edu    {
4859046SAli.Saidi@ARM.com        return instFlags[PredTaken];
4863794Sgblack@eecs.umich.edu    }
4873794Sgblack@eecs.umich.edu
4883794Sgblack@eecs.umich.edu    void setPredTaken(bool predicted_taken)
4893794Sgblack@eecs.umich.edu    {
4909046SAli.Saidi@ARM.com        instFlags[PredTaken] = predicted_taken;
4913794Sgblack@eecs.umich.edu    }
4921060SN/A
4931060SN/A    /** Returns whether the instruction mispredicted. */
4942935Sksewell@umich.edu    bool mispredicted()
4953794Sgblack@eecs.umich.edu    {
4967720Sgblack@eecs.umich.edu        TheISA::PCState tempPC = pc;
4977720Sgblack@eecs.umich.edu        TheISA::advancePC(tempPC, staticInst);
4987720Sgblack@eecs.umich.edu        return !(tempPC == predPC);
4993794Sgblack@eecs.umich.edu    }
5003794Sgblack@eecs.umich.edu
5011060SN/A    //
5021060SN/A    //  Instruction types.  Forward checks to StaticInst object.
5031060SN/A    //
5045543Ssaidi@eecs.umich.edu    bool isNop()          const { return staticInst->isNop(); }
5055543Ssaidi@eecs.umich.edu    bool isMemRef()       const { return staticInst->isMemRef(); }
5065543Ssaidi@eecs.umich.edu    bool isLoad()         const { return staticInst->isLoad(); }
5075543Ssaidi@eecs.umich.edu    bool isStore()        const { return staticInst->isStore(); }
50812768Sqtt2@cornell.edu    bool isAtomic()       const { return staticInst->isAtomic(); }
5092336SN/A    bool isStoreConditional() const
5102336SN/A    { return staticInst->isStoreConditional(); }
5111060SN/A    bool isInstPrefetch() const { return staticInst->isInstPrefetch(); }
5121060SN/A    bool isDataPrefetch() const { return staticInst->isDataPrefetch(); }
5135543Ssaidi@eecs.umich.edu    bool isInteger()      const { return staticInst->isInteger(); }
5145543Ssaidi@eecs.umich.edu    bool isFloating()     const { return staticInst->isFloating(); }
51512110SRekai.GonzalezAlberquilla@arm.com    bool isVector()       const { return staticInst->isVector(); }
5165543Ssaidi@eecs.umich.edu    bool isControl()      const { return staticInst->isControl(); }
5175543Ssaidi@eecs.umich.edu    bool isCall()         const { return staticInst->isCall(); }
5185543Ssaidi@eecs.umich.edu    bool isReturn()       const { return staticInst->isReturn(); }
5195543Ssaidi@eecs.umich.edu    bool isDirectCtrl()   const { return staticInst->isDirectCtrl(); }
5201060SN/A    bool isIndirectCtrl() const { return staticInst->isIndirectCtrl(); }
5215543Ssaidi@eecs.umich.edu    bool isCondCtrl()     const { return staticInst->isCondCtrl(); }
5225543Ssaidi@eecs.umich.edu    bool isUncondCtrl()   const { return staticInst->isUncondCtrl(); }
5232935Sksewell@umich.edu    bool isCondDelaySlot() const { return staticInst->isCondDelaySlot(); }
5241060SN/A    bool isThreadSync()   const { return staticInst->isThreadSync(); }
5251060SN/A    bool isSerializing()  const { return staticInst->isSerializing(); }
5262292SN/A    bool isSerializeBefore() const
5272731Sktlim@umich.edu    { return staticInst->isSerializeBefore() || status[SerializeBefore]; }
5282292SN/A    bool isSerializeAfter() const
5292731Sktlim@umich.edu    { return staticInst->isSerializeAfter() || status[SerializeAfter]; }
5307784SAli.Saidi@ARM.com    bool isSquashAfter() const { return staticInst->isSquashAfter(); }
5311060SN/A    bool isMemBarrier()   const { return staticInst->isMemBarrier(); }
5321060SN/A    bool isWriteBarrier() const { return staticInst->isWriteBarrier(); }
5331060SN/A    bool isNonSpeculative() const { return staticInst->isNonSpeculative(); }
5342292SN/A    bool isQuiesce() const { return staticInst->isQuiesce(); }
5352336SN/A    bool isIprAccess() const { return staticInst->isIprAccess(); }
5362308SN/A    bool isUnverifiable() const { return staticInst->isUnverifiable(); }
5374828Sgblack@eecs.umich.edu    bool isSyscall() const { return staticInst->isSyscall(); }
5384654Sgblack@eecs.umich.edu    bool isMacroop() const { return staticInst->isMacroop(); }
5394654Sgblack@eecs.umich.edu    bool isMicroop() const { return staticInst->isMicroop(); }
5404636Sgblack@eecs.umich.edu    bool isDelayedCommit() const { return staticInst->isDelayedCommit(); }
5414654Sgblack@eecs.umich.edu    bool isLastMicroop() const { return staticInst->isLastMicroop(); }
5424654Sgblack@eecs.umich.edu    bool isFirstMicroop() const { return staticInst->isFirstMicroop(); }
5434636Sgblack@eecs.umich.edu    bool isMicroBranch() const { return staticInst->isMicroBranch(); }
5442292SN/A
5452292SN/A    /** Temporarily sets this instruction as a serialize before instruction. */
5462731Sktlim@umich.edu    void setSerializeBefore() { status.set(SerializeBefore); }
5472292SN/A
5482292SN/A    /** Clears the serializeBefore part of this instruction. */
5492731Sktlim@umich.edu    void clearSerializeBefore() { status.reset(SerializeBefore); }
5502292SN/A
5512292SN/A    /** Checks if this serializeBefore is only temporarily set. */
5522731Sktlim@umich.edu    bool isTempSerializeBefore() { return status[SerializeBefore]; }
5532292SN/A
5542292SN/A    /** Temporarily sets this instruction as a serialize after instruction. */
5552731Sktlim@umich.edu    void setSerializeAfter() { status.set(SerializeAfter); }
5562292SN/A
5572292SN/A    /** Clears the serializeAfter part of this instruction.*/
5582731Sktlim@umich.edu    void clearSerializeAfter() { status.reset(SerializeAfter); }
5592292SN/A
5602292SN/A    /** Checks if this serializeAfter is only temporarily set. */
5612731Sktlim@umich.edu    bool isTempSerializeAfter() { return status[SerializeAfter]; }
5622292SN/A
5632731Sktlim@umich.edu    /** Sets the serialization part of this instruction as handled. */
5642731Sktlim@umich.edu    void setSerializeHandled() { status.set(SerializeHandled); }
5652292SN/A
5662292SN/A    /** Checks if the serialization part of this instruction has been
5672292SN/A     *  handled.  This does not apply to the temporary serializing
5682292SN/A     *  state; it only applies to this instruction's own permanent
5692292SN/A     *  serializing state.
5702292SN/A     */
5712731Sktlim@umich.edu    bool isSerializeHandled() { return status[SerializeHandled]; }
5721060SN/A
5731464SN/A    /** Returns the opclass of this instruction. */
5741464SN/A    OpClass opClass() const { return staticInst->opClass(); }
5751464SN/A
5761464SN/A    /** Returns the branch target address. */
5777720Sgblack@eecs.umich.edu    TheISA::PCState branchTarget() const
5787720Sgblack@eecs.umich.edu    { return staticInst->branchTarget(pc); }
5791464SN/A
5802292SN/A    /** Returns the number of source registers. */
5815543Ssaidi@eecs.umich.edu    int8_t numSrcRegs() const { return staticInst->numSrcRegs(); }
5821684SN/A
5832292SN/A    /** Returns the number of destination registers. */
5841060SN/A    int8_t numDestRegs() const { return staticInst->numDestRegs(); }
5851060SN/A
5861060SN/A    // the following are used to track physical register usage
5871060SN/A    // for machines with separate int & FP reg files
5881060SN/A    int8_t numFPDestRegs()  const { return staticInst->numFPDestRegs(); }
5891060SN/A    int8_t numIntDestRegs() const { return staticInst->numIntDestRegs(); }
59010715SRekai.GonzalezAlberquilla@arm.com    int8_t numCCDestRegs() const { return staticInst->numCCDestRegs(); }
59112109SRekai.GonzalezAlberquilla@arm.com    int8_t numVecDestRegs() const { return staticInst->numVecDestRegs(); }
59212109SRekai.GonzalezAlberquilla@arm.com    int8_t numVecElemDestRegs() const {
59312109SRekai.GonzalezAlberquilla@arm.com        return staticInst->numVecElemDestRegs();
59412109SRekai.GonzalezAlberquilla@arm.com    }
5951060SN/A
5961060SN/A    /** Returns the logical register index of the i'th destination register. */
59712106SRekai.GonzalezAlberquilla@arm.com    const RegId& destRegIdx(int i) const { return staticInst->destRegIdx(i); }
5981060SN/A
5991060SN/A    /** Returns the logical register index of the i'th source register. */
60012106SRekai.GonzalezAlberquilla@arm.com    const RegId& srcRegIdx(int i) const { return staticInst->srcRegIdx(i); }
6011060SN/A
60212107SRekai.GonzalezAlberquilla@arm.com    /** Return the size of the instResult queue. */
60312107SRekai.GonzalezAlberquilla@arm.com    uint8_t resultSize() { return instResult.size(); }
60412107SRekai.GonzalezAlberquilla@arm.com
60512107SRekai.GonzalezAlberquilla@arm.com    /** Pops a result off the instResult queue.
60612107SRekai.GonzalezAlberquilla@arm.com     * If the result stack is empty, return the default value.
60712107SRekai.GonzalezAlberquilla@arm.com     * */
60812107SRekai.GonzalezAlberquilla@arm.com    InstResult popResult(InstResult dflt = InstResult())
6098733Sgeoffrey.blake@arm.com    {
6108733Sgeoffrey.blake@arm.com        if (!instResult.empty()) {
61112107SRekai.GonzalezAlberquilla@arm.com            InstResult t = instResult.front();
6128733Sgeoffrey.blake@arm.com            instResult.pop();
61312107SRekai.GonzalezAlberquilla@arm.com            return t;
6148733Sgeoffrey.blake@arm.com        }
61512107SRekai.GonzalezAlberquilla@arm.com        return dflt;
6168733Sgeoffrey.blake@arm.com    }
6171684SN/A
61812107SRekai.GonzalezAlberquilla@arm.com    /** Pushes a result onto the instResult queue. */
61912109SRekai.GonzalezAlberquilla@arm.com    /** @{ */
62012109SRekai.GonzalezAlberquilla@arm.com    /** Scalar result. */
62112107SRekai.GonzalezAlberquilla@arm.com    template<typename T>
62212107SRekai.GonzalezAlberquilla@arm.com    void setScalarResult(T&& t)
6238733Sgeoffrey.blake@arm.com    {
6249046SAli.Saidi@ARM.com        if (instFlags[RecordResult]) {
62512107SRekai.GonzalezAlberquilla@arm.com            instResult.push(InstResult(std::forward<T>(t),
62612107SRekai.GonzalezAlberquilla@arm.com                        InstResult::ResultType::Scalar));
6278733Sgeoffrey.blake@arm.com        }
6288733Sgeoffrey.blake@arm.com    }
6291060SN/A
63012109SRekai.GonzalezAlberquilla@arm.com    /** Full vector result. */
63112109SRekai.GonzalezAlberquilla@arm.com    template<typename T>
63212109SRekai.GonzalezAlberquilla@arm.com    void setVecResult(T&& t)
63312109SRekai.GonzalezAlberquilla@arm.com    {
63412109SRekai.GonzalezAlberquilla@arm.com        if (instFlags[RecordResult]) {
63512109SRekai.GonzalezAlberquilla@arm.com            instResult.push(InstResult(std::forward<T>(t),
63612109SRekai.GonzalezAlberquilla@arm.com                        InstResult::ResultType::VecReg));
63712109SRekai.GonzalezAlberquilla@arm.com        }
63812109SRekai.GonzalezAlberquilla@arm.com    }
63912109SRekai.GonzalezAlberquilla@arm.com
64012109SRekai.GonzalezAlberquilla@arm.com    /** Vector element result. */
64112109SRekai.GonzalezAlberquilla@arm.com    template<typename T>
64212109SRekai.GonzalezAlberquilla@arm.com    void setVecElemResult(T&& t)
64312109SRekai.GonzalezAlberquilla@arm.com    {
64412109SRekai.GonzalezAlberquilla@arm.com        if (instFlags[RecordResult]) {
64512109SRekai.GonzalezAlberquilla@arm.com            instResult.push(InstResult(std::forward<T>(t),
64612109SRekai.GonzalezAlberquilla@arm.com                        InstResult::ResultType::VecElem));
64712109SRekai.GonzalezAlberquilla@arm.com        }
64812109SRekai.GonzalezAlberquilla@arm.com    }
64912109SRekai.GonzalezAlberquilla@arm.com    /** @} */
65012109SRekai.GonzalezAlberquilla@arm.com
6512702Sktlim@umich.edu    /** Records an integer register being set to a value. */
65213557Sgabeblack@google.com    void setIntRegOperand(const StaticInst *si, int idx, RegVal val)
6531060SN/A    {
65412107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6551060SN/A    }
6561060SN/A
6579920Syasuko.eckert@amd.com    /** Records a CC register being set to a value. */
65810319SAndreas.Sandberg@ARM.com    void setCCRegOperand(const StaticInst *si, int idx, CCReg val)
6599920Syasuko.eckert@amd.com    {
66012107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6619920Syasuko.eckert@amd.com    }
6629920Syasuko.eckert@amd.com
66312109SRekai.GonzalezAlberquilla@arm.com    /** Record a vector register being set to a value */
66412109SRekai.GonzalezAlberquilla@arm.com    void setVecRegOperand(const StaticInst *si, int idx,
66512109SRekai.GonzalezAlberquilla@arm.com            const VecRegContainer& val)
66612109SRekai.GonzalezAlberquilla@arm.com    {
66712109SRekai.GonzalezAlberquilla@arm.com        setVecResult(val);
66812109SRekai.GonzalezAlberquilla@arm.com    }
66912109SRekai.GonzalezAlberquilla@arm.com
6702702Sktlim@umich.edu    /** Records an fp register being set to an integer value. */
67112107SRekai.GonzalezAlberquilla@arm.com    void
67213557Sgabeblack@google.com    setFloatRegOperandBits(const StaticInst *si, int idx, RegVal val)
6732308SN/A    {
67412107SRekai.GonzalezAlberquilla@arm.com        setScalarResult(val);
6751060SN/A    }
6761060SN/A
67712109SRekai.GonzalezAlberquilla@arm.com    /** Record a vector register being set to a value */
67812109SRekai.GonzalezAlberquilla@arm.com    void setVecElemOperand(const StaticInst *si, int idx, const VecElem val)
67912109SRekai.GonzalezAlberquilla@arm.com    {
68012109SRekai.GonzalezAlberquilla@arm.com        setVecElemResult(val);
68112109SRekai.GonzalezAlberquilla@arm.com    }
68212109SRekai.GonzalezAlberquilla@arm.com
6832190SN/A    /** Records that one of the source registers is ready. */
6842292SN/A    void markSrcRegReady();
6852190SN/A
6862331SN/A    /** Marks a specific register as ready. */
6872292SN/A    void markSrcRegReady(RegIndex src_idx);
6882190SN/A
6891684SN/A    /** Returns if a source register is ready. */
6901464SN/A    bool isReadySrcRegIdx(int idx) const
6911464SN/A    {
6921464SN/A        return this->_readySrcRegIdx[idx];
6931464SN/A    }
6941464SN/A
6951684SN/A    /** Sets this instruction as completed. */
6962731Sktlim@umich.edu    void setCompleted() { status.set(Completed); }
6971464SN/A
6982292SN/A    /** Returns whether or not this instruction is completed. */
6992731Sktlim@umich.edu    bool isCompleted() const { return status[Completed]; }
7001464SN/A
7012731Sktlim@umich.edu    /** Marks the result as ready. */
7022731Sktlim@umich.edu    void setResultReady() { status.set(ResultReady); }
7032308SN/A
7042731Sktlim@umich.edu    /** Returns whether or not the result is ready. */
7052731Sktlim@umich.edu    bool isResultReady() const { return status[ResultReady]; }
7062308SN/A
7071060SN/A    /** Sets this instruction as ready to issue. */
7082731Sktlim@umich.edu    void setCanIssue() { status.set(CanIssue); }
7091060SN/A
7101060SN/A    /** Returns whether or not this instruction is ready to issue. */
7112731Sktlim@umich.edu    bool readyToIssue() const { return status[CanIssue]; }
7121060SN/A
7134032Sktlim@umich.edu    /** Clears this instruction being able to issue. */
7144032Sktlim@umich.edu    void clearCanIssue() { status.reset(CanIssue); }
7154032Sktlim@umich.edu
7161060SN/A    /** Sets this instruction as issued from the IQ. */
7172731Sktlim@umich.edu    void setIssued() { status.set(Issued); }
7181060SN/A
7191060SN/A    /** Returns whether or not this instruction has issued. */
7202731Sktlim@umich.edu    bool isIssued() const { return status[Issued]; }
7211060SN/A
7224032Sktlim@umich.edu    /** Clears this instruction as being issued. */
7234032Sktlim@umich.edu    void clearIssued() { status.reset(Issued); }
7244032Sktlim@umich.edu
7251060SN/A    /** Sets this instruction as executed. */
7262731Sktlim@umich.edu    void setExecuted() { status.set(Executed); }
7271060SN/A
7281060SN/A    /** Returns whether or not this instruction has executed. */
7292731Sktlim@umich.edu    bool isExecuted() const { return status[Executed]; }
7301060SN/A
7311060SN/A    /** Sets this instruction as ready to commit. */
7322731Sktlim@umich.edu    void setCanCommit() { status.set(CanCommit); }
7331060SN/A
7341061SN/A    /** Clears this instruction as being ready to commit. */
7352731Sktlim@umich.edu    void clearCanCommit() { status.reset(CanCommit); }
7361061SN/A
7371060SN/A    /** Returns whether or not this instruction is ready to commit. */
7382731Sktlim@umich.edu    bool readyToCommit() const { return status[CanCommit]; }
7392731Sktlim@umich.edu
7402731Sktlim@umich.edu    void setAtCommit() { status.set(AtCommit); }
7412731Sktlim@umich.edu
7422731Sktlim@umich.edu    bool isAtCommit() { return status[AtCommit]; }
7431060SN/A
7442292SN/A    /** Sets this instruction as committed. */
7452731Sktlim@umich.edu    void setCommitted() { status.set(Committed); }
7462292SN/A
7472292SN/A    /** Returns whether or not this instruction is committed. */
7482731Sktlim@umich.edu    bool isCommitted() const { return status[Committed]; }
7492292SN/A
7501060SN/A    /** Sets this instruction as squashed. */
7512731Sktlim@umich.edu    void setSquashed() { status.set(Squashed); }
7521060SN/A
7531060SN/A    /** Returns whether or not this instruction is squashed. */
7542731Sktlim@umich.edu    bool isSquashed() const { return status[Squashed]; }
7551060SN/A
7562292SN/A    //Instruction Queue Entry
7572292SN/A    //-----------------------
7582292SN/A    /** Sets this instruction as a entry the IQ. */
7592731Sktlim@umich.edu    void setInIQ() { status.set(IqEntry); }
7602292SN/A
7612292SN/A    /** Sets this instruction as a entry the IQ. */
7622731Sktlim@umich.edu    void clearInIQ() { status.reset(IqEntry); }
7632731Sktlim@umich.edu
7642731Sktlim@umich.edu    /** Returns whether or not this instruction has issued. */
7652731Sktlim@umich.edu    bool isInIQ() const { return status[IqEntry]; }
7662292SN/A
7671060SN/A    /** Sets this instruction as squashed in the IQ. */
7682731Sktlim@umich.edu    void setSquashedInIQ() { status.set(SquashedInIQ); status.set(Squashed);}
7691060SN/A
7701060SN/A    /** Returns whether or not this instruction is squashed in the IQ. */
7712731Sktlim@umich.edu    bool isSquashedInIQ() const { return status[SquashedInIQ]; }
7722292SN/A
7732292SN/A
7742292SN/A    //Load / Store Queue Functions
7752292SN/A    //-----------------------
7762292SN/A    /** Sets this instruction as a entry the LSQ. */
7772731Sktlim@umich.edu    void setInLSQ() { status.set(LsqEntry); }
7782292SN/A
7792292SN/A    /** Sets this instruction as a entry the LSQ. */
7802731Sktlim@umich.edu    void removeInLSQ() { status.reset(LsqEntry); }
7812731Sktlim@umich.edu
7822731Sktlim@umich.edu    /** Returns whether or not this instruction is in the LSQ. */
7832731Sktlim@umich.edu    bool isInLSQ() const { return status[LsqEntry]; }
7842292SN/A
7852292SN/A    /** Sets this instruction as squashed in the LSQ. */
7862731Sktlim@umich.edu    void setSquashedInLSQ() { status.set(SquashedInLSQ);}
7872292SN/A
7882292SN/A    /** Returns whether or not this instruction is squashed in the LSQ. */
7892731Sktlim@umich.edu    bool isSquashedInLSQ() const { return status[SquashedInLSQ]; }
7902292SN/A
7912292SN/A
7922292SN/A    //Reorder Buffer Functions
7932292SN/A    //-----------------------
7942292SN/A    /** Sets this instruction as a entry the ROB. */
7952731Sktlim@umich.edu    void setInROB() { status.set(RobEntry); }
7962292SN/A
7972292SN/A    /** Sets this instruction as a entry the ROB. */
7982731Sktlim@umich.edu    void clearInROB() { status.reset(RobEntry); }
7992731Sktlim@umich.edu
8002731Sktlim@umich.edu    /** Returns whether or not this instruction is in the ROB. */
8012731Sktlim@umich.edu    bool isInROB() const { return status[RobEntry]; }
8022292SN/A
8032292SN/A    /** Sets this instruction as squashed in the ROB. */
8042731Sktlim@umich.edu    void setSquashedInROB() { status.set(SquashedInROB); }
8052292SN/A
8062292SN/A    /** Returns whether or not this instruction is squashed in the ROB. */
8072731Sktlim@umich.edu    bool isSquashedInROB() const { return status[SquashedInROB]; }
8082292SN/A
8097720Sgblack@eecs.umich.edu    /** Read the PC state of this instruction. */
81010319SAndreas.Sandberg@ARM.com    TheISA::PCState pcState() const { return pc; }
8117720Sgblack@eecs.umich.edu
8127720Sgblack@eecs.umich.edu    /** Set the PC state of this instruction. */
81310319SAndreas.Sandberg@ARM.com    void pcState(const TheISA::PCState &val) { pc = val; }
8147720Sgblack@eecs.umich.edu
8151060SN/A    /** Read the PC of this instruction. */
81611294Sandreas.hansson@arm.com    Addr instAddr() const { return pc.instAddr(); }
8177720Sgblack@eecs.umich.edu
8187720Sgblack@eecs.umich.edu    /** Read the PC of the next instruction. */
81911294Sandreas.hansson@arm.com    Addr nextInstAddr() const { return pc.nextInstAddr(); }
8201060SN/A
8214636Sgblack@eecs.umich.edu    /**Read the micro PC of this instruction. */
82211294Sandreas.hansson@arm.com    Addr microPC() const { return pc.microPC(); }
8234636Sgblack@eecs.umich.edu
82413429Srekai.gonzalezalberquilla@arm.com    bool readPredicate() const
8257597Sminkyu.jeong@arm.com    {
8269046SAli.Saidi@ARM.com        return instFlags[Predicate];
8277597Sminkyu.jeong@arm.com    }
8287597Sminkyu.jeong@arm.com
8297597Sminkyu.jeong@arm.com    void setPredicate(bool val)
8307597Sminkyu.jeong@arm.com    {
8319046SAli.Saidi@ARM.com        instFlags[Predicate] = val;
8327600Sminkyu.jeong@arm.com
8337600Sminkyu.jeong@arm.com        if (traceData) {
8347600Sminkyu.jeong@arm.com            traceData->setPredicate(val);
8357600Sminkyu.jeong@arm.com        }
8367597Sminkyu.jeong@arm.com    }
8377597Sminkyu.jeong@arm.com
8382702Sktlim@umich.edu    /** Sets the ASID. */
8392292SN/A    void setASID(short addr_space_id) { asid = addr_space_id; }
8402292SN/A
8412702Sktlim@umich.edu    /** Sets the thread id. */
8426221Snate@binkert.org    void setTid(ThreadID tid) { threadNumber = tid; }
8432292SN/A
8442731Sktlim@umich.edu    /** Sets the pointer to the thread state. */
8452702Sktlim@umich.edu    void setThreadState(ImplState *state) { thread = state; }
8461060SN/A
8472731Sktlim@umich.edu    /** Returns the thread context. */
8482680Sktlim@umich.edu    ThreadContext *tcBase() { return thread->getTC(); }
8491464SN/A
8501464SN/A  public:
8511684SN/A    /** Returns whether or not the eff. addr. source registers are ready. */
85213429Srekai.gonzalezalberquilla@arm.com    bool eaSrcsReady() const;
8531681SN/A
85410824SAndreas.Sandberg@ARM.com    /** Is this instruction's memory access strictly ordered? */
85510824SAndreas.Sandberg@ARM.com    bool strictlyOrdered() const { return instFlags[IsStrictlyOrdered]; }
8564032Sktlim@umich.edu
8574032Sktlim@umich.edu    /** Has this instruction generated a memory request. */
85813429Srekai.gonzalezalberquilla@arm.com    bool hasRequest() const { return instFlags[ReqMade]; }
8592292SN/A
8602292SN/A    /** Returns iterator to this instruction in the list of all insts. */
8612292SN/A    ListIt &getInstListIt() { return instListIt; }
8622292SN/A
8632292SN/A    /** Sets iterator for this instruction in the list of all insts. */
8642292SN/A    void setInstListIt(ListIt _instListIt) { instListIt = _instListIt; }
8653326Sktlim@umich.edu
8663326Sktlim@umich.edu  public:
8673326Sktlim@umich.edu    /** Returns the number of consecutive store conditional failures. */
86810319SAndreas.Sandberg@ARM.com    unsigned int readStCondFailures() const
8693326Sktlim@umich.edu    { return thread->storeCondFailures; }
8703326Sktlim@umich.edu
8713326Sktlim@umich.edu    /** Sets the number of consecutive store conditional failures. */
87210319SAndreas.Sandberg@ARM.com    void setStCondFailures(unsigned int sc_failures)
8733326Sktlim@umich.edu    { thread->storeCondFailures = sc_failures; }
87410529Smorr@cs.wisc.edu
87510529Smorr@cs.wisc.edu  public:
87610529Smorr@cs.wisc.edu    // monitor/mwait funtions
87711148Smitch.hayenga@arm.com    void armMonitor(Addr address) { cpu->armMonitor(threadNumber, address); }
87811148Smitch.hayenga@arm.com    bool mwait(PacketPtr pkt) { return cpu->mwait(threadNumber, pkt); }
87910529Smorr@cs.wisc.edu    void mwaitAtomic(ThreadContext *tc)
88011148Smitch.hayenga@arm.com    { return cpu->mwaitAtomic(threadNumber, tc, cpu->dtb); }
88111148Smitch.hayenga@arm.com    AddressMonitor *getAddrMonitor()
88211148Smitch.hayenga@arm.com    { return cpu->getCpuAddrMonitor(threadNumber); }
8831060SN/A};
8841060SN/A
8851060SN/Atemplate<class Impl>
8867520Sgblack@eecs.umich.eduFault
88711608Snikos.nikoleris@arm.comBaseDynInst<Impl>::initiateMemRead(Addr addr, unsigned size,
88811608Snikos.nikoleris@arm.com                                   Request::Flags flags)
8891060SN/A{
8909046SAli.Saidi@ARM.com    instFlags[ReqMade] = true;
89112748Sgiacomo.travaglini@arm.com    RequestPtr req = NULL;
89212748Sgiacomo.travaglini@arm.com    RequestPtr sreqLow = NULL;
89312748Sgiacomo.travaglini@arm.com    RequestPtr sreqHigh = NULL;
8946974Stjones1@inf.ed.ac.uk
8959046SAli.Saidi@ARM.com    if (instFlags[ReqMade] && translationStarted()) {
8967944SGiacomo.Gabrielli@arm.com        req = savedReq;
8977944SGiacomo.Gabrielli@arm.com        sreqLow = savedSreqLow;
8987944SGiacomo.Gabrielli@arm.com        sreqHigh = savedSreqHigh;
8997944SGiacomo.Gabrielli@arm.com    } else {
90012749Sgiacomo.travaglini@arm.com        req = std::make_shared<Request>(
90112749Sgiacomo.travaglini@arm.com            asid, addr, size, flags, masterId(),
90212749Sgiacomo.travaglini@arm.com            this->pc.instAddr(), thread->contextId());
9034032Sktlim@umich.edu
90410024Sdam.sunwoo@arm.com        req->taskId(cpu->taskId());
90510024Sdam.sunwoo@arm.com
9067944SGiacomo.Gabrielli@arm.com        // Only split the request if the ISA supports unaligned accesses.
9077944SGiacomo.Gabrielli@arm.com        if (TheISA::HasUnalignedMemAcc) {
9087944SGiacomo.Gabrielli@arm.com            splitRequest(req, sreqLow, sreqHigh);
9097944SGiacomo.Gabrielli@arm.com        }
9107944SGiacomo.Gabrielli@arm.com        initiateTranslation(req, sreqLow, sreqHigh, NULL, BaseTLB::Read);
9111060SN/A    }
9121060SN/A
9139046SAli.Saidi@ARM.com    if (translationCompleted()) {
9147944SGiacomo.Gabrielli@arm.com        if (fault == NoFault) {
9157944SGiacomo.Gabrielli@arm.com            effAddr = req->getVaddr();
9168199SAli.Saidi@ARM.com            effSize = size;
9179046SAli.Saidi@ARM.com            instFlags[EffAddrValid] = true;
9188887Sgeoffrey.blake@arm.com
9198887Sgeoffrey.blake@arm.com            if (cpu->checker) {
92012749Sgiacomo.travaglini@arm.com                reqToVerify = std::make_shared<Request>(*req);
9218733Sgeoffrey.blake@arm.com            }
92211302Ssteve.reinhardt@amd.com            fault = cpu->read(req, sreqLow, sreqHigh, lqIdx);
9237944SGiacomo.Gabrielli@arm.com        } else {
9247944SGiacomo.Gabrielli@arm.com            // Commit will have to clean up whatever happened.  Set this
9257944SGiacomo.Gabrielli@arm.com            // instruction as executed.
9267944SGiacomo.Gabrielli@arm.com            this->setExecuted();
9277944SGiacomo.Gabrielli@arm.com        }
9287577SAli.Saidi@ARM.com    }
9297577SAli.Saidi@ARM.com
93010665SAli.Saidi@ARM.com    if (traceData)
93110665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
9321060SN/A
9331060SN/A    return fault;
9341060SN/A}
9351060SN/A
9361060SN/Atemplate<class Impl>
9377520Sgblack@eecs.umich.eduFault
93811608Snikos.nikoleris@arm.comBaseDynInst<Impl>::writeMem(uint8_t *data, unsigned size, Addr addr,
93911608Snikos.nikoleris@arm.com                            Request::Flags flags, uint64_t *res)
9401060SN/A{
94110665SAli.Saidi@ARM.com    if (traceData)
94210665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
9431060SN/A
9449046SAli.Saidi@ARM.com    instFlags[ReqMade] = true;
94512748Sgiacomo.travaglini@arm.com    RequestPtr req = NULL;
94612748Sgiacomo.travaglini@arm.com    RequestPtr sreqLow = NULL;
94712748Sgiacomo.travaglini@arm.com    RequestPtr sreqHigh = NULL;
9486974Stjones1@inf.ed.ac.uk
9499046SAli.Saidi@ARM.com    if (instFlags[ReqMade] && translationStarted()) {
9507944SGiacomo.Gabrielli@arm.com        req = savedReq;
9517944SGiacomo.Gabrielli@arm.com        sreqLow = savedSreqLow;
9527944SGiacomo.Gabrielli@arm.com        sreqHigh = savedSreqHigh;
9537944SGiacomo.Gabrielli@arm.com    } else {
95412749Sgiacomo.travaglini@arm.com        req = std::make_shared<Request>(
95512749Sgiacomo.travaglini@arm.com            asid, addr, size, flags, masterId(),
95612749Sgiacomo.travaglini@arm.com            this->pc.instAddr(), thread->contextId());
9577944SGiacomo.Gabrielli@arm.com
95810024Sdam.sunwoo@arm.com        req->taskId(cpu->taskId());
95910024Sdam.sunwoo@arm.com
9607944SGiacomo.Gabrielli@arm.com        // Only split the request if the ISA supports unaligned accesses.
9617944SGiacomo.Gabrielli@arm.com        if (TheISA::HasUnalignedMemAcc) {
9627944SGiacomo.Gabrielli@arm.com            splitRequest(req, sreqLow, sreqHigh);
9637944SGiacomo.Gabrielli@arm.com        }
9647944SGiacomo.Gabrielli@arm.com        initiateTranslation(req, sreqLow, sreqHigh, res, BaseTLB::Write);
9656974Stjones1@inf.ed.ac.uk    }
9664032Sktlim@umich.edu
9679046SAli.Saidi@ARM.com    if (fault == NoFault && translationCompleted()) {
9682678Sktlim@umich.edu        effAddr = req->getVaddr();
9698199SAli.Saidi@ARM.com        effSize = size;
9709046SAli.Saidi@ARM.com        instFlags[EffAddrValid] = true;
9718887Sgeoffrey.blake@arm.com
9728887Sgeoffrey.blake@arm.com        if (cpu->checker) {
97312749Sgiacomo.travaglini@arm.com            reqToVerify = std::make_shared<Request>(*req);
9748733Sgeoffrey.blake@arm.com        }
9756975Stjones1@inf.ed.ac.uk        fault = cpu->write(req, sreqLow, sreqHigh, data, sqIdx);
9761060SN/A    }
9771060SN/A
9781060SN/A    return fault;
9791060SN/A}
9801060SN/A
9816973Stjones1@inf.ed.ac.uktemplate<class Impl>
9826973Stjones1@inf.ed.ac.ukinline void
98312749Sgiacomo.travaglini@arm.comBaseDynInst<Impl>::splitRequest(const RequestPtr &req, RequestPtr &sreqLow,
9846974Stjones1@inf.ed.ac.uk                                RequestPtr &sreqHigh)
9856974Stjones1@inf.ed.ac.uk{
9866974Stjones1@inf.ed.ac.uk    // Check to see if the request crosses the next level block boundary.
9879814Sandreas.hansson@arm.com    unsigned block_size = cpu->cacheLineSize();
9886974Stjones1@inf.ed.ac.uk    Addr addr = req->getVaddr();
9896974Stjones1@inf.ed.ac.uk    Addr split_addr = roundDown(addr + req->getSize() - 1, block_size);
9906974Stjones1@inf.ed.ac.uk    assert(split_addr <= addr || split_addr - addr < block_size);
9916974Stjones1@inf.ed.ac.uk
9926974Stjones1@inf.ed.ac.uk    // Spans two blocks.
9936974Stjones1@inf.ed.ac.uk    if (split_addr > addr) {
9946974Stjones1@inf.ed.ac.uk        req->splitOnVaddr(split_addr, sreqLow, sreqHigh);
9956974Stjones1@inf.ed.ac.uk    }
9966974Stjones1@inf.ed.ac.uk}
9976974Stjones1@inf.ed.ac.uk
9986974Stjones1@inf.ed.ac.uktemplate<class Impl>
9996974Stjones1@inf.ed.ac.ukinline void
100012749Sgiacomo.travaglini@arm.comBaseDynInst<Impl>::initiateTranslation(const RequestPtr &req,
100112749Sgiacomo.travaglini@arm.com                                       const RequestPtr &sreqLow,
100212749Sgiacomo.travaglini@arm.com                                       const RequestPtr &sreqHigh,
100312749Sgiacomo.travaglini@arm.com                                       uint64_t *res,
10046973Stjones1@inf.ed.ac.uk                                       BaseTLB::Mode mode)
10056973Stjones1@inf.ed.ac.uk{
10069046SAli.Saidi@ARM.com    translationStarted(true);
10077944SGiacomo.Gabrielli@arm.com
10086974Stjones1@inf.ed.ac.uk    if (!TheISA::HasUnalignedMemAcc || sreqLow == NULL) {
10096974Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
10106974Stjones1@inf.ed.ac.uk            new WholeTranslationState(req, NULL, res, mode);
10116974Stjones1@inf.ed.ac.uk
10126974Stjones1@inf.ed.ac.uk        // One translation if the request isn't split.
10138486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *trans =
10148486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state);
10159932SAli.Saidi@ARM.com
10166974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(req, thread->getTC(), trans, mode);
10179932SAli.Saidi@ARM.com
10189046SAli.Saidi@ARM.com        if (!translationCompleted()) {
10199932SAli.Saidi@ARM.com            // The translation isn't yet complete, so we can't possibly have a
10209932SAli.Saidi@ARM.com            // fault. Overwrite any existing fault we might have from a previous
10219932SAli.Saidi@ARM.com            // execution of this instruction (e.g. an uncachable load that
10229932SAli.Saidi@ARM.com            // couldn't execute because it wasn't at the head of the ROB).
10239932SAli.Saidi@ARM.com            fault = NoFault;
10249932SAli.Saidi@ARM.com
10257944SGiacomo.Gabrielli@arm.com            // Save memory requests.
10267944SGiacomo.Gabrielli@arm.com            savedReq = state->mainReq;
10277944SGiacomo.Gabrielli@arm.com            savedSreqLow = state->sreqLow;
10287944SGiacomo.Gabrielli@arm.com            savedSreqHigh = state->sreqHigh;
10297944SGiacomo.Gabrielli@arm.com        }
10306974Stjones1@inf.ed.ac.uk    } else {
10316974Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
10326974Stjones1@inf.ed.ac.uk            new WholeTranslationState(req, sreqLow, sreqHigh, NULL, res, mode);
10336974Stjones1@inf.ed.ac.uk
10346974Stjones1@inf.ed.ac.uk        // Two translations when the request is split.
10358486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *stransLow =
10368486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state, 0);
10378486Sgblack@eecs.umich.edu        DataTranslation<BaseDynInstPtr> *stransHigh =
10388486Sgblack@eecs.umich.edu            new DataTranslation<BaseDynInstPtr>(this, state, 1);
10396974Stjones1@inf.ed.ac.uk
10406974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(sreqLow, thread->getTC(), stransLow, mode);
10416974Stjones1@inf.ed.ac.uk        cpu->dtb->translateTiming(sreqHigh, thread->getTC(), stransHigh, mode);
10429932SAli.Saidi@ARM.com
10439046SAli.Saidi@ARM.com        if (!translationCompleted()) {
10449932SAli.Saidi@ARM.com            // The translation isn't yet complete, so we can't possibly have a
10459932SAli.Saidi@ARM.com            // fault. Overwrite any existing fault we might have from a previous
10469932SAli.Saidi@ARM.com            // execution of this instruction (e.g. an uncachable load that
10479932SAli.Saidi@ARM.com            // couldn't execute because it wasn't at the head of the ROB).
10489932SAli.Saidi@ARM.com            fault = NoFault;
10499932SAli.Saidi@ARM.com
10507944SGiacomo.Gabrielli@arm.com            // Save memory requests.
10517944SGiacomo.Gabrielli@arm.com            savedReq = state->mainReq;
10527944SGiacomo.Gabrielli@arm.com            savedSreqLow = state->sreqLow;
10537944SGiacomo.Gabrielli@arm.com            savedSreqHigh = state->sreqHigh;
10547944SGiacomo.Gabrielli@arm.com        }
10556974Stjones1@inf.ed.ac.uk    }
10566973Stjones1@inf.ed.ac.uk}
10576973Stjones1@inf.ed.ac.uk
10586973Stjones1@inf.ed.ac.uktemplate<class Impl>
10596973Stjones1@inf.ed.ac.ukinline void
10606973Stjones1@inf.ed.ac.ukBaseDynInst<Impl>::finishTranslation(WholeTranslationState *state)
10616973Stjones1@inf.ed.ac.uk{
10626973Stjones1@inf.ed.ac.uk    fault = state->getFault();
10636973Stjones1@inf.ed.ac.uk
106410824SAndreas.Sandberg@ARM.com    instFlags[IsStrictlyOrdered] = state->isStrictlyOrdered();
10656973Stjones1@inf.ed.ac.uk
10666973Stjones1@inf.ed.ac.uk    if (fault == NoFault) {
106711097Songal@cs.wisc.edu        // save Paddr for a single req
106811097Songal@cs.wisc.edu        physEffAddrLow = state->getPaddr();
106911097Songal@cs.wisc.edu
107011097Songal@cs.wisc.edu        // case for the request that has been split
107111097Songal@cs.wisc.edu        if (state->isSplit) {
107211097Songal@cs.wisc.edu          physEffAddrLow = state->sreqLow->getPaddr();
107311097Songal@cs.wisc.edu          physEffAddrHigh = state->sreqHigh->getPaddr();
107411097Songal@cs.wisc.edu        }
107511097Songal@cs.wisc.edu
10766973Stjones1@inf.ed.ac.uk        memReqFlags = state->getFlags();
10776973Stjones1@inf.ed.ac.uk
10786973Stjones1@inf.ed.ac.uk        if (state->mainReq->isCondSwap()) {
10796973Stjones1@inf.ed.ac.uk            assert(state->res);
10806973Stjones1@inf.ed.ac.uk            state->mainReq->setExtraData(*state->res);
10816973Stjones1@inf.ed.ac.uk        }
10826973Stjones1@inf.ed.ac.uk
10836973Stjones1@inf.ed.ac.uk    } else {
10846973Stjones1@inf.ed.ac.uk        state->deleteReqs();
10856973Stjones1@inf.ed.ac.uk    }
10866973Stjones1@inf.ed.ac.uk    delete state;
10877944SGiacomo.Gabrielli@arm.com
10889046SAli.Saidi@ARM.com    translationCompleted(true);
10896973Stjones1@inf.ed.ac.uk}
10906973Stjones1@inf.ed.ac.uk
10911464SN/A#endif // __CPU_BASE_DYN_INST_HH__
1092