base.hh revision 5664:3b3756efad89
1/*
2 * Copyright (c) 2002-2005 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Steve Reinhardt
29 *          Nathan Binkert
30 */
31
32#ifndef __CPU_BASE_HH__
33#define __CPU_BASE_HH__
34
35#include <vector>
36
37#include "arch/isa_traits.hh"
38#include "arch/microcode_rom.hh"
39#include "base/statistics.hh"
40#include "config/full_system.hh"
41#include "sim/eventq.hh"
42#include "sim/insttracer.hh"
43#include "mem/mem_object.hh"
44
45#if FULL_SYSTEM
46#include "arch/interrupts.hh"
47#endif
48
49class BaseCPUParams;
50class BranchPred;
51class CheckerCPU;
52class ThreadContext;
53class System;
54class Port;
55
56namespace TheISA
57{
58    class Predecoder;
59}
60
61class CPUProgressEvent : public Event
62{
63  protected:
64    Tick interval;
65    Counter lastNumInst;
66    BaseCPU *cpu;
67
68  public:
69    CPUProgressEvent(BaseCPU *_cpu, Tick ival);
70
71    void process();
72
73    virtual const char *description() const;
74};
75
76class BaseCPU : public MemObject
77{
78  protected:
79    // CPU's clock period in terms of the number of ticks of curTime.
80    Tick clock;
81    // @todo remove me after debugging with legion done
82    Tick instCnt;
83
84  public:
85//    Tick currentTick;
86    inline Tick frequency() const { return Clock::Frequency / clock; }
87    inline Tick ticks(int numCycles) const { return clock * numCycles; }
88    inline Tick curCycle() const { return curTick / clock; }
89    inline Tick tickToCycles(Tick val) const { return val / clock; }
90    // @todo remove me after debugging with legion done
91    Tick instCount() { return instCnt; }
92
93    /** The next cycle the CPU should be scheduled, given a cache
94     * access or quiesce event returning on this cycle.  This function
95     * may return curTick if the CPU should run on the current cycle.
96     */
97    Tick nextCycle();
98
99    /** The next cycle the CPU should be scheduled, given a cache
100     * access or quiesce event returning on the given Tick.  This
101     * function may return curTick if the CPU should run on the
102     * current cycle.
103     * @param begin_tick The tick that the event is completing on.
104     */
105    Tick nextCycle(Tick begin_tick);
106
107    TheISA::MicrocodeRom microcodeRom;
108
109#if FULL_SYSTEM
110  protected:
111//    uint64_t interrupts[TheISA::NumInterruptLevels];
112//    uint64_t intstatus;
113    TheISA::Interrupts * interrupts;
114
115  public:
116    TheISA::Interrupts *
117    getInterruptController()
118    {
119        return interrupts;
120    }
121
122    virtual void post_interrupt(int int_num, int index);
123    virtual void clear_interrupt(int int_num, int index);
124    virtual void clear_interrupts();
125
126    bool check_interrupts(ThreadContext * tc) const
127    { return interrupts->check_interrupts(tc); }
128
129    class ProfileEvent : public Event
130    {
131      private:
132        BaseCPU *cpu;
133        Tick interval;
134
135      public:
136        ProfileEvent(BaseCPU *cpu, Tick interval);
137        void process();
138    };
139    ProfileEvent *profileEvent;
140#endif
141
142  protected:
143    std::vector<ThreadContext *> threadContexts;
144    std::vector<TheISA::Predecoder *> predecoders;
145
146    Trace::InstTracer * tracer;
147
148  public:
149
150    /// Provide access to the tracer pointer
151    Trace::InstTracer * getTracer() { return tracer; }
152
153    /// Notify the CPU that the indicated context is now active.  The
154    /// delay parameter indicates the number of ticks to wait before
155    /// executing (typically 0 or 1).
156    virtual void activateContext(int thread_num, int delay) {}
157
158    /// Notify the CPU that the indicated context is now suspended.
159    virtual void suspendContext(int thread_num) {}
160
161    /// Notify the CPU that the indicated context is now deallocated.
162    virtual void deallocateContext(int thread_num) {}
163
164    /// Notify the CPU that the indicated context is now halted.
165    virtual void haltContext(int thread_num) {}
166
167   /// Given a Thread Context pointer return the thread num
168   int findContext(ThreadContext *tc);
169
170   /// Given a thread num get tho thread context for it
171   ThreadContext *getContext(int tn) { return threadContexts[tn]; }
172
173  public:
174    typedef BaseCPUParams Params;
175    const Params *params() const
176    { return reinterpret_cast<const Params *>(_params); }
177    BaseCPU(Params *params);
178    virtual ~BaseCPU();
179
180    virtual void init();
181    virtual void startup();
182    virtual void regStats();
183
184    virtual void activateWhenReady(int tid) {};
185
186    void registerThreadContexts();
187
188    /// Prepare for another CPU to take over execution.  When it is
189    /// is ready (drained pipe) it signals the sampler.
190    virtual void switchOut();
191
192    /// Take over execution from the given CPU.  Used for warm-up and
193    /// sampling.
194    virtual void takeOverFrom(BaseCPU *, Port *ic, Port *dc);
195
196    /**
197     *  Number of threads we're actually simulating (<= SMT_MAX_THREADS).
198     * This is a constant for the duration of the simulation.
199     */
200    int number_of_threads;
201
202    TheISA::CoreSpecific coreParams; //ISA-Specific Params That Set Up State in Core
203
204    /**
205     * Vector of per-thread instruction-based event queues.  Used for
206     * scheduling events based on number of instructions committed by
207     * a particular thread.
208     */
209    EventQueue **comInstEventQueue;
210
211    /**
212     * Vector of per-thread load-based event queues.  Used for
213     * scheduling events based on number of loads committed by
214     *a particular thread.
215     */
216    EventQueue **comLoadEventQueue;
217
218    System *system;
219
220    Tick phase;
221
222#if FULL_SYSTEM
223    /**
224     * Serialize this object to the given output stream.
225     * @param os The stream to serialize to.
226     */
227    virtual void serialize(std::ostream &os);
228
229    /**
230     * Reconstruct the state of this object from a checkpoint.
231     * @param cp The checkpoint use.
232     * @param section The section name of this object
233     */
234    virtual void unserialize(Checkpoint *cp, const std::string &section);
235
236#endif
237
238    /**
239     * Return pointer to CPU's branch predictor (NULL if none).
240     * @return Branch predictor pointer.
241     */
242    virtual BranchPred *getBranchPred() { return NULL; };
243
244    virtual Counter totalInstructions() const { return 0; }
245
246    // Function tracing
247  private:
248    bool functionTracingEnabled;
249    std::ostream *functionTraceStream;
250    Addr currentFunctionStart;
251    Addr currentFunctionEnd;
252    Tick functionEntryTick;
253    void enableFunctionTrace();
254    void traceFunctionsInternal(Addr pc);
255
256  protected:
257    void traceFunctions(Addr pc)
258    {
259        if (functionTracingEnabled)
260            traceFunctionsInternal(pc);
261    }
262
263  private:
264    static std::vector<BaseCPU *> cpuList;   //!< Static global cpu list
265
266  public:
267    static int numSimulatedCPUs() { return cpuList.size(); }
268    static Counter numSimulatedInstructions()
269    {
270        Counter total = 0;
271
272        int size = cpuList.size();
273        for (int i = 0; i < size; ++i)
274            total += cpuList[i]->totalInstructions();
275
276        return total;
277    }
278
279  public:
280    // Number of CPU cycles simulated
281    Stats::Scalar<> numCycles;
282};
283
284#endif // __CPU_BASE_HH__
285