base.cc revision 9446
12SN/A/*
28922Swilliam.wang@arm.com * Copyright (c) 2011-2012 ARM Limited
38707Sandreas.hansson@arm.com * All rights reserved
48707Sandreas.hansson@arm.com *
58707Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68707Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78707Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88707Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98707Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108707Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118707Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128707Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138707Sandreas.hansson@arm.com *
141762SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
157897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California
162SN/A * All rights reserved.
172SN/A *
182SN/A * Redistribution and use in source and binary forms, with or without
192SN/A * modification, are permitted provided that the following conditions are
202SN/A * met: redistributions of source code must retain the above copyright
212SN/A * notice, this list of conditions and the following disclaimer;
222SN/A * redistributions in binary form must reproduce the above copyright
232SN/A * notice, this list of conditions and the following disclaimer in the
242SN/A * documentation and/or other materials provided with the distribution;
252SN/A * neither the name of the copyright holders nor the names of its
262SN/A * contributors may be used to endorse or promote products derived from
272SN/A * this software without specific prior written permission.
282SN/A *
292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
422665Ssaidi@eecs.umich.edu *          Nathan Binkert
437897Shestness@cs.utexas.edu *          Rick Strong
442SN/A */
452SN/A
461388SN/A#include <iostream>
478229Snate@binkert.org#include <sstream>
482SN/A#include <string>
492SN/A
507781SAli.Saidi@ARM.com#include "arch/tlb.hh"
518229Snate@binkert.org#include "base/loader/symtab.hh"
521191SN/A#include "base/cprintf.hh"
531191SN/A#include "base/misc.hh"
541388SN/A#include "base/output.hh"
555529Snate@binkert.org#include "base/trace.hh"
561717SN/A#include "cpu/base.hh"
578887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
582651Ssaidi@eecs.umich.edu#include "cpu/cpuevent.hh"
598229Snate@binkert.org#include "cpu/profile.hh"
602680Sktlim@umich.edu#include "cpu/thread_context.hh"
618232Snate@binkert.org#include "debug/SyscallVerbose.hh"
625529Snate@binkert.org#include "params/BaseCPU.hh"
638779Sgblack@eecs.umich.edu#include "sim/full_system.hh"
642190SN/A#include "sim/process.hh"
6556SN/A#include "sim/sim_events.hh"
668229Snate@binkert.org#include "sim/sim_exit.hh"
672190SN/A#include "sim/system.hh"
682SN/A
692359SN/A// Hack
702359SN/A#include "sim/stat_control.hh"
712359SN/A
722SN/Ausing namespace std;
732SN/A
742SN/Avector<BaseCPU *> BaseCPU::cpuList;
752SN/A
762SN/A// This variable reflects the max number of threads in any CPU.  Be
772SN/A// careful to only use it once all the CPUs that you care about have
782SN/A// been initialized
792SN/Aint maxThreadsPerCPU = 1;
802SN/A
815606Snate@binkert.orgCPUProgressEvent::CPUProgressEvent(BaseCPU *_cpu, Tick ival)
826144Sksewell@umich.edu    : Event(Event::Progress_Event_Pri), _interval(ival), lastNumInst(0),
836144Sksewell@umich.edu      cpu(_cpu), _repeatEvent(true)
843126Sktlim@umich.edu{
856144Sksewell@umich.edu    if (_interval)
867823Ssteve.reinhardt@amd.com        cpu->schedule(this, curTick() + _interval);
873126Sktlim@umich.edu}
883126Sktlim@umich.edu
892356SN/Avoid
902356SN/ACPUProgressEvent::process()
912356SN/A{
928834Satgutier@umich.edu    Counter temp = cpu->totalOps();
932356SN/A#ifndef NDEBUG
949179Sandreas.hansson@arm.com    double ipc = double(temp - lastNumInst) / (_interval / cpu->clockPeriod());
952367SN/A
966144Sksewell@umich.edu    DPRINTFN("%s progress event, total committed:%i, progress insts committed: "
976144Sksewell@umich.edu             "%lli, IPC: %0.8d\n", cpu->name(), temp, temp - lastNumInst,
986144Sksewell@umich.edu             ipc);
992356SN/A    ipc = 0.0;
1002367SN/A#else
1016144Sksewell@umich.edu    cprintf("%lli: %s progress event, total committed:%i, progress insts "
1027823Ssteve.reinhardt@amd.com            "committed: %lli\n", curTick(), cpu->name(), temp,
1036144Sksewell@umich.edu            temp - lastNumInst);
1042367SN/A#endif
1052356SN/A    lastNumInst = temp;
1066144Sksewell@umich.edu
1076144Sksewell@umich.edu    if (_repeatEvent)
1087823Ssteve.reinhardt@amd.com        cpu->schedule(this, curTick() + _interval);
1092356SN/A}
1102356SN/A
1112356SN/Aconst char *
1125336Shines@cs.fsu.eduCPUProgressEvent::description() const
1132356SN/A{
1144873Sstever@eecs.umich.edu    return "CPU Progress";
1152356SN/A}
1162356SN/A
1178876Sandreas.hansson@arm.comBaseCPU::BaseCPU(Params *p, bool is_checker)
1189157Sandreas.hansson@arm.com    : MemObject(p), instCnt(0), _cpuId(p->cpu_id),
1198832SAli.Saidi@ARM.com      _instMasterId(p->system->getMasterId(name() + ".inst")),
1208832SAli.Saidi@ARM.com      _dataMasterId(p->system->getMasterId(name() + ".data")),
1219332Sdam.sunwoo@arm.com      _taskId(ContextSwitchTaskId::Unknown), _pid(Request::invldPid),
1229433SAndreas.Sandberg@ARM.com      _switchedOut(p->switched_out),
1239220Shestness@cs.wisc.edu      interrupts(p->interrupts), profileEvent(NULL),
1249157Sandreas.hansson@arm.com      numThreads(p->numThreads), system(p->system)
1252SN/A{
1265712Shsul@eecs.umich.edu    // if Python did not provide a valid ID, do it here
1275712Shsul@eecs.umich.edu    if (_cpuId == -1 ) {
1285712Shsul@eecs.umich.edu        _cpuId = cpuList.size();
1295712Shsul@eecs.umich.edu    }
1305712Shsul@eecs.umich.edu
1312SN/A    // add self to global list of CPUs
1322SN/A    cpuList.push_back(this);
1332SN/A
1345712Shsul@eecs.umich.edu    DPRINTF(SyscallVerbose, "Constructing CPU with id %d\n", _cpuId);
1355712Shsul@eecs.umich.edu
1366221Snate@binkert.org    if (numThreads > maxThreadsPerCPU)
1376221Snate@binkert.org        maxThreadsPerCPU = numThreads;
1382SN/A
1392SN/A    // allocate per-thread instruction-based event queues
1406221Snate@binkert.org    comInstEventQueue = new EventQueue *[numThreads];
1416221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; ++tid)
1426221Snate@binkert.org        comInstEventQueue[tid] =
1436221Snate@binkert.org            new EventQueue("instruction-based event queue");
1442SN/A
1452SN/A    //
1462SN/A    // set up instruction-count-based termination events, if any
1472SN/A    //
1485606Snate@binkert.org    if (p->max_insts_any_thread != 0) {
1495606Snate@binkert.org        const char *cause = "a thread reached the max instruction count";
1506221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1515606Snate@binkert.org            Event *event = new SimLoopExitEvent(cause, 0);
1526221Snate@binkert.org            comInstEventQueue[tid]->schedule(event, p->max_insts_any_thread);
1535606Snate@binkert.org        }
1545606Snate@binkert.org    }
1552SN/A
1561400SN/A    if (p->max_insts_all_threads != 0) {
1575606Snate@binkert.org        const char *cause = "all threads reached the max instruction count";
1585606Snate@binkert.org
1592SN/A        // allocate & initialize shared downcounter: each event will
1602SN/A        // decrement this when triggered; simulation will terminate
1612SN/A        // when counter reaches 0
1622SN/A        int *counter = new int;
1636221Snate@binkert.org        *counter = numThreads;
1646221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1655606Snate@binkert.org            Event *event = new CountedExitEvent(cause, *counter);
1666670Shsul@eecs.umich.edu            comInstEventQueue[tid]->schedule(event, p->max_insts_all_threads);
1675606Snate@binkert.org        }
1682SN/A    }
1692SN/A
170124SN/A    // allocate per-thread load-based event queues
1716221Snate@binkert.org    comLoadEventQueue = new EventQueue *[numThreads];
1726221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; ++tid)
1736221Snate@binkert.org        comLoadEventQueue[tid] = new EventQueue("load-based event queue");
174124SN/A
175124SN/A    //
176124SN/A    // set up instruction-count-based termination events, if any
177124SN/A    //
1785606Snate@binkert.org    if (p->max_loads_any_thread != 0) {
1795606Snate@binkert.org        const char *cause = "a thread reached the max load count";
1806221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1815606Snate@binkert.org            Event *event = new SimLoopExitEvent(cause, 0);
1826221Snate@binkert.org            comLoadEventQueue[tid]->schedule(event, p->max_loads_any_thread);
1835606Snate@binkert.org        }
1845606Snate@binkert.org    }
185124SN/A
1861400SN/A    if (p->max_loads_all_threads != 0) {
1875606Snate@binkert.org        const char *cause = "all threads reached the max load count";
188124SN/A        // allocate & initialize shared downcounter: each event will
189124SN/A        // decrement this when triggered; simulation will terminate
190124SN/A        // when counter reaches 0
191124SN/A        int *counter = new int;
1926221Snate@binkert.org        *counter = numThreads;
1936221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1945606Snate@binkert.org            Event *event = new CountedExitEvent(cause, *counter);
1956221Snate@binkert.org            comLoadEventQueue[tid]->schedule(event, p->max_loads_all_threads);
1965606Snate@binkert.org        }
197124SN/A    }
198124SN/A
1991191SN/A    functionTracingEnabled = false;
2005529Snate@binkert.org    if (p->function_trace) {
2018634Schris.emmons@arm.com        const string fname = csprintf("ftrace.%s", name());
2028634Schris.emmons@arm.com        functionTraceStream = simout.find(fname);
2038634Schris.emmons@arm.com        if (!functionTraceStream)
2048634Schris.emmons@arm.com            functionTraceStream = simout.create(fname);
2058634Schris.emmons@arm.com
2061191SN/A        currentFunctionStart = currentFunctionEnd = 0;
2075529Snate@binkert.org        functionEntryTick = p->function_trace_start;
2081191SN/A
2095529Snate@binkert.org        if (p->function_trace_start == 0) {
2101191SN/A            functionTracingEnabled = true;
2111191SN/A        } else {
2125606Snate@binkert.org            typedef EventWrapper<BaseCPU, &BaseCPU::enableFunctionTrace> wrap;
2135606Snate@binkert.org            Event *event = new wrap(this, true);
2145606Snate@binkert.org            schedule(event, p->function_trace_start);
2151191SN/A        }
2161191SN/A    }
2178876Sandreas.hansson@arm.com
2188876Sandreas.hansson@arm.com    // The interrupts should always be present unless this CPU is
2198876Sandreas.hansson@arm.com    // switched in later or in case it is a checker CPU
2209433SAndreas.Sandberg@ARM.com    if (!params()->switched_out && !is_checker) {
2218876Sandreas.hansson@arm.com        if (interrupts) {
2228876Sandreas.hansson@arm.com            interrupts->setCPU(this);
2238876Sandreas.hansson@arm.com        } else {
2248876Sandreas.hansson@arm.com            fatal("CPU %s has no interrupt controller.\n"
2258876Sandreas.hansson@arm.com                  "Ensure createInterruptController() is called.\n", name());
2268876Sandreas.hansson@arm.com        }
2278876Sandreas.hansson@arm.com    }
2285810Sgblack@eecs.umich.edu
2298779Sgblack@eecs.umich.edu    if (FullSystem) {
2308779Sgblack@eecs.umich.edu        if (params()->profile)
2318779Sgblack@eecs.umich.edu            profileEvent = new ProfileEvent(this, params()->profile);
2328779Sgblack@eecs.umich.edu    }
2335529Snate@binkert.org    tracer = params()->tracer;
2349384SAndreas.Sandberg@arm.com
2359384SAndreas.Sandberg@arm.com    if (params()->isa.size() != numThreads) {
2369384SAndreas.Sandberg@arm.com        fatal("Number of ISAs (%i) assigned to the CPU does not equal number "
2379384SAndreas.Sandberg@arm.com              "of threads (%i).\n", params()->isa.size(), numThreads);
2389384SAndreas.Sandberg@arm.com    }
2391917SN/A}
2401191SN/A
2411191SN/Avoid
2421191SN/ABaseCPU::enableFunctionTrace()
2431191SN/A{
2441191SN/A    functionTracingEnabled = true;
2451191SN/A}
2461191SN/A
2471191SN/ABaseCPU::~BaseCPU()
2481191SN/A{
2499086Sandreas.hansson@arm.com    delete profileEvent;
2509086Sandreas.hansson@arm.com    delete[] comLoadEventQueue;
2519086Sandreas.hansson@arm.com    delete[] comInstEventQueue;
2521191SN/A}
2531191SN/A
2541129SN/Avoid
2551129SN/ABaseCPU::init()
2561129SN/A{
2579433SAndreas.Sandberg@ARM.com    if (!params()->switched_out)
2582680Sktlim@umich.edu        registerThreadContexts();
2591129SN/A}
260180SN/A
2612SN/Avoid
2621917SN/ABaseCPU::startup()
2631917SN/A{
2648779Sgblack@eecs.umich.edu    if (FullSystem) {
2659433SAndreas.Sandberg@ARM.com        if (!params()->switched_out && profileEvent)
2668779Sgblack@eecs.umich.edu            schedule(profileEvent, curTick());
2678779Sgblack@eecs.umich.edu    }
2682356SN/A
2695529Snate@binkert.org    if (params()->progress_interval) {
2709179Sandreas.hansson@arm.com        new CPUProgressEvent(this, params()->progress_interval);
2712356SN/A    }
2721917SN/A}
2731917SN/A
2741917SN/A
2751917SN/Avoid
2762SN/ABaseCPU::regStats()
2772SN/A{
278729SN/A    using namespace Stats;
279707SN/A
280707SN/A    numCycles
281707SN/A        .name(name() + ".numCycles")
282707SN/A        .desc("number of cpu cycles simulated")
283707SN/A        ;
284707SN/A
2857914SBrad.Beckmann@amd.com    numWorkItemsStarted
2867914SBrad.Beckmann@amd.com        .name(name() + ".numWorkItemsStarted")
2877914SBrad.Beckmann@amd.com        .desc("number of work items this cpu started")
2887914SBrad.Beckmann@amd.com        ;
2897914SBrad.Beckmann@amd.com
2907914SBrad.Beckmann@amd.com    numWorkItemsCompleted
2917914SBrad.Beckmann@amd.com        .name(name() + ".numWorkItemsCompleted")
2927914SBrad.Beckmann@amd.com        .desc("number of work items this cpu completed")
2937914SBrad.Beckmann@amd.com        ;
2947914SBrad.Beckmann@amd.com
2952680Sktlim@umich.edu    int size = threadContexts.size();
2962SN/A    if (size > 1) {
2972SN/A        for (int i = 0; i < size; ++i) {
2982SN/A            stringstream namestr;
2992SN/A            ccprintf(namestr, "%s.ctx%d", name(), i);
3002680Sktlim@umich.edu            threadContexts[i]->regStats(namestr.str());
3012SN/A        }
3022SN/A    } else if (size == 1)
3032680Sktlim@umich.edu        threadContexts[0]->regStats(name());
3042SN/A}
3052SN/A
3069294Sandreas.hansson@arm.comBaseMasterPort &
3079294Sandreas.hansson@arm.comBaseCPU::getMasterPort(const string &if_name, PortID idx)
3088850Sandreas.hansson@arm.com{
3098850Sandreas.hansson@arm.com    // Get the right port based on name. This applies to all the
3108850Sandreas.hansson@arm.com    // subclasses of the base CPU and relies on their implementation
3118850Sandreas.hansson@arm.com    // of getDataPort and getInstPort. In all cases there methods
3128850Sandreas.hansson@arm.com    // return a CpuPort pointer.
3138850Sandreas.hansson@arm.com    if (if_name == "dcache_port")
3148922Swilliam.wang@arm.com        return getDataPort();
3158850Sandreas.hansson@arm.com    else if (if_name == "icache_port")
3168922Swilliam.wang@arm.com        return getInstPort();
3178850Sandreas.hansson@arm.com    else
3188922Swilliam.wang@arm.com        return MemObject::getMasterPort(if_name, idx);
3198850Sandreas.hansson@arm.com}
3208850Sandreas.hansson@arm.com
321180SN/Avoid
3222680Sktlim@umich.eduBaseCPU::registerThreadContexts()
323180SN/A{
3246221Snate@binkert.org    ThreadID size = threadContexts.size();
3256221Snate@binkert.org    for (ThreadID tid = 0; tid < size; ++tid) {
3266221Snate@binkert.org        ThreadContext *tc = threadContexts[tid];
3272378SN/A
3285718Shsul@eecs.umich.edu        /** This is so that contextId and cpuId match where there is a
3295718Shsul@eecs.umich.edu         * 1cpu:1context relationship.  Otherwise, the order of registration
3305718Shsul@eecs.umich.edu         * could affect the assignment and cpu 1 could have context id 3, for
3315718Shsul@eecs.umich.edu         * example.  We may even want to do something like this for SMT so that
3325718Shsul@eecs.umich.edu         * cpu 0 has the lowest thread contexts and cpu N has the highest, but
3335718Shsul@eecs.umich.edu         * I'll just do this for now
3345718Shsul@eecs.umich.edu         */
3356221Snate@binkert.org        if (numThreads == 1)
3365718Shsul@eecs.umich.edu            tc->setContextId(system->registerThreadContext(tc, _cpuId));
3375718Shsul@eecs.umich.edu        else
3385718Shsul@eecs.umich.edu            tc->setContextId(system->registerThreadContext(tc));
3398779Sgblack@eecs.umich.edu
3408779Sgblack@eecs.umich.edu        if (!FullSystem)
3418779Sgblack@eecs.umich.edu            tc->getProcessPtr()->assignThreadContext(tc->contextId());
342180SN/A    }
343180SN/A}
344180SN/A
345180SN/A
3464000Ssaidi@eecs.umich.eduint
3474000Ssaidi@eecs.umich.eduBaseCPU::findContext(ThreadContext *tc)
3484000Ssaidi@eecs.umich.edu{
3496221Snate@binkert.org    ThreadID size = threadContexts.size();
3506221Snate@binkert.org    for (ThreadID tid = 0; tid < size; ++tid) {
3516221Snate@binkert.org        if (tc == threadContexts[tid])
3526221Snate@binkert.org            return tid;
3534000Ssaidi@eecs.umich.edu    }
3544000Ssaidi@eecs.umich.edu    return 0;
3554000Ssaidi@eecs.umich.edu}
3564000Ssaidi@eecs.umich.edu
357180SN/Avoid
3582798Sktlim@umich.eduBaseCPU::switchOut()
359180SN/A{
3609430SAndreas.Sandberg@ARM.com    assert(!_switchedOut);
3619430SAndreas.Sandberg@ARM.com    _switchedOut = true;
3622359SN/A    if (profileEvent && profileEvent->scheduled())
3635606Snate@binkert.org        deschedule(profileEvent);
3649446SAndreas.Sandberg@ARM.com
3659446SAndreas.Sandberg@ARM.com    // Flush all TLBs in the CPU to avoid having stale translations if
3669446SAndreas.Sandberg@ARM.com    // it gets switched in later.
3679446SAndreas.Sandberg@ARM.com    flushTLBs();
368180SN/A}
369180SN/A
370180SN/Avoid
3718737Skoansin.tan@gmail.comBaseCPU::takeOverFrom(BaseCPU *oldCPU)
372180SN/A{
3732680Sktlim@umich.edu    assert(threadContexts.size() == oldCPU->threadContexts.size());
3749152Satgutier@umich.edu    assert(_cpuId == oldCPU->cpuId());
3759430SAndreas.Sandberg@ARM.com    assert(_switchedOut);
3769430SAndreas.Sandberg@ARM.com    assert(oldCPU != this);
3779332Sdam.sunwoo@arm.com    _pid = oldCPU->getPid();
3789332Sdam.sunwoo@arm.com    _taskId = oldCPU->taskId();
3799430SAndreas.Sandberg@ARM.com    _switchedOut = false;
3805712Shsul@eecs.umich.edu
3816221Snate@binkert.org    ThreadID size = threadContexts.size();
3826221Snate@binkert.org    for (ThreadID i = 0; i < size; ++i) {
3832680Sktlim@umich.edu        ThreadContext *newTC = threadContexts[i];
3842680Sktlim@umich.edu        ThreadContext *oldTC = oldCPU->threadContexts[i];
385180SN/A
3862680Sktlim@umich.edu        newTC->takeOverFrom(oldTC);
3872651Ssaidi@eecs.umich.edu
3882680Sktlim@umich.edu        CpuEvent::replaceThreadContext(oldTC, newTC);
3892651Ssaidi@eecs.umich.edu
3905714Shsul@eecs.umich.edu        assert(newTC->contextId() == oldTC->contextId());
3915715Shsul@eecs.umich.edu        assert(newTC->threadId() == oldTC->threadId());
3925714Shsul@eecs.umich.edu        system->replaceThreadContext(newTC, newTC->contextId());
3932359SN/A
3945875Ssteve.reinhardt@amd.com        /* This code no longer works since the zero register (e.g.,
3955875Ssteve.reinhardt@amd.com         * r31 on Alpha) doesn't necessarily contain zero at this
3965875Ssteve.reinhardt@amd.com         * point.
3975875Ssteve.reinhardt@amd.com           if (DTRACE(Context))
3985217Ssaidi@eecs.umich.edu            ThreadContext::compare(oldTC, newTC);
3995875Ssteve.reinhardt@amd.com        */
4007781SAli.Saidi@ARM.com
4019294Sandreas.hansson@arm.com        BaseMasterPort *old_itb_port = oldTC->getITBPtr()->getMasterPort();
4029294Sandreas.hansson@arm.com        BaseMasterPort *old_dtb_port = oldTC->getDTBPtr()->getMasterPort();
4039294Sandreas.hansson@arm.com        BaseMasterPort *new_itb_port = newTC->getITBPtr()->getMasterPort();
4049294Sandreas.hansson@arm.com        BaseMasterPort *new_dtb_port = newTC->getDTBPtr()->getMasterPort();
4057781SAli.Saidi@ARM.com
4067781SAli.Saidi@ARM.com        // Move over any table walker ports if they exist
4079178Sandreas.hansson@arm.com        if (new_itb_port) {
4089178Sandreas.hansson@arm.com            assert(!new_itb_port->isConnected());
4097781SAli.Saidi@ARM.com            assert(old_itb_port);
4109178Sandreas.hansson@arm.com            assert(old_itb_port->isConnected());
4119294Sandreas.hansson@arm.com            BaseSlavePort &slavePort = old_itb_port->getSlavePort();
4129178Sandreas.hansson@arm.com            old_itb_port->unbind();
4138922Swilliam.wang@arm.com            new_itb_port->bind(slavePort);
4147781SAli.Saidi@ARM.com        }
4159178Sandreas.hansson@arm.com        if (new_dtb_port) {
4169178Sandreas.hansson@arm.com            assert(!new_dtb_port->isConnected());
4177781SAli.Saidi@ARM.com            assert(old_dtb_port);
4189178Sandreas.hansson@arm.com            assert(old_dtb_port->isConnected());
4199294Sandreas.hansson@arm.com            BaseSlavePort &slavePort = old_dtb_port->getSlavePort();
4209178Sandreas.hansson@arm.com            old_dtb_port->unbind();
4218922Swilliam.wang@arm.com            new_dtb_port->bind(slavePort);
4227781SAli.Saidi@ARM.com        }
4238733Sgeoffrey.blake@arm.com
4248887Sgeoffrey.blake@arm.com        // Checker whether or not we have to transfer CheckerCPU
4258887Sgeoffrey.blake@arm.com        // objects over in the switch
4268887Sgeoffrey.blake@arm.com        CheckerCPU *oldChecker = oldTC->getCheckerCpuPtr();
4278887Sgeoffrey.blake@arm.com        CheckerCPU *newChecker = newTC->getCheckerCpuPtr();
4288887Sgeoffrey.blake@arm.com        if (oldChecker && newChecker) {
4299294Sandreas.hansson@arm.com            BaseMasterPort *old_checker_itb_port =
4308922Swilliam.wang@arm.com                oldChecker->getITBPtr()->getMasterPort();
4319294Sandreas.hansson@arm.com            BaseMasterPort *old_checker_dtb_port =
4328922Swilliam.wang@arm.com                oldChecker->getDTBPtr()->getMasterPort();
4339294Sandreas.hansson@arm.com            BaseMasterPort *new_checker_itb_port =
4348922Swilliam.wang@arm.com                newChecker->getITBPtr()->getMasterPort();
4359294Sandreas.hansson@arm.com            BaseMasterPort *new_checker_dtb_port =
4368922Swilliam.wang@arm.com                newChecker->getDTBPtr()->getMasterPort();
4378733Sgeoffrey.blake@arm.com
4388887Sgeoffrey.blake@arm.com            // Move over any table walker ports if they exist for checker
4399178Sandreas.hansson@arm.com            if (new_checker_itb_port) {
4409178Sandreas.hansson@arm.com                assert(!new_checker_itb_port->isConnected());
4418887Sgeoffrey.blake@arm.com                assert(old_checker_itb_port);
4429178Sandreas.hansson@arm.com                assert(old_checker_itb_port->isConnected());
4439294Sandreas.hansson@arm.com                BaseSlavePort &slavePort =
4449294Sandreas.hansson@arm.com                    old_checker_itb_port->getSlavePort();
4459178Sandreas.hansson@arm.com                old_checker_itb_port->unbind();
4468922Swilliam.wang@arm.com                new_checker_itb_port->bind(slavePort);
4478887Sgeoffrey.blake@arm.com            }
4489178Sandreas.hansson@arm.com            if (new_checker_dtb_port) {
4499178Sandreas.hansson@arm.com                assert(!new_checker_dtb_port->isConnected());
4508887Sgeoffrey.blake@arm.com                assert(old_checker_dtb_port);
4519178Sandreas.hansson@arm.com                assert(old_checker_dtb_port->isConnected());
4529294Sandreas.hansson@arm.com                BaseSlavePort &slavePort =
4539294Sandreas.hansson@arm.com                    old_checker_dtb_port->getSlavePort();
4549178Sandreas.hansson@arm.com                old_checker_dtb_port->unbind();
4558922Swilliam.wang@arm.com                new_checker_dtb_port->bind(slavePort);
4568887Sgeoffrey.blake@arm.com            }
4578733Sgeoffrey.blake@arm.com        }
458180SN/A    }
459605SN/A
4603520Sgblack@eecs.umich.edu    interrupts = oldCPU->interrupts;
4615810Sgblack@eecs.umich.edu    interrupts->setCPU(this);
4629152Satgutier@umich.edu    oldCPU->interrupts = NULL;
4632254SN/A
4648779Sgblack@eecs.umich.edu    if (FullSystem) {
4658779Sgblack@eecs.umich.edu        for (ThreadID i = 0; i < size; ++i)
4668779Sgblack@eecs.umich.edu            threadContexts[i]->profileClear();
4672254SN/A
4688779Sgblack@eecs.umich.edu        if (profileEvent)
4698779Sgblack@eecs.umich.edu            schedule(profileEvent, curTick());
4708779Sgblack@eecs.umich.edu    }
4714192Sktlim@umich.edu
4729178Sandreas.hansson@arm.com    // All CPUs have an instruction and a data port, and the new CPU's
4739178Sandreas.hansson@arm.com    // ports are dangling while the old CPU has its ports connected
4749178Sandreas.hansson@arm.com    // already. Unbind the old CPU and then bind the ports of the one
4759178Sandreas.hansson@arm.com    // we are switching to.
4769178Sandreas.hansson@arm.com    assert(!getInstPort().isConnected());
4779178Sandreas.hansson@arm.com    assert(oldCPU->getInstPort().isConnected());
4789294Sandreas.hansson@arm.com    BaseSlavePort &inst_peer_port = oldCPU->getInstPort().getSlavePort();
4799178Sandreas.hansson@arm.com    oldCPU->getInstPort().unbind();
4809178Sandreas.hansson@arm.com    getInstPort().bind(inst_peer_port);
4814192Sktlim@umich.edu
4829178Sandreas.hansson@arm.com    assert(!getDataPort().isConnected());
4839178Sandreas.hansson@arm.com    assert(oldCPU->getDataPort().isConnected());
4849294Sandreas.hansson@arm.com    BaseSlavePort &data_peer_port = oldCPU->getDataPort().getSlavePort();
4859178Sandreas.hansson@arm.com    oldCPU->getDataPort().unbind();
4869178Sandreas.hansson@arm.com    getDataPort().bind(data_peer_port);
487180SN/A}
488180SN/A
4899446SAndreas.Sandberg@ARM.comvoid
4909446SAndreas.Sandberg@ARM.comBaseCPU::flushTLBs()
4919446SAndreas.Sandberg@ARM.com{
4929446SAndreas.Sandberg@ARM.com    for (ThreadID i = 0; i < threadContexts.size(); ++i) {
4939446SAndreas.Sandberg@ARM.com        ThreadContext &tc(*threadContexts[i]);
4949446SAndreas.Sandberg@ARM.com        CheckerCPU *checker(tc.getCheckerCpuPtr());
4959446SAndreas.Sandberg@ARM.com
4969446SAndreas.Sandberg@ARM.com        tc.getITBPtr()->flushAll();
4979446SAndreas.Sandberg@ARM.com        tc.getDTBPtr()->flushAll();
4989446SAndreas.Sandberg@ARM.com        if (checker) {
4999446SAndreas.Sandberg@ARM.com            checker->getITBPtr()->flushAll();
5009446SAndreas.Sandberg@ARM.com            checker->getDTBPtr()->flushAll();
5019446SAndreas.Sandberg@ARM.com        }
5029446SAndreas.Sandberg@ARM.com    }
5039446SAndreas.Sandberg@ARM.com}
5049446SAndreas.Sandberg@ARM.com
505180SN/A
5065536Srstrong@hp.comBaseCPU::ProfileEvent::ProfileEvent(BaseCPU *_cpu, Tick _interval)
5075606Snate@binkert.org    : cpu(_cpu), interval(_interval)
5081917SN/A{ }
5091917SN/A
5101917SN/Avoid
5111917SN/ABaseCPU::ProfileEvent::process()
5121917SN/A{
5136221Snate@binkert.org    ThreadID size = cpu->threadContexts.size();
5146221Snate@binkert.org    for (ThreadID i = 0; i < size; ++i) {
5152680Sktlim@umich.edu        ThreadContext *tc = cpu->threadContexts[i];
5162680Sktlim@umich.edu        tc->profileSample();
5171917SN/A    }
5182254SN/A
5197823Ssteve.reinhardt@amd.com    cpu->schedule(this, curTick() + interval);
5201917SN/A}
5211917SN/A
5222SN/Avoid
523921SN/ABaseCPU::serialize(std::ostream &os)
524921SN/A{
5254000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(instCnt);
5269332Sdam.sunwoo@arm.com
5279332Sdam.sunwoo@arm.com    /* Unlike _pid, _taskId is not serialized, as they are dynamically
5289332Sdam.sunwoo@arm.com     * assigned unique ids that are only meaningful for the duration of
5299332Sdam.sunwoo@arm.com     * a specific run. We will need to serialize the entire taskMap in
5309332Sdam.sunwoo@arm.com     * system. */
5319332Sdam.sunwoo@arm.com    SERIALIZE_SCALAR(_pid);
5329332Sdam.sunwoo@arm.com
5335647Sgblack@eecs.umich.edu    interrupts->serialize(os);
534921SN/A}
535921SN/A
536921SN/Avoid
537921SN/ABaseCPU::unserialize(Checkpoint *cp, const std::string &section)
538921SN/A{
5394000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(instCnt);
5409332Sdam.sunwoo@arm.com    UNSERIALIZE_SCALAR(_pid);
5415647Sgblack@eecs.umich.edu    interrupts->unserialize(cp, section);
542921SN/A}
543921SN/A
5441191SN/Avoid
5451191SN/ABaseCPU::traceFunctionsInternal(Addr pc)
5461191SN/A{
5471191SN/A    if (!debugSymbolTable)
5481191SN/A        return;
5491191SN/A
5501191SN/A    // if pc enters different function, print new function symbol and
5511191SN/A    // update saved range.  Otherwise do nothing.
5521191SN/A    if (pc < currentFunctionStart || pc >= currentFunctionEnd) {
5531191SN/A        string sym_str;
5541191SN/A        bool found = debugSymbolTable->findNearestSymbol(pc, sym_str,
5551191SN/A                                                         currentFunctionStart,
5561191SN/A                                                         currentFunctionEnd);
5571191SN/A
5581191SN/A        if (!found) {
5591191SN/A            // no symbol found: use addr as label
5601191SN/A            sym_str = csprintf("0x%x", pc);
5611191SN/A            currentFunctionStart = pc;
5621191SN/A            currentFunctionEnd = pc + 1;
5631191SN/A        }
5641191SN/A
5651191SN/A        ccprintf(*functionTraceStream, " (%d)\n%d: %s",
5667823Ssteve.reinhardt@amd.com                 curTick() - functionEntryTick, curTick(), sym_str);
5677823Ssteve.reinhardt@amd.com        functionEntryTick = curTick();
5681191SN/A    }
5691191SN/A}
5708707Sandreas.hansson@arm.com
5718707Sandreas.hansson@arm.combool
5728975Sandreas.hansson@arm.comBaseCPU::CpuPort::recvTimingResp(PacketPtr pkt)
5738707Sandreas.hansson@arm.com{
5748948Sandreas.hansson@arm.com    panic("BaseCPU doesn't expect recvTiming!\n");
5758707Sandreas.hansson@arm.com    return true;
5768707Sandreas.hansson@arm.com}
5778707Sandreas.hansson@arm.com
5788707Sandreas.hansson@arm.comvoid
5798707Sandreas.hansson@arm.comBaseCPU::CpuPort::recvRetry()
5808707Sandreas.hansson@arm.com{
5818948Sandreas.hansson@arm.com    panic("BaseCPU doesn't expect recvRetry!\n");
5828707Sandreas.hansson@arm.com}
5838707Sandreas.hansson@arm.com
5848707Sandreas.hansson@arm.comvoid
5858948Sandreas.hansson@arm.comBaseCPU::CpuPort::recvFunctionalSnoop(PacketPtr pkt)
5868707Sandreas.hansson@arm.com{
5878948Sandreas.hansson@arm.com    // No internal storage to update (in the general case). A CPU with
5888948Sandreas.hansson@arm.com    // internal storage, e.g. an LSQ that should be part of the
5898948Sandreas.hansson@arm.com    // coherent memory has to check against stored data.
5908707Sandreas.hansson@arm.com}
591