SConscript revision 8777:dd43f1c9fa0a
1# -*- mode:python -*- 2 3# Copyright (c) 2006 The Regents of The University of Michigan 4# All rights reserved. 5# 6# Redistribution and use in source and binary forms, with or without 7# modification, are permitted provided that the following conditions are 8# met: redistributions of source code must retain the above copyright 9# notice, this list of conditions and the following disclaimer; 10# redistributions in binary form must reproduce the above copyright 11# notice, this list of conditions and the following disclaimer in the 12# documentation and/or other materials provided with the distribution; 13# neither the name of the copyright holders nor the names of its 14# contributors may be used to endorse or promote products derived from 15# this software without specific prior written permission. 16# 17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28# 29# Authors: Steve Reinhardt 30 31Import('*') 32 33if env['TARGET_ISA'] == 'no': 34 Return() 35 36################################################################# 37# 38# Generate StaticInst execute() method signatures. 39# 40# There must be one signature for each CPU model compiled in. 41# Since the set of compiled-in models is flexible, we generate a 42# header containing the appropriate set of signatures on the fly. 43# 44################################################################# 45 46# Template for execute() signature. 47exec_sig_template = ''' 48virtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 49virtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 50{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 51virtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 52{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 53virtual Fault completeAcc(Packet *pkt, %(type)s *xc, 54 Trace::InstRecord *traceData) const 55{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 56''' 57 58mem_ini_sig_template = ''' 59virtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 60{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 61virtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 62''' 63 64mem_comp_sig_template = ''' 65virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 66''' 67 68# Generate a temporary CPU list, including the CheckerCPU if 69# it's enabled. This isn't used for anything else other than StaticInst 70# headers. 71temp_cpu_list = env['CPU_MODELS'][:] 72 73if env['USE_CHECKER']: 74 temp_cpu_list.append('CheckerCPU') 75 SimObject('CheckerCPU.py') 76 77# Generate header. 78def gen_cpu_exec_signatures(target, source, env): 79 f = open(str(target[0]), 'w') 80 print >> f, ''' 81#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 82#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 83''' 84 for cpu in temp_cpu_list: 85 xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 86 print >> f, exec_sig_template % { 'type' : xc_type } 87 print >> f, ''' 88#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 89''' 90 91# Generate string that gets printed when header is rebuilt 92def gen_sigs_string(target, source, env): 93 return " [GENERATE] static_inst_exec_sigs.hh: " \ 94 + ', '.join(temp_cpu_list) 95 96# Add command to generate header to environment. 97env.Command('static_inst_exec_sigs.hh', (), 98 Action(gen_cpu_exec_signatures, gen_sigs_string, 99 varlist = temp_cpu_list)) 100 101env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 102env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 103 104# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 105# and one of these are not being used. 106CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 107 108SimObject('BaseCPU.py') 109SimObject('FuncUnit.py') 110SimObject('ExeTracer.py') 111SimObject('IntelTrace.py') 112SimObject('IntrControl.py') 113SimObject('NativeTrace.py') 114 115Source('activity.cc') 116Source('base.cc') 117Source('cpuevent.cc') 118Source('decode.cc') 119Source('exetrace.cc') 120Source('func_unit.cc') 121Source('inteltrace.cc') 122Source('intr_control.cc') 123Source('nativetrace.cc') 124Source('pc_event.cc') 125Source('profile.cc') 126Source('quiesce_event.cc') 127Source('static_inst.cc') 128Source('simple_thread.cc') 129Source('thread_context.cc') 130Source('thread_state.cc') 131 132if env['FULL_SYSTEM']: 133 if env['TARGET_ISA'] == 'sparc': 134 SimObject('LegionTrace.py') 135 Source('legiontrace.cc') 136 137if env['USE_CHECKER']: 138 Source('checker/cpu.cc') 139 DebugFlag('Checker') 140 checker_supports = False 141 for i in CheckerSupportedCPUList: 142 if i in env['CPU_MODELS']: 143 checker_supports = True 144 if not checker_supports: 145 print "Checker only supports CPU models", 146 for i in CheckerSupportedCPUList: 147 print i, 148 print ", please set USE_CHECKER=False or use one of those CPU models" 149 Exit(1) 150 151DebugFlag('Activity') 152DebugFlag('Commit') 153DebugFlag('Context') 154DebugFlag('Decode') 155DebugFlag('DynInst') 156DebugFlag('ExecEnable') 157DebugFlag('ExecCPSeq') 158DebugFlag('ExecEffAddr') 159DebugFlag('ExecFaulting', 'Trace faulting instructions') 160DebugFlag('ExecFetchSeq') 161DebugFlag('ExecOpClass') 162DebugFlag('ExecRegDelta') 163DebugFlag('ExecResult') 164DebugFlag('ExecSpeculative') 165DebugFlag('ExecSymbol') 166DebugFlag('ExecThread') 167DebugFlag('ExecTicks') 168DebugFlag('ExecMicro') 169DebugFlag('ExecMacro') 170DebugFlag('ExecUser') 171DebugFlag('ExecKernel') 172DebugFlag('ExecAsid') 173DebugFlag('Fetch') 174DebugFlag('IntrControl') 175DebugFlag('O3PipeView') 176DebugFlag('PCEvent') 177DebugFlag('Quiesce') 178 179CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr', 180 'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta', 181 'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread', 182 'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel', 183 'ExecAsid' ]) 184CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 185 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting', 186 'ExecUser', 'ExecKernel' ]) 187CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 188 'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting', 189 'ExecUser', 'ExecKernel' ]) 190