SConscript revision 8334
13534Sgblack@eecs.umich.edu# -*- mode:python -*-
23534Sgblack@eecs.umich.edu
33534Sgblack@eecs.umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
43534Sgblack@eecs.umich.edu# All rights reserved.
53534Sgblack@eecs.umich.edu#
63534Sgblack@eecs.umich.edu# Redistribution and use in source and binary forms, with or without
73534Sgblack@eecs.umich.edu# modification, are permitted provided that the following conditions are
83534Sgblack@eecs.umich.edu# met: redistributions of source code must retain the above copyright
93534Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer;
103534Sgblack@eecs.umich.edu# redistributions in binary form must reproduce the above copyright
113534Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer in the
123534Sgblack@eecs.umich.edu# documentation and/or other materials provided with the distribution;
133534Sgblack@eecs.umich.edu# neither the name of the copyright holders nor the names of its
143534Sgblack@eecs.umich.edu# contributors may be used to endorse or promote products derived from
153534Sgblack@eecs.umich.edu# this software without specific prior written permission.
163534Sgblack@eecs.umich.edu#
173534Sgblack@eecs.umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
183534Sgblack@eecs.umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
193534Sgblack@eecs.umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
203534Sgblack@eecs.umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
213534Sgblack@eecs.umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
223534Sgblack@eecs.umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
233534Sgblack@eecs.umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
243534Sgblack@eecs.umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
253534Sgblack@eecs.umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
263534Sgblack@eecs.umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
273534Sgblack@eecs.umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
283534Sgblack@eecs.umich.edu#
293534Sgblack@eecs.umich.edu# Authors: Steve Reinhardt
303534Sgblack@eecs.umich.edu
313534Sgblack@eecs.umich.eduImport('*')
323534Sgblack@eecs.umich.edu
333534Sgblack@eecs.umich.eduif env['TARGET_ISA'] == 'no':
343534Sgblack@eecs.umich.edu    Return()
353534Sgblack@eecs.umich.edu
363534Sgblack@eecs.umich.edu#################################################################
373534Sgblack@eecs.umich.edu#
383534Sgblack@eecs.umich.edu# Generate StaticInst execute() method signatures.
393534Sgblack@eecs.umich.edu#
403534Sgblack@eecs.umich.edu# There must be one signature for each CPU model compiled in.
413534Sgblack@eecs.umich.edu# Since the set of compiled-in models is flexible, we generate a
423534Sgblack@eecs.umich.edu# header containing the appropriate set of signatures on the fly.
433534Sgblack@eecs.umich.edu#
443534Sgblack@eecs.umich.edu#################################################################
453534Sgblack@eecs.umich.edu
463534Sgblack@eecs.umich.edu# Template for execute() signature.
473534Sgblack@eecs.umich.eduexec_sig_template = '''
483534Sgblack@eecs.umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
493534Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
503534Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
513534Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
523534Sgblack@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
533534Sgblack@eecs.umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
543534Sgblack@eecs.umich.edu                          Trace::InstRecord *traceData) const
553534Sgblack@eecs.umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
563534Sgblack@eecs.umich.edu'''
573534Sgblack@eecs.umich.edu
583534Sgblack@eecs.umich.edumem_ini_sig_template = '''
593534Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
603534Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
613534Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
623534Sgblack@eecs.umich.edu'''
633534Sgblack@eecs.umich.edu
643534Sgblack@eecs.umich.edumem_comp_sig_template = '''
653534Sgblack@eecs.umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
663534Sgblack@eecs.umich.edu'''
673534Sgblack@eecs.umich.edu
683534Sgblack@eecs.umich.edu# Generate a temporary CPU list, including the CheckerCPU if
693534Sgblack@eecs.umich.edu# it's enabled.  This isn't used for anything else other than StaticInst
703534Sgblack@eecs.umich.edu# headers.
713534Sgblack@eecs.umich.edutemp_cpu_list = env['CPU_MODELS'][:]
723534Sgblack@eecs.umich.edu
733534Sgblack@eecs.umich.eduif env['USE_CHECKER']:
743534Sgblack@eecs.umich.edu    temp_cpu_list.append('CheckerCPU')
753534Sgblack@eecs.umich.edu    SimObject('CheckerCPU.py')
763534Sgblack@eecs.umich.edu
773534Sgblack@eecs.umich.edu# Generate header.
783534Sgblack@eecs.umich.edudef gen_cpu_exec_signatures(target, source, env):
793534Sgblack@eecs.umich.edu    f = open(str(target[0]), 'w')
80    print >> f, '''
81#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
82#define __CPU_STATIC_INST_EXEC_SIGS_HH__
83'''
84    for cpu in temp_cpu_list:
85        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
86        print >> f, exec_sig_template % { 'type' : xc_type }
87    print >> f, '''
88#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
89'''
90
91# Generate string that gets printed when header is rebuilt
92def gen_sigs_string(target, source, env):
93    return " [GENERATE] static_inst_exec_sigs.hh: " \
94           + ', '.join(temp_cpu_list)
95
96# Add command to generate header to environment.
97env.Command('static_inst_exec_sigs.hh', (),
98            Action(gen_cpu_exec_signatures, gen_sigs_string,
99                   varlist = temp_cpu_list))
100
101env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
102env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
103
104# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
105# and one of these are not being used.
106CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
107
108SimObject('BaseCPU.py')
109SimObject('FuncUnit.py')
110SimObject('ExeTracer.py')
111SimObject('IntelTrace.py')
112SimObject('NativeTrace.py')
113
114Source('activity.cc')
115Source('base.cc')
116Source('cpuevent.cc')
117Source('exetrace.cc')
118Source('func_unit.cc')
119Source('inteltrace.cc')
120Source('nativetrace.cc')
121Source('pc_event.cc')
122Source('quiesce_event.cc')
123Source('static_inst.cc')
124Source('simple_thread.cc')
125Source('thread_context.cc')
126Source('thread_state.cc')
127
128if env['FULL_SYSTEM']:
129    SimObject('IntrControl.py')
130
131    Source('intr_control.cc')
132    Source('profile.cc')
133
134    if env['TARGET_ISA'] == 'sparc':
135        SimObject('LegionTrace.py')
136        Source('legiontrace.cc')
137
138if env['USE_CHECKER']:
139    Source('checker/cpu.cc')
140    TraceFlag('Checker')
141    checker_supports = False
142    for i in CheckerSupportedCPUList:
143        if i in env['CPU_MODELS']:
144            checker_supports = True
145    if not checker_supports:
146        print "Checker only supports CPU models",
147        for i in CheckerSupportedCPUList:
148            print i,
149        print ", please set USE_CHECKER=False or use one of those CPU models"
150        Exit(1)
151
152TraceFlag('Activity')
153TraceFlag('Commit')
154TraceFlag('Context')
155TraceFlag('Decode')
156TraceFlag('DynInst')
157TraceFlag('ExecEnable')
158TraceFlag('ExecCPSeq')
159TraceFlag('ExecEffAddr')
160TraceFlag('ExecFaulting', 'Trace faulting instructions')
161TraceFlag('ExecFetchSeq')
162TraceFlag('ExecOpClass')
163TraceFlag('ExecRegDelta')
164TraceFlag('ExecResult')
165TraceFlag('ExecSpeculative')
166TraceFlag('ExecSymbol')
167TraceFlag('ExecThread')
168TraceFlag('ExecTicks')
169TraceFlag('ExecMicro')
170TraceFlag('ExecMacro')
171TraceFlag('ExecUser')
172TraceFlag('ExecKernel')
173TraceFlag('ExecAsid')
174TraceFlag('Fetch')
175TraceFlag('IntrControl')
176TraceFlag('PCEvent')
177TraceFlag('Quiesce')
178
179CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
180    'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
181    'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
182    'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel',
183    'ExecAsid' ])
184CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
185    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting',
186    'ExecUser', 'ExecKernel' ])
187CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
188    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting',
189    'ExecUser', 'ExecKernel' ])
190