SConscript revision 8161
14202Sbinkertn@umich.edu# -*- mode:python -*- 24202Sbinkertn@umich.edu 34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 44202Sbinkertn@umich.edu# All rights reserved. 54202Sbinkertn@umich.edu# 64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without 74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are 84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright 94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer; 104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright 114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the 124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution; 134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its 144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from 154202Sbinkertn@umich.edu# this software without specific prior written permission. 164202Sbinkertn@umich.edu# 174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 284202Sbinkertn@umich.edu# 294202Sbinkertn@umich.edu# Authors: Steve Reinhardt 304202Sbinkertn@umich.edu 314202Sbinkertn@umich.eduImport('*') 324202Sbinkertn@umich.edu 335952Ssaidi@eecs.umich.eduif env['TARGET_ISA'] == 'no': 345952Ssaidi@eecs.umich.edu Return() 355952Ssaidi@eecs.umich.edu 365548Snate@binkert.org################################################################# 374202Sbinkertn@umich.edu# 387067Snate@binkert.org# Generate StaticInst execute() method signatures. 394202Sbinkertn@umich.edu# 404202Sbinkertn@umich.edu# There must be one signature for each CPU model compiled in. 414202Sbinkertn@umich.edu# Since the set of compiled-in models is flexible, we generate a 425882Snate@binkert.org# header containing the appropriate set of signatures on the fly. 434202Sbinkertn@umich.edu# 444550Sbinkertn@umich.edu################################################################# 454550Sbinkertn@umich.edu 464202Sbinkertn@umich.edu# Template for execute() signature. 474202Sbinkertn@umich.eduexec_sig_template = ''' 484202Sbinkertn@umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 494202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 504202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 514202Sbinkertn@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 524202Sbinkertn@umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 534202Sbinkertn@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 544202Sbinkertn@umich.edu Trace::InstRecord *traceData) const 554202Sbinkertn@umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 564202Sbinkertn@umich.edu''' 575190Ssaidi@eecs.umich.edu 584202Sbinkertn@umich.edumem_ini_sig_template = ''' 597768SAli.Saidi@ARM.comvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 607768SAli.Saidi@ARM.com{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 614202Sbinkertn@umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 624202Sbinkertn@umich.edu''' 634202Sbinkertn@umich.edu 644202Sbinkertn@umich.edumem_comp_sig_template = ''' 654202Sbinkertn@umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 664202Sbinkertn@umich.edu''' 674202Sbinkertn@umich.edu 684202Sbinkertn@umich.edu# Generate a temporary CPU list, including the CheckerCPU if 694202Sbinkertn@umich.edu# it's enabled. This isn't used for anything else other than StaticInst 704202Sbinkertn@umich.edu# headers. 714202Sbinkertn@umich.edutemp_cpu_list = env['CPU_MODELS'][:] 724202Sbinkertn@umich.edu 734202Sbinkertn@umich.eduif env['USE_CHECKER']: 745222Sksewell@umich.edu temp_cpu_list.append('CheckerCPU') 754202Sbinkertn@umich.edu SimObject('CheckerCPU.py') 764202Sbinkertn@umich.edu 774202Sbinkertn@umich.edu# Generate header. 784202Sbinkertn@umich.edudef gen_cpu_exec_signatures(target, source, env): 794202Sbinkertn@umich.edu f = open(str(target[0]), 'w') 804202Sbinkertn@umich.edu print >> f, ''' 814202Sbinkertn@umich.edu#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 824202Sbinkertn@umich.edu#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 834202Sbinkertn@umich.edu''' 844202Sbinkertn@umich.edu for cpu in temp_cpu_list: 854202Sbinkertn@umich.edu xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 864382Sbinkertn@umich.edu print >> f, exec_sig_template % { 'type' : xc_type } 875800Snate@binkert.org print >> f, ''' 885952Ssaidi@eecs.umich.edu#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 895952Ssaidi@eecs.umich.edu''' 905800Snate@binkert.org 915800Snate@binkert.org# Generate string that gets printed when header is rebuilt 925800Snate@binkert.orgdef gen_sigs_string(target, source, env): 935800Snate@binkert.org return " [GENERATE] static_inst_exec_sigs.hh: " \ 945800Snate@binkert.org + ', '.join(temp_cpu_list) 955800Snate@binkert.org 965800Snate@binkert.org# Add command to generate header to environment. 975800Snate@binkert.orgenv.Command('static_inst_exec_sigs.hh', (), 985800Snate@binkert.org Action(gen_cpu_exec_signatures, gen_sigs_string, 995192Ssaidi@eecs.umich.edu varlist = temp_cpu_list)) 1005800Snate@binkert.org 1015800Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 1025800Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 1035800Snate@binkert.org 1045952Ssaidi@eecs.umich.edu# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 1055952Ssaidi@eecs.umich.edu# and one of these are not being used. 1065952Ssaidi@eecs.umich.eduCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 107 108SimObject('BaseCPU.py') 109SimObject('FuncUnit.py') 110SimObject('ExeTracer.py') 111SimObject('IntelTrace.py') 112SimObject('NativeTrace.py') 113 114Source('activity.cc') 115Source('base.cc') 116Source('cpuevent.cc') 117Source('exetrace.cc') 118Source('func_unit.cc') 119Source('inteltrace.cc') 120Source('nativetrace.cc') 121Source('pc_event.cc') 122Source('quiesce_event.cc') 123Source('static_inst.cc') 124Source('simple_thread.cc') 125Source('thread_context.cc') 126Source('thread_state.cc') 127 128if env['FULL_SYSTEM']: 129 SimObject('IntrControl.py') 130 131 Source('intr_control.cc') 132 Source('profile.cc') 133 134 if env['TARGET_ISA'] == 'sparc': 135 SimObject('LegionTrace.py') 136 Source('legiontrace.cc') 137 138if env['USE_CHECKER']: 139 Source('checker/cpu.cc') 140 TraceFlag('Checker') 141 checker_supports = False 142 for i in CheckerSupportedCPUList: 143 if i in env['CPU_MODELS']: 144 checker_supports = True 145 if not checker_supports: 146 print "Checker only supports CPU models", 147 for i in CheckerSupportedCPUList: 148 print i, 149 print ", please set USE_CHECKER=False or use one of those CPU models" 150 Exit(1) 151 152TraceFlag('Activity') 153TraceFlag('Commit') 154TraceFlag('Context') 155TraceFlag('Decode') 156TraceFlag('DynInst') 157TraceFlag('ExecEnable') 158TraceFlag('ExecCPSeq') 159TraceFlag('ExecEffAddr') 160TraceFlag('ExecFaulting', 'Trace faulting instructions') 161TraceFlag('ExecFetchSeq') 162TraceFlag('ExecOpClass') 163TraceFlag('ExecRegDelta') 164TraceFlag('ExecResult') 165TraceFlag('ExecSpeculative') 166TraceFlag('ExecSymbol') 167TraceFlag('ExecThread') 168TraceFlag('ExecTicks') 169TraceFlag('ExecMicro') 170TraceFlag('ExecMacro') 171TraceFlag('Fetch') 172TraceFlag('IntrControl') 173TraceFlag('PCEvent') 174TraceFlag('Quiesce') 175 176CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 177 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting' ]) 178CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 179 'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting' ]) 180