SConscript revision 6727
12155SN/A# -*- mode:python -*-
22155SN/A
32155SN/A# Copyright (c) 2006 The Regents of The University of Michigan
42155SN/A# All rights reserved.
52155SN/A#
62155SN/A# Redistribution and use in source and binary forms, with or without
72155SN/A# modification, are permitted provided that the following conditions are
82155SN/A# met: redistributions of source code must retain the above copyright
92155SN/A# notice, this list of conditions and the following disclaimer;
102155SN/A# redistributions in binary form must reproduce the above copyright
112155SN/A# notice, this list of conditions and the following disclaimer in the
122155SN/A# documentation and/or other materials provided with the distribution;
132155SN/A# neither the name of the copyright holders nor the names of its
142155SN/A# contributors may be used to endorse or promote products derived from
152155SN/A# this software without specific prior written permission.
162155SN/A#
172155SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182155SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192155SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202155SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212155SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222155SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232155SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242155SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252155SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262155SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272155SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt
302155SN/A
314202Sbinkertn@umich.eduImport('*')
322155SN/A
339850Sandreas.hansson@arm.com#################################################################
349850Sandreas.hansson@arm.com#
359850Sandreas.hansson@arm.com# Generate StaticInst execute() method signatures.
367768SAli.Saidi@ARM.com#
377768SAli.Saidi@ARM.com# There must be one signature for each CPU model compiled in.
3810695SAli.Saidi@ARM.com# Since the set of compiled-in models is flexible, we generate a
3910695SAli.Saidi@ARM.com# header containing the appropriate set of signatures on the fly.
4010695SAli.Saidi@ARM.com#
4110695SAli.Saidi@ARM.com#################################################################
4210695SAli.Saidi@ARM.com
438887Sgeoffrey.blake@arm.com# CPU model-specific data is contained in cpu_models.py
442766Sktlim@umich.edu# Convert to SCons File node to get path handling
454486Sbinkertn@umich.edumodels_db = File('cpu_models.py')
4610663SAli.Saidi@ARM.com# slurp in contents of file
474486Sbinkertn@umich.eduexecfile(models_db.srcnode().abspath)
488739Sgblack@eecs.umich.edu
4910259SAndrew.Bardsley@arm.com# Template for execute() signature.
504486Sbinkertn@umich.eduexec_sig_template = '''
514202Sbinkertn@umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
524202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
534202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
544202Sbinkertn@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
5510319SAndreas.Sandberg@ARM.com{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
564202Sbinkertn@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
574776Sgblack@eecs.umich.edu                          Trace::InstRecord *traceData) const
588739Sgblack@eecs.umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
596365Sgblack@eecs.umich.edu'''
604202Sbinkertn@umich.edu
618777Sgblack@eecs.umich.edumem_ini_sig_template = '''
624202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
639913Ssteve.reinhardt@amd.com{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
644202Sbinkertn@umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
654202Sbinkertn@umich.edu'''
665217Ssaidi@eecs.umich.edu
674202Sbinkertn@umich.edumem_comp_sig_template = '''
6810259SAndrew.Bardsley@arm.comvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
692155SN/A'''
708887Sgeoffrey.blake@arm.com
7110201SAndrew.Bardsley@arm.com# Generate a temporary CPU list, including the CheckerCPU if
728887Sgeoffrey.blake@arm.com# it's enabled.  This isn't used for anything else other than StaticInst
739340SAndreas.Sandberg@arm.com# headers.
748887Sgeoffrey.blake@arm.comtemp_cpu_list = env['CPU_MODELS'][:]
755192Ssaidi@eecs.umich.edu
768335Snate@binkert.orgif env['USE_CHECKER']:
778335Snate@binkert.org    temp_cpu_list.append('CheckerCPU')
788335Snate@binkert.org    SimObject('CheckerCPU.py')
798335Snate@binkert.org
808335Snate@binkert.org# Generate header.
819534SAndreas.Sandberg@ARM.comdef gen_cpu_exec_signatures(target, source, env):
829534SAndreas.Sandberg@ARM.com    f = open(str(target[0]), 'w')
839534SAndreas.Sandberg@ARM.com    print >> f, '''
848335Snate@binkert.org#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
859534SAndreas.Sandberg@ARM.com#define __CPU_STATIC_INST_EXEC_SIGS_HH__
869534SAndreas.Sandberg@ARM.com'''
878335Snate@binkert.org    for cpu in temp_cpu_list:
889534SAndreas.Sandberg@ARM.com        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
899534SAndreas.Sandberg@ARM.com        print >> f, exec_sig_template % { 'type' : xc_type }
909534SAndreas.Sandberg@ARM.com    print >> f, '''
919534SAndreas.Sandberg@ARM.com#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
929534SAndreas.Sandberg@ARM.com'''
939534SAndreas.Sandberg@ARM.com
949534SAndreas.Sandberg@ARM.com# Generate string that gets printed when header is rebuilt
959534SAndreas.Sandberg@ARM.comdef gen_sigs_string(target, source, env):
969534SAndreas.Sandberg@ARM.com    return "Generating static_inst_exec_sigs.hh: " \
9710383Smitch.hayenga@arm.com           + ', '.join(temp_cpu_list)
988335Snate@binkert.org
998335Snate@binkert.org# Add command to generate header to environment.
1008471SGiacomo.Gabrielli@arm.comenv.Command('static_inst_exec_sigs.hh', models_db,
1018335Snate@binkert.org            Action(gen_cpu_exec_signatures, gen_sigs_string,
1028335Snate@binkert.org                   varlist = temp_cpu_list))
10310529Smorr@cs.wisc.edu
1045192Ssaidi@eecs.umich.eduenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
1058232Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
1068232Snate@binkert.org
10710664SAli.Saidi@ARM.com# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
1088300Schander.sudanthi@arm.com# and one of these are not being used.
10910383Smitch.hayenga@arm.comCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
1105192Ssaidi@eecs.umich.edu
11111162Ssteve.reinhardt@amd.comSimObject('BaseCPU.py')
11211162Ssteve.reinhardt@amd.comSimObject('FuncUnit.py')
11311162Ssteve.reinhardt@amd.comSimObject('ExeTracer.py')
11411162Ssteve.reinhardt@amd.comSimObject('IntelTrace.py')
1158300Schander.sudanthi@arm.comSimObject('NativeTrace.py')
116
117Source('activity.cc')
118Source('base.cc')
119Source('cpuevent.cc')
120Source('exetrace.cc')
121Source('func_unit.cc')
122Source('inteltrace.cc')
123Source('nativetrace.cc')
124Source('pc_event.cc')
125Source('quiesce_event.cc')
126Source('static_inst.cc')
127Source('simple_thread.cc')
128Source('thread_context.cc')
129Source('thread_state.cc')
130
131if env['FULL_SYSTEM']:
132    SimObject('IntrControl.py')
133
134    Source('intr_control.cc')
135    Source('profile.cc')
136
137    if env['TARGET_ISA'] == 'sparc':
138        SimObject('LegionTrace.py')
139        Source('legiontrace.cc')
140
141if env['USE_CHECKER']:
142    Source('checker/cpu.cc')
143    TraceFlag('Checker')
144    checker_supports = False
145    for i in CheckerSupportedCPUList:
146        if i in env['CPU_MODELS']:
147            checker_supports = True
148    if not checker_supports:
149        print "Checker only supports CPU models",
150        for i in CheckerSupportedCPUList:
151            print i,
152        print ", please set USE_CHECKER=False or use one of those CPU models"
153        Exit(1)
154
155TraceFlag('Activity')
156TraceFlag('Commit')
157TraceFlag('Context')
158TraceFlag('Decode')
159TraceFlag('DynInst')
160TraceFlag('ExecEnable')
161TraceFlag('ExecCPSeq')
162TraceFlag('ExecEffAddr')
163TraceFlag('ExecFaulting', 'Trace faulting instructions')
164TraceFlag('ExecFetchSeq')
165TraceFlag('ExecOpClass')
166TraceFlag('ExecRegDelta')
167TraceFlag('ExecResult')
168TraceFlag('ExecSpeculative')
169TraceFlag('ExecSymbol')
170TraceFlag('ExecThread')
171TraceFlag('ExecTicks')
172TraceFlag('ExecMicro')
173TraceFlag('ExecMacro')
174TraceFlag('Fetch')
175TraceFlag('IntrControl')
176TraceFlag('PCEvent')
177TraceFlag('Quiesce')
178
179CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
180    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting' ])
181CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
182    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting' ])
183