SConscript revision 6515
14202Sbinkertn@umich.edu# -*- mode:python -*- 24202Sbinkertn@umich.edu 34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 44202Sbinkertn@umich.edu# All rights reserved. 54202Sbinkertn@umich.edu# 64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without 74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are 84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright 94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer; 104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright 114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the 124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution; 134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its 144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from 154202Sbinkertn@umich.edu# this software without specific prior written permission. 164202Sbinkertn@umich.edu# 174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 284202Sbinkertn@umich.edu# 294202Sbinkertn@umich.edu# Authors: Steve Reinhardt 304202Sbinkertn@umich.edu 314202Sbinkertn@umich.eduImport('*') 324202Sbinkertn@umich.edu 334486Sbinkertn@umich.edu################################################################# 344486Sbinkertn@umich.edu# 356165Ssanchezd@stanford.edu# Generate StaticInst execute() method signatures. 366168Snate@binkert.org# 374202Sbinkertn@umich.edu# There must be one signature for each CPU model compiled in. 384202Sbinkertn@umich.edu# Since the set of compiled-in models is flexible, we generate a 394202Sbinkertn@umich.edu# header containing the appropriate set of signatures on the fly. 404202Sbinkertn@umich.edu# 414202Sbinkertn@umich.edu################################################################# 424202Sbinkertn@umich.edu 435650Sgblack@eecs.umich.edu# CPU model-specific data is contained in cpu_models.py 446168Snate@binkert.org# Convert to SCons File node to get path handling 457768SAli.Saidi@ARM.commodels_db = File('cpu_models.py') 467768SAli.Saidi@ARM.com# slurp in contents of file 477768SAli.Saidi@ARM.comexecfile(models_db.srcnode().abspath) 487768SAli.Saidi@ARM.com 497768SAli.Saidi@ARM.com# Template for execute() signature. 504202Sbinkertn@umich.eduexec_sig_template = ''' 514202Sbinkertn@umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 527768SAli.Saidi@ARM.comvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 534202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 544202Sbinkertn@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 555192Ssaidi@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 568335Snate@binkert.orgvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 578335Snate@binkert.org Trace::InstRecord *traceData) const 588335Snate@binkert.org{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 598335Snate@binkert.org''' 608335Snate@binkert.org 618335Snate@binkert.orgmem_ini_sig_template = ''' 627780Snilay@cs.wisc.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 638335Snate@binkert.org{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 648335Snate@binkert.orgvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 658335Snate@binkert.org''' 668335Snate@binkert.org 678335Snate@binkert.orgmem_comp_sig_template = ''' 688335Snate@binkert.orgvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 698335Snate@binkert.org''' 708335Snate@binkert.org 718335Snate@binkert.org# Generate a temporary CPU list, including the CheckerCPU if 728335Snate@binkert.org# it's enabled. This isn't used for anything else other than StaticInst 738335Snate@binkert.org# headers. 747780Snilay@cs.wisc.edutemp_cpu_list = env['CPU_MODELS'][:] 757780Snilay@cs.wisc.edu 767780Snilay@cs.wisc.eduif env['USE_CHECKER']: 778161SBrad.Beckmann@amd.com temp_cpu_list.append('CheckerCPU') 78 SimObject('CheckerCPU.py') 79 80# Generate header. 81def gen_cpu_exec_signatures(target, source, env): 82 f = open(str(target[0]), 'w') 83 print >> f, ''' 84#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 85#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 86''' 87 for cpu in temp_cpu_list: 88 xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 89 print >> f, exec_sig_template % { 'type' : xc_type } 90 print >> f, ''' 91#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 92''' 93 94# Generate string that gets printed when header is rebuilt 95def gen_sigs_string(target, source, env): 96 return "Generating static_inst_exec_sigs.hh: " \ 97 + ', '.join(temp_cpu_list) 98 99# Add command to generate header to environment. 100env.Command('static_inst_exec_sigs.hh', models_db, 101 Action(gen_cpu_exec_signatures, gen_sigs_string, 102 varlist = temp_cpu_list)) 103 104env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 105env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 106 107# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 108# and one of these are not being used. 109CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 110 111SimObject('BaseCPU.py') 112SimObject('FuncUnit.py') 113SimObject('ExeTracer.py') 114SimObject('IntelTrace.py') 115SimObject('NativeTrace.py') 116 117Source('activity.cc') 118Source('base.cc') 119Source('cpuevent.cc') 120Source('exetrace.cc') 121Source('func_unit.cc') 122Source('inteltrace.cc') 123Source('nativetrace.cc') 124Source('pc_event.cc') 125Source('quiesce_event.cc') 126Source('static_inst.cc') 127Source('simple_thread.cc') 128Source('thread_context.cc') 129Source('thread_state.cc') 130 131if env['FULL_SYSTEM']: 132 SimObject('IntrControl.py') 133 134 Source('intr_control.cc') 135 Source('profile.cc') 136 137 if env['TARGET_ISA'] == 'sparc': 138 SimObject('LegionTrace.py') 139 Source('legiontrace.cc') 140 141if env['USE_CHECKER']: 142 Source('checker/cpu.cc') 143 TraceFlag('Checker') 144 checker_supports = False 145 for i in CheckerSupportedCPUList: 146 if i in env['CPU_MODELS']: 147 checker_supports = True 148 if not checker_supports: 149 print "Checker only supports CPU models", 150 for i in CheckerSupportedCPUList: 151 print i, 152 print ", please set USE_CHECKER=False or use one of those CPU models" 153 Exit(1) 154 155TraceFlag('Activity') 156TraceFlag('Commit') 157TraceFlag('Context') 158TraceFlag('Decode') 159TraceFlag('DynInst') 160TraceFlag('ExecEnable') 161TraceFlag('ExecCPSeq') 162TraceFlag('ExecEffAddr') 163TraceFlag('ExecFetchSeq') 164TraceFlag('ExecOpClass') 165TraceFlag('ExecRegDelta') 166TraceFlag('ExecResult') 167TraceFlag('ExecSpeculative') 168TraceFlag('ExecSymbol') 169TraceFlag('ExecThread') 170TraceFlag('ExecTicks') 171TraceFlag('ExecMicro') 172TraceFlag('ExecMacro') 173TraceFlag('Fetch') 174TraceFlag('IntrControl') 175TraceFlag('PCEvent') 176TraceFlag('Quiesce') 177 178CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 179 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro' ]) 180CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 181 'ExecEffAddr', 'ExecResult', 'ExecMicro' ]) 182