SConscript revision 5390
16757SAli.Saidi@ARM.com# -*- mode:python -*- 26757SAli.Saidi@ARM.com 310037SARM gem5 Developers# Copyright (c) 2006 The Regents of The University of Michigan 46757SAli.Saidi@ARM.com# All rights reserved. 56757SAli.Saidi@ARM.com# 67090SAli.Saidi@ARM.com# Redistribution and use in source and binary forms, with or without 77090SAli.Saidi@ARM.com# modification, are permitted provided that the following conditions are 87090SAli.Saidi@ARM.com# met: redistributions of source code must retain the above copyright 97090SAli.Saidi@ARM.com# notice, this list of conditions and the following disclaimer; 107090SAli.Saidi@ARM.com# redistributions in binary form must reproduce the above copyright 117090SAli.Saidi@ARM.com# notice, this list of conditions and the following disclaimer in the 127090SAli.Saidi@ARM.com# documentation and/or other materials provided with the distribution; 137090SAli.Saidi@ARM.com# neither the name of the copyright holders nor the names of its 147090SAli.Saidi@ARM.com# contributors may be used to endorse or promote products derived from 156757SAli.Saidi@ARM.com# this software without specific prior written permission. 166757SAli.Saidi@ARM.com# 176757SAli.Saidi@ARM.com# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 186757SAli.Saidi@ARM.com# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 196757SAli.Saidi@ARM.com# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 206757SAli.Saidi@ARM.com# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 216757SAli.Saidi@ARM.com# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 226757SAli.Saidi@ARM.com# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 236757SAli.Saidi@ARM.com# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 246757SAli.Saidi@ARM.com# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 256757SAli.Saidi@ARM.com# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 266757SAli.Saidi@ARM.com# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 276757SAli.Saidi@ARM.com# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 286757SAli.Saidi@ARM.com# 296757SAli.Saidi@ARM.com# Authors: Steve Reinhardt 306757SAli.Saidi@ARM.com 316757SAli.Saidi@ARM.comImport('*') 326757SAli.Saidi@ARM.com 336757SAli.Saidi@ARM.com################################################################# 346757SAli.Saidi@ARM.com# 356757SAli.Saidi@ARM.com# Generate StaticInst execute() method signatures. 366757SAli.Saidi@ARM.com# 376757SAli.Saidi@ARM.com# There must be one signature for each CPU model compiled in. 386757SAli.Saidi@ARM.com# Since the set of compiled-in models is flexible, we generate a 396757SAli.Saidi@ARM.com# header containing the appropriate set of signatures on the fly. 406757SAli.Saidi@ARM.com# 416757SAli.Saidi@ARM.com################################################################# 428739Sgblack@eecs.umich.edu 439525SAndreas.Sandberg@ARM.com# CPU model-specific data is contained in cpu_models.py 447584SAli.Saidi@arm.com# Convert to SCons File node to get path handling 4510396Sakash.bagdia@arm.commodels_db = File('cpu_models.py') 466757SAli.Saidi@ARM.com# slurp in contents of file 478282SAli.Saidi@ARM.comexecfile(models_db.srcnode().abspath) 487584SAli.Saidi@arm.com 497584SAli.Saidi@arm.com# Template for execute() signature. 509525SAndreas.Sandberg@ARM.comexec_sig_template = ''' 5110037SARM gem5 Developersvirtual Fault execute(%s *xc, Trace::InstRecord *traceData) const = 0; 529525SAndreas.Sandberg@ARM.comvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const 537584SAli.Saidi@arm.com{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 547753SWilliam.Wang@arm.comvirtual Fault completeAcc(Packet *pkt, %s *xc, 559646SChris.Emmons@arm.com Trace::InstRecord *traceData) const 567754SWilliam.Wang@arm.com{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 577584SAli.Saidi@arm.com''' 587584SAli.Saidi@arm.com 597584SAli.Saidi@arm.commem_ini_sig_template = ''' 608869SAli.Saidi@ARM.comvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 618512Sgeoffrey.blake@arm.com''' 6210037SARM gem5 Developers 6310396Sakash.bagdia@arm.commem_comp_sig_template = ''' 647584SAli.Saidi@arm.comvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 658335Snate@binkert.org''' 669646SChris.Emmons@arm.com 678335Snate@binkert.org# Generate a temporary CPU list, including the CheckerCPU if 688335Snate@binkert.org# it's enabled. This isn't used for anything else other than StaticInst 698335Snate@binkert.org# headers. 709958Smatt.evans@arm.comtemp_cpu_list = env['CPU_MODELS'][:] 7110396Sakash.bagdia@arm.com 7210037SARM gem5 Developersif env['USE_CHECKER']: 73 temp_cpu_list.append('CheckerCPU') 74 75# Generate header. 76def gen_cpu_exec_signatures(target, source, env): 77 f = open(str(target[0]), 'w') 78 print >> f, ''' 79#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 80#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 81''' 82 for cpu in temp_cpu_list: 83 xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 84 print >> f, exec_sig_template % (xc_type, xc_type, xc_type) 85 print >> f, ''' 86#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 87''' 88 89# Generate string that gets printed when header is rebuilt 90def gen_sigs_string(target, source, env): 91 return "Generating static_inst_exec_sigs.hh: " \ 92 + ', '.join(temp_cpu_list) 93 94# Add command to generate header to environment. 95env.Command('static_inst_exec_sigs.hh', models_db, 96 Action(gen_cpu_exec_signatures, gen_sigs_string, 97 varlist = temp_cpu_list)) 98 99env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 100env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 101 102# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 103# and one of these are not being used. 104CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 105 106SimObject('BaseCPU.py') 107SimObject('FuncUnit.py') 108SimObject('ExeTracer.py') 109SimObject('IntelTrace.py') 110 111Source('activity.cc') 112Source('base.cc') 113Source('cpuevent.cc') 114Source('exetrace.cc') 115Source('func_unit.cc') 116Source('inteltrace.cc') 117Source('pc_event.cc') 118Source('quiesce_event.cc') 119Source('static_inst.cc') 120Source('simple_thread.cc') 121Source('thread_context.cc') 122Source('thread_state.cc') 123 124if env['FULL_SYSTEM']: 125 SimObject('IntrControl.py') 126 127 Source('intr_control.cc') 128 Source('profile.cc') 129 130 if env['TARGET_ISA'] == 'sparc': 131 SimObject('LegionTrace.py') 132 Source('legiontrace.cc') 133 134if env['TARGET_ISA'] == 'x86': 135 SimObject('NativeTrace.py') 136 Source('nativetrace.cc') 137 138if env['USE_CHECKER']: 139 Source('checker/cpu.cc') 140 TraceFlag('Checker') 141 checker_supports = False 142 for i in CheckerSupportedCPUList: 143 if i in env['CPU_MODELS']: 144 checker_supports = True 145 if not checker_supports: 146 print "Checker only supports CPU models", 147 for i in CheckerSupportedCPUList: 148 print i, 149 print ", please set USE_CHECKER=False or use one of those CPU models" 150 Exit(1) 151 152TraceFlag('Activity') 153TraceFlag('Commit') 154TraceFlag('Context') 155TraceFlag('Decode') 156TraceFlag('DynInst') 157TraceFlag('ExecEnable') 158TraceFlag('ExecCPSeq') 159TraceFlag('ExecEffAddr') 160TraceFlag('ExecFetchSeq') 161TraceFlag('ExecOpClass') 162TraceFlag('ExecRegDelta') 163TraceFlag('ExecResult') 164TraceFlag('ExecSpeculative') 165TraceFlag('ExecSymbol') 166TraceFlag('ExecThread') 167TraceFlag('ExecTicks') 168TraceFlag('Fetch') 169TraceFlag('IntrControl') 170TraceFlag('PCEvent') 171TraceFlag('Quiesce') 172 173CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 174 'ExecEffAddr', 'ExecResult', 'ExecSymbol' ]) 175