SConscript revision 5173
16019Shines@cs.fsu.edu# -*- mode:python -*- 26019Shines@cs.fsu.edu 37100Sgblack@eecs.umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 47100Sgblack@eecs.umich.edu# All rights reserved. 57100Sgblack@eecs.umich.edu# 67100Sgblack@eecs.umich.edu# Redistribution and use in source and binary forms, with or without 77100Sgblack@eecs.umich.edu# modification, are permitted provided that the following conditions are 87100Sgblack@eecs.umich.edu# met: redistributions of source code must retain the above copyright 97100Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer; 107100Sgblack@eecs.umich.edu# redistributions in binary form must reproduce the above copyright 117100Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer in the 127100Sgblack@eecs.umich.edu# documentation and/or other materials provided with the distribution; 137100Sgblack@eecs.umich.edu# neither the name of the copyright holders nor the names of its 147100Sgblack@eecs.umich.edu# contributors may be used to endorse or promote products derived from 156019Shines@cs.fsu.edu# this software without specific prior written permission. 166019Shines@cs.fsu.edu# 176019Shines@cs.fsu.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 186019Shines@cs.fsu.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 196019Shines@cs.fsu.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 206019Shines@cs.fsu.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 216019Shines@cs.fsu.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 226019Shines@cs.fsu.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 236019Shines@cs.fsu.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 246019Shines@cs.fsu.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 256019Shines@cs.fsu.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 266019Shines@cs.fsu.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 276019Shines@cs.fsu.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 286019Shines@cs.fsu.edu# 296019Shines@cs.fsu.edu# Authors: Steve Reinhardt 306019Shines@cs.fsu.edu 316019Shines@cs.fsu.eduImport('*') 326019Shines@cs.fsu.edu 336019Shines@cs.fsu.edu################################################################# 346019Shines@cs.fsu.edu# 356019Shines@cs.fsu.edu# Generate StaticInst execute() method signatures. 366019Shines@cs.fsu.edu# 376019Shines@cs.fsu.edu# There must be one signature for each CPU model compiled in. 386019Shines@cs.fsu.edu# Since the set of compiled-in models is flexible, we generate a 396019Shines@cs.fsu.edu# header containing the appropriate set of signatures on the fly. 406019Shines@cs.fsu.edu# 416019Shines@cs.fsu.edu################################################################# 426757SAli.Saidi@ARM.com 436019Shines@cs.fsu.edu# CPU model-specific data is contained in cpu_models.py 446019Shines@cs.fsu.edu# Convert to SCons File node to get path handling 456019Shines@cs.fsu.edumodels_db = File('cpu_models.py') 466019Shines@cs.fsu.edu# slurp in contents of file 476019Shines@cs.fsu.eduexecfile(models_db.srcnode().abspath) 486019Shines@cs.fsu.edu 496019Shines@cs.fsu.edu# Template for execute() signature. 506019Shines@cs.fsu.eduexec_sig_template = ''' 517170Sgblack@eecs.umich.eduvirtual Fault execute(%s *xc, Trace::InstRecord *traceData) const = 0; 526253Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const 537202Sgblack@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 546253Sgblack@eecs.umich.eduvirtual Fault completeAcc(Packet *pkt, %s *xc, 556253Sgblack@eecs.umich.edu Trace::InstRecord *traceData) const 567396Sgblack@eecs.umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 577405SAli.Saidi@ARM.com''' 587259Sgblack@eecs.umich.edu 597423Sgblack@eecs.umich.edumem_ini_sig_template = ''' 606397Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 616019Shines@cs.fsu.edu''' 626019Shines@cs.fsu.edu 636757SAli.Saidi@ARM.commem_comp_sig_template = ''' 646019Shines@cs.fsu.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 656397Sgblack@eecs.umich.edu''' 666019Shines@cs.fsu.edu 676397Sgblack@eecs.umich.edu# Generate a temporary CPU list, including the CheckerCPU if 686019Shines@cs.fsu.edu# it's enabled. This isn't used for anything else other than StaticInst 697404SAli.Saidi@ARM.com# headers. 706735Sgblack@eecs.umich.edutemp_cpu_list = env['CPU_MODELS'][:] 717100Sgblack@eecs.umich.edu 726019Shines@cs.fsu.eduif env['USE_CHECKER']: 736757SAli.Saidi@ARM.com temp_cpu_list.append('CheckerCPU') 746757SAli.Saidi@ARM.com 756757SAli.Saidi@ARM.com# Generate header. 767404SAli.Saidi@ARM.comdef gen_cpu_exec_signatures(target, source, env): 776757SAli.Saidi@ARM.com f = open(str(target[0]), 'w') 786757SAli.Saidi@ARM.com print >> f, ''' 796757SAli.Saidi@ARM.com#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 806019Shines@cs.fsu.edu#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 816019Shines@cs.fsu.edu''' 826019Shines@cs.fsu.edu for cpu in temp_cpu_list: 836019Shines@cs.fsu.edu xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 846019Shines@cs.fsu.edu print >> f, exec_sig_template % (xc_type, xc_type, xc_type) 856019Shines@cs.fsu.edu print >> f, ''' 866019Shines@cs.fsu.edu#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 876019Shines@cs.fsu.edu''' 886019Shines@cs.fsu.edu 896019Shines@cs.fsu.edu# Generate string that gets printed when header is rebuilt 906019Shines@cs.fsu.edudef gen_sigs_string(target, source, env): 916019Shines@cs.fsu.edu return "Generating static_inst_exec_sigs.hh: " \ 92 + ', '.join(temp_cpu_list) 93 94# Add command to generate header to environment. 95env.Command('static_inst_exec_sigs.hh', models_db, 96 Action(gen_cpu_exec_signatures, gen_sigs_string, 97 varlist = temp_cpu_list)) 98 99env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 100env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 101 102# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 103# and one of these are not being used. 104CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 105 106SimObject('BaseCPU.py') 107SimObject('FuncUnit.py') 108SimObject('ExeTracer.py') 109SimObject('IntelTrace.py') 110 111Source('activity.cc') 112Source('base.cc') 113Source('cpuevent.cc') 114Source('exetrace.cc') 115Source('func_unit.cc') 116Source('inteltrace.cc') 117Source('pc_event.cc') 118Source('quiesce_event.cc') 119Source('static_inst.cc') 120Source('simple_thread.cc') 121Source('thread_state.cc') 122 123if env['FULL_SYSTEM']: 124 SimObject('IntrControl.py') 125 126 Source('intr_control.cc') 127 Source('profile.cc') 128 129 if env['TARGET_ISA'] == 'sparc': 130 SimObject('LegionTrace.py') 131 Source('legiontrace.cc') 132 133if env['TARGET_ISA'] == 'x86': 134 SimObject('NativeTrace.py') 135 Source('nativetrace.cc') 136 137if env['USE_CHECKER']: 138 Source('checker/cpu.cc') 139 checker_supports = False 140 for i in CheckerSupportedCPUList: 141 if i in env['CPU_MODELS']: 142 checker_supports = True 143 if not checker_supports: 144 print "Checker only supports CPU models", 145 for i in CheckerSupportedCPUList: 146 print i, 147 print ", please set USE_CHECKER=False or use one of those CPU models" 148 Exit(1) 149