SConscript revision 4997
12155SN/A# -*- mode:python -*- 22155SN/A 32155SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42155SN/A# All rights reserved. 52155SN/A# 62155SN/A# Redistribution and use in source and binary forms, with or without 72155SN/A# modification, are permitted provided that the following conditions are 82155SN/A# met: redistributions of source code must retain the above copyright 92155SN/A# notice, this list of conditions and the following disclaimer; 102155SN/A# redistributions in binary form must reproduce the above copyright 112155SN/A# notice, this list of conditions and the following disclaimer in the 122155SN/A# documentation and/or other materials provided with the distribution; 132155SN/A# neither the name of the copyright holders nor the names of its 142155SN/A# contributors may be used to endorse or promote products derived from 152155SN/A# this software without specific prior written permission. 162155SN/A# 172155SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182155SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192155SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202155SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212155SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222155SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232155SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242155SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252155SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262155SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272155SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282665Ssaidi@eecs.umich.edu# 292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt 302155SN/A 312155SN/AImport('*') 322155SN/A 332155SN/A################################################################# 342155SN/A# 352155SN/A# Generate StaticInst execute() method signatures. 362155SN/A# 372178SN/A# There must be one signature for each CPU model compiled in. 382178SN/A# Since the set of compiled-in models is flexible, we generate a 392178SN/A# header containing the appropriate set of signatures on the fly. 402178SN/A# 412178SN/A################################################################# 422178SN/A 432178SN/A# CPU model-specific data is contained in cpu_models.py 442178SN/A# Convert to SCons File node to get path handling 452178SN/Amodels_db = File('cpu_models.py') 462178SN/A# slurp in contents of file 472178SN/Aexecfile(models_db.srcnode().abspath) 482178SN/A 492155SN/A# Template for execute() signature. 502178SN/Aexec_sig_template = ''' 512155SN/Avirtual Fault execute(%s *xc, Trace::InstRecord *traceData) const = 0; 522155SN/Avirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const 532178SN/A{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 542155SN/Avirtual Fault completeAcc(Packet *pkt, %s *xc, 552155SN/A Trace::InstRecord *traceData) const 562623SN/A{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 573918Ssaidi@eecs.umich.edu''' 582623SN/A 592623SN/Amem_ini_sig_template = ''' 603918Ssaidi@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 612155SN/A''' 622155SN/A 632292SN/Amem_comp_sig_template = ''' 643918Ssaidi@eecs.umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 652292SN/A''' 662292SN/A 672292SN/A# Generate a temporary CPU list, including the CheckerCPU if 683918Ssaidi@eecs.umich.edu# it's enabled. This isn't used for anything else other than StaticInst 692292SN/A# headers. 702292SN/Atemp_cpu_list = env['CPU_MODELS'][:] 712766Sktlim@umich.edu 722766Sktlim@umich.eduif env['USE_CHECKER']: 732766Sktlim@umich.edu temp_cpu_list.append('CheckerCPU') 742921Sktlim@umich.edu 752921Sktlim@umich.edu# Generate header. 762766Sktlim@umich.edudef gen_cpu_exec_signatures(target, source, env): 772766Sktlim@umich.edu f = open(str(target[0]), 'w') 782766Sktlim@umich.edu print >> f, ''' 792178SN/A#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 802155SN/A#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 812155SN/A''' 822155SN/A for cpu in temp_cpu_list: 832155SN/A xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 842155SN/A print >> f, exec_sig_template % (xc_type, xc_type, xc_type) 852155SN/A print >> f, ''' 862766Sktlim@umich.edu#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 872155SN/A''' 882623SN/A 892155SN/A# Generate string that gets printed when header is rebuilt 902155SN/Adef gen_sigs_string(target, source, env): 912155SN/A return "Generating static_inst_exec_sigs.hh: " \ 922155SN/A + ', '.join(temp_cpu_list) 932178SN/A 942178SN/A# Add command to generate header to environment. 952178SN/Aenv.Command('static_inst_exec_sigs.hh', models_db, 962766Sktlim@umich.edu Action(gen_cpu_exec_signatures, gen_sigs_string, 972178SN/A varlist = temp_cpu_list)) 982178SN/A 992178SN/Aenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 1002178SN/Aenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 1012766Sktlim@umich.edu 1022766Sktlim@umich.edu# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 1032766Sktlim@umich.edu# and one of these are not being used. 1042788Sktlim@umich.eduCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 1052178SN/A 1062733Sktlim@umich.eduSimObject('BaseCPU.py') 1072733Sktlim@umich.eduSimObject('FuncUnit.py') 1082817Sksewell@umich.eduSimObject('ExeTracer.py') 1092733Sktlim@umich.eduSimObject('IntelTrace.py') 1102178SN/A 1112178SN/ASource('activity.cc') 1122178SN/ASource('base.cc') 1132178SN/ASource('cpuevent.cc') 1142178SN/ASource('exetrace.cc') 1152178SN/ASource('func_unit.cc') 1162155SN/ASource('inteltrace.cc') 1172929Sktlim@umich.eduSource('pc_event.cc') 1182929Sktlim@umich.eduSource('quiesce_event.cc') 1192929Sktlim@umich.eduSource('static_inst.cc') 1202155SN/ASource('simple_thread.cc') 1212155SN/ASource('thread_state.cc') 1222623SN/A 1232623SN/Aif env['FULL_SYSTEM']: 1242623SN/A SimObject('IntrControl.py') 1252623SN/A 1262623SN/A Source('intr_control.cc') 1272623SN/A Source('profile.cc') 1282623SN/A 1292623SN/A if env['TARGET_ISA'] == 'sparc': 1302623SN/A SimObject('LegionTrace.py') 1312623SN/A Source('legiontrace.cc') 1322623SN/A 1332155SN/Aif env['TARGET_ISA'] == 'x86': 1342155SN/A SimObject('NativeTrace.py') 1352155SN/A Source('nativetrace.cc') 1362155SN/A 1372821Sktlim@umich.eduif env['USE_CHECKER']: 1382817Sksewell@umich.edu Source('checker/cpu.cc') 1392821Sktlim@umich.edu checker_supports = False 1402817Sksewell@umich.edu for i in CheckerSupportedCPUList: 1412155SN/A if i in env['CPU_MODELS']: 1422765Sktlim@umich.edu checker_supports = True 1432155SN/A if not checker_supports: 1442155SN/A print "Checker only supports CPU models", 1452155SN/A for i in CheckerSupportedCPUList: 1462155SN/A print i, 1472155SN/A print ", please set USE_CHECKER=False or use one of those CPU models" 1482292SN/A Exit(1) 1492155SN/A