BaseCPU.py revision 10037
110037SARM gem5 Developers# Copyright (c) 2012-2013 ARM Limited
28839Sandreas.hansson@arm.com# All rights reserved.
38839Sandreas.hansson@arm.com#
48839Sandreas.hansson@arm.com# The license below extends only to copyright in the software and shall
58839Sandreas.hansson@arm.com# not be construed as granting a license to any other intellectual
68839Sandreas.hansson@arm.com# property including but not limited to intellectual property relating
78839Sandreas.hansson@arm.com# to a hardware implementation of the functionality of the software
88839Sandreas.hansson@arm.com# licensed hereunder.  You may use the software subject to the license
98839Sandreas.hansson@arm.com# terms below provided that you ensure that this notice is replicated
108839Sandreas.hansson@arm.com# unmodified and in its entirety in all distributions of the software,
118839Sandreas.hansson@arm.com# modified or unmodified, in source code or in binary form.
128839Sandreas.hansson@arm.com#
135335Shines@cs.fsu.edu# Copyright (c) 2005-2008 The Regents of The University of Michigan
147897Shestness@cs.utexas.edu# Copyright (c) 2011 Regents of the University of California
154486Sbinkertn@umich.edu# All rights reserved.
164486Sbinkertn@umich.edu#
174486Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without
184486Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are
194486Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright
204486Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer;
214486Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright
224486Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the
234486Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution;
244486Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its
254486Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from
264486Sbinkertn@umich.edu# this software without specific prior written permission.
274486Sbinkertn@umich.edu#
284486Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
294486Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
304486Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
314486Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
324486Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
334486Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
344486Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
354486Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
364486Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
374486Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
384486Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
394486Sbinkertn@umich.edu#
404486Sbinkertn@umich.edu# Authors: Nathan Binkert
417897Shestness@cs.utexas.edu#          Rick Strong
428839Sandreas.hansson@arm.com#          Andreas Hansson
434486Sbinkertn@umich.edu
446654Snate@binkert.orgimport sys
456654Snate@binkert.org
466654Snate@binkert.orgfrom m5.defines import buildEnv
473102SN/Afrom m5.params import *
483102SN/Afrom m5.proxy import *
496654Snate@binkert.org
509036Sandreas.hansson@arm.comfrom Bus import CoherentBus
514776Sgblack@eecs.umich.edufrom InstTracer import InstTracer
524776Sgblack@eecs.umich.edufrom ExeTracer import ExeTracer
536654Snate@binkert.orgfrom MemObject import MemObject
549793Sakash.bagdia@arm.comfrom ClockDomain import *
552667SN/A
564776Sgblack@eecs.umich.edudefault_tracer = ExeTracer()
574776Sgblack@eecs.umich.edu
586654Snate@binkert.orgif buildEnv['TARGET_ISA'] == 'alpha':
596023Snate@binkert.org    from AlphaTLB import AlphaDTB, AlphaITB
608745Sgblack@eecs.umich.edu    from AlphaInterrupts import AlphaInterrupts
619384SAndreas.Sandberg@arm.com    from AlphaISA import AlphaISA
629384SAndreas.Sandberg@arm.com    isa_class = AlphaISA
636654Snate@binkert.orgelif buildEnv['TARGET_ISA'] == 'sparc':
646022Sgblack@eecs.umich.edu    from SparcTLB import SparcTLB
658745Sgblack@eecs.umich.edu    from SparcInterrupts import SparcInterrupts
669384SAndreas.Sandberg@arm.com    from SparcISA import SparcISA
679384SAndreas.Sandberg@arm.com    isa_class = SparcISA
686654Snate@binkert.orgelif buildEnv['TARGET_ISA'] == 'x86':
696022Sgblack@eecs.umich.edu    from X86TLB import X86TLB
708745Sgblack@eecs.umich.edu    from X86LocalApic import X86LocalApic
719384SAndreas.Sandberg@arm.com    from X86ISA import X86ISA
729384SAndreas.Sandberg@arm.com    isa_class = X86ISA
736654Snate@binkert.orgelif buildEnv['TARGET_ISA'] == 'mips':
746022Sgblack@eecs.umich.edu    from MipsTLB import MipsTLB
758745Sgblack@eecs.umich.edu    from MipsInterrupts import MipsInterrupts
769384SAndreas.Sandberg@arm.com    from MipsISA import MipsISA
779384SAndreas.Sandberg@arm.com    isa_class = MipsISA
786654Snate@binkert.orgelif buildEnv['TARGET_ISA'] == 'arm':
7910037SARM gem5 Developers    from ArmTLB import ArmTLB, ArmStage2IMMU, ArmStage2DMMU
808745Sgblack@eecs.umich.edu    from ArmInterrupts import ArmInterrupts
819384SAndreas.Sandberg@arm.com    from ArmISA import ArmISA
829384SAndreas.Sandberg@arm.com    isa_class = ArmISA
836691Stjones1@inf.ed.ac.ukelif buildEnv['TARGET_ISA'] == 'power':
846691Stjones1@inf.ed.ac.uk    from PowerTLB import PowerTLB
858745Sgblack@eecs.umich.edu    from PowerInterrupts import PowerInterrupts
869384SAndreas.Sandberg@arm.com    from PowerISA import PowerISA
879384SAndreas.Sandberg@arm.com    isa_class = PowerISA
884486Sbinkertn@umich.edu
895529Snate@binkert.orgclass BaseCPU(MemObject):
901366SN/A    type = 'BaseCPU'
911310SN/A    abstract = True
929338SAndreas.Sandberg@arm.com    cxx_header = "cpu/base.hh"
939254SAndreas.Sandberg@arm.com
949254SAndreas.Sandberg@arm.com    @classmethod
959254SAndreas.Sandberg@arm.com    def export_methods(cls, code):
969254SAndreas.Sandberg@arm.com        code('''
979254SAndreas.Sandberg@arm.com    void switchOut();
989254SAndreas.Sandberg@arm.com    void takeOverFrom(BaseCPU *cpu);
999430SAndreas.Sandberg@ARM.com    bool switchedOut();
1009446SAndreas.Sandberg@ARM.com    void flushTLBs();
1019650Stimothy.jones@arm.com    Counter totalInsts();
1029749Sandreas@sandberg.pp.se    void scheduleInstStop(ThreadID tid, Counter insts, const char *cause);
1039749Sandreas@sandberg.pp.se    void scheduleLoadStop(ThreadID tid, Counter loads, const char *cause);
1049254SAndreas.Sandberg@arm.com''')
1059254SAndreas.Sandberg@arm.com
1069518SAndreas.Sandberg@ARM.com    @classmethod
1079518SAndreas.Sandberg@ARM.com    def memory_mode(cls):
1089518SAndreas.Sandberg@ARM.com        """Which memory mode does this CPU require?"""
1099518SAndreas.Sandberg@ARM.com        return 'invalid'
1109518SAndreas.Sandberg@ARM.com
1119518SAndreas.Sandberg@ARM.com    @classmethod
1129518SAndreas.Sandberg@ARM.com    def require_caches(cls):
1139518SAndreas.Sandberg@ARM.com        """Does the CPU model require caches?
1149518SAndreas.Sandberg@ARM.com
1159518SAndreas.Sandberg@ARM.com        Some CPU models might make assumptions that require them to
1169518SAndreas.Sandberg@ARM.com        have caches.
1179518SAndreas.Sandberg@ARM.com        """
1189518SAndreas.Sandberg@ARM.com        return False
1199518SAndreas.Sandberg@ARM.com
1209518SAndreas.Sandberg@ARM.com    @classmethod
1219518SAndreas.Sandberg@ARM.com    def support_take_over(cls):
1229518SAndreas.Sandberg@ARM.com        """Does the CPU model support CPU takeOverFrom?"""
1239518SAndreas.Sandberg@ARM.com        return False
1249518SAndreas.Sandberg@ARM.com
1259254SAndreas.Sandberg@arm.com    def takeOverFrom(self, old_cpu):
1269254SAndreas.Sandberg@arm.com        self._ccObject.takeOverFrom(old_cpu._ccObject)
1279254SAndreas.Sandberg@arm.com
1289254SAndreas.Sandberg@arm.com
1292901SN/A    system = Param.System(Parent.any, "system object")
1305712Shsul@eecs.umich.edu    cpu_id = Param.Int(-1, "CPU identifier")
1315529Snate@binkert.org    numThreads = Param.Unsigned(1, "number of HW thread contexts")
1325529Snate@binkert.org
1335529Snate@binkert.org    function_trace = Param.Bool(False, "Enable function trace")
1349161Sandreas.hansson@arm.com    function_trace_start = Param.Tick(0, "Tick to start function trace")
1355529Snate@binkert.org
1365821Ssaidi@eecs.umich.edu    checker = Param.BaseCPU(NULL, "checker CPU")
1373170SN/A
1385780Ssteve.reinhardt@amd.com    do_checkpoint_insts = Param.Bool(True,
1395780Ssteve.reinhardt@amd.com        "enable checkpoint pseudo instructions")
1405780Ssteve.reinhardt@amd.com    do_statistics_insts = Param.Bool(True,
1415780Ssteve.reinhardt@amd.com        "enable statistics pseudo instructions")
1425780Ssteve.reinhardt@amd.com
1438784Sgblack@eecs.umich.edu    profile = Param.Latency('0ns', "trace the kernel stack")
1448784Sgblack@eecs.umich.edu    do_quiesce = Param.Bool(True, "enable quiesce instructions")
1458784Sgblack@eecs.umich.edu
1468793Sgblack@eecs.umich.edu    workload = VectorParam.Process([], "processes to run")
1471310SN/A
1486654Snate@binkert.org    if buildEnv['TARGET_ISA'] == 'sparc':
1496022Sgblack@eecs.umich.edu        dtb = Param.SparcTLB(SparcTLB(), "Data TLB")
1506022Sgblack@eecs.umich.edu        itb = Param.SparcTLB(SparcTLB(), "Instruction TLB")
1518745Sgblack@eecs.umich.edu        interrupts = Param.SparcInterrupts(
1528863Snilay@cs.wisc.edu                NULL, "Interrupt Controller")
1539384SAndreas.Sandberg@arm.com        isa = VectorParam.SparcISA([ isa_class() ], "ISA instance")
1546654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'alpha':
1556023Snate@binkert.org        dtb = Param.AlphaTLB(AlphaDTB(), "Data TLB")
1566023Snate@binkert.org        itb = Param.AlphaTLB(AlphaITB(), "Instruction TLB")
1578745Sgblack@eecs.umich.edu        interrupts = Param.AlphaInterrupts(
1588863Snilay@cs.wisc.edu                NULL, "Interrupt Controller")
1599384SAndreas.Sandberg@arm.com        isa = VectorParam.AlphaISA([ isa_class() ], "ISA instance")
1606654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'x86':
1616022Sgblack@eecs.umich.edu        dtb = Param.X86TLB(X86TLB(), "Data TLB")
1626022Sgblack@eecs.umich.edu        itb = Param.X86TLB(X86TLB(), "Instruction TLB")
1638863Snilay@cs.wisc.edu        interrupts = Param.X86LocalApic(NULL, "Interrupt Controller")
1649384SAndreas.Sandberg@arm.com        isa = VectorParam.X86ISA([ isa_class() ], "ISA instance")
1656654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'mips':
1666022Sgblack@eecs.umich.edu        dtb = Param.MipsTLB(MipsTLB(), "Data TLB")
1676022Sgblack@eecs.umich.edu        itb = Param.MipsTLB(MipsTLB(), "Instruction TLB")
1688745Sgblack@eecs.umich.edu        interrupts = Param.MipsInterrupts(
1698863Snilay@cs.wisc.edu                NULL, "Interrupt Controller")
1709384SAndreas.Sandberg@arm.com        isa = VectorParam.MipsISA([ isa_class() ], "ISA instance")
1716654Snate@binkert.org    elif buildEnv['TARGET_ISA'] == 'arm':
1726116Snate@binkert.org        dtb = Param.ArmTLB(ArmTLB(), "Data TLB")
1736116Snate@binkert.org        itb = Param.ArmTLB(ArmTLB(), "Instruction TLB")
17410037SARM gem5 Developers        istage2_mmu = Param.ArmStage2MMU(ArmStage2IMMU(), "Stage 2 trans")
17510037SARM gem5 Developers        dstage2_mmu = Param.ArmStage2MMU(ArmStage2DMMU(), "Stage 2 trans")
1768745Sgblack@eecs.umich.edu        interrupts = Param.ArmInterrupts(
1778863Snilay@cs.wisc.edu                NULL, "Interrupt Controller")
1789384SAndreas.Sandberg@arm.com        isa = VectorParam.ArmISA([ isa_class() ], "ISA instance")
1796691Stjones1@inf.ed.ac.uk    elif buildEnv['TARGET_ISA'] == 'power':
1806691Stjones1@inf.ed.ac.uk        UnifiedTLB = Param.Bool(True, "Is this a Unified TLB?")
1816691Stjones1@inf.ed.ac.uk        dtb = Param.PowerTLB(PowerTLB(), "Data TLB")
1826691Stjones1@inf.ed.ac.uk        itb = Param.PowerTLB(PowerTLB(), "Instruction TLB")
1838745Sgblack@eecs.umich.edu        interrupts = Param.PowerInterrupts(
1848863Snilay@cs.wisc.edu                NULL, "Interrupt Controller")
1859384SAndreas.Sandberg@arm.com        isa = VectorParam.PowerISA([ isa_class() ], "ISA instance")
1864997Sgblack@eecs.umich.edu    else:
1874997Sgblack@eecs.umich.edu        print "Don't know what TLB to use for ISA %s" % \
1886654Snate@binkert.org            buildEnv['TARGET_ISA']
1894997Sgblack@eecs.umich.edu        sys.exit(1)
1904997Sgblack@eecs.umich.edu
1911310SN/A    max_insts_all_threads = Param.Counter(0,
1921310SN/A        "terminate when all threads have reached this inst count")
1931310SN/A    max_insts_any_thread = Param.Counter(0,
1941310SN/A        "terminate when any thread reaches this inst count")
1959647Sdam.sunwoo@arm.com    simpoint_start_insts = VectorParam.Counter([],
1969647Sdam.sunwoo@arm.com        "starting instruction counts of simpoints")
1971310SN/A    max_loads_all_threads = Param.Counter(0,
1981310SN/A        "terminate when all threads have reached this load count")
1991310SN/A    max_loads_any_thread = Param.Counter(0,
2001310SN/A        "terminate when any thread reaches this load count")
2019180Sandreas.hansson@arm.com    progress_interval = Param.Frequency('0Hz',
2029180Sandreas.hansson@arm.com        "frequency to print out the progress message")
2031310SN/A
2049433SAndreas.Sandberg@ARM.com    switched_out = Param.Bool(False,
2059433SAndreas.Sandberg@ARM.com        "Leave the CPU switched out after startup (used when switching " \
2069433SAndreas.Sandberg@ARM.com        "between CPU models)")
2071634SN/A
2084776Sgblack@eecs.umich.edu    tracer = Param.InstTracer(default_tracer, "Instruction tracer")
2094776Sgblack@eecs.umich.edu
2108839Sandreas.hansson@arm.com    icache_port = MasterPort("Instruction Port")
2118839Sandreas.hansson@arm.com    dcache_port = MasterPort("Data Port")
2128707Sandreas.hansson@arm.com    _cached_ports = ['icache_port', 'dcache_port']
2138707Sandreas.hansson@arm.com
2148756Sgblack@eecs.umich.edu    if buildEnv['TARGET_ISA'] in ['x86', 'arm']:
2158707Sandreas.hansson@arm.com        _cached_ports += ["itb.walker.port", "dtb.walker.port"]
21610037SARM gem5 Developers        if buildEnv['TARGET_ISA'] in ['arm']:
21710037SARM gem5 Developers            _cached_ports += ["istage2_mmu.stage2_tlb.walker.port",
21810037SARM gem5 Developers                              "dstage2_mmu.stage2_tlb.walker.port"]
2197876Sgblack@eecs.umich.edu
2208839Sandreas.hansson@arm.com    _uncached_slave_ports = []
2218839Sandreas.hansson@arm.com    _uncached_master_ports = []
2228745Sgblack@eecs.umich.edu    if buildEnv['TARGET_ISA'] == 'x86':
2238839Sandreas.hansson@arm.com        _uncached_slave_ports += ["interrupts.pio", "interrupts.int_slave"]
2248839Sandreas.hansson@arm.com        _uncached_master_ports += ["interrupts.int_master"]
2252998SN/A
2268863Snilay@cs.wisc.edu    def createInterruptController(self):
2278863Snilay@cs.wisc.edu        if buildEnv['TARGET_ISA'] == 'sparc':
2288863Snilay@cs.wisc.edu            self.interrupts = SparcInterrupts()
2298863Snilay@cs.wisc.edu        elif buildEnv['TARGET_ISA'] == 'alpha':
2308863Snilay@cs.wisc.edu            self.interrupts = AlphaInterrupts()
2318863Snilay@cs.wisc.edu        elif buildEnv['TARGET_ISA'] == 'x86':
2329793Sakash.bagdia@arm.com            self.apic_clk_domain = DerivedClockDomain(clk_domain =
2339793Sakash.bagdia@arm.com                                                      Parent.clk_domain,
2349793Sakash.bagdia@arm.com                                                      clk_divider = 16)
2359793Sakash.bagdia@arm.com            self.interrupts = X86LocalApic(clk_domain = self.apic_clk_domain,
2369544Sandreas.hansson@arm.com                                           pio_addr=0x2000000000000000)
2379544Sandreas.hansson@arm.com            _localApic = self.interrupts
2388863Snilay@cs.wisc.edu        elif buildEnv['TARGET_ISA'] == 'mips':
2398863Snilay@cs.wisc.edu            self.interrupts = MipsInterrupts()
2408863Snilay@cs.wisc.edu        elif buildEnv['TARGET_ISA'] == 'arm':
2418863Snilay@cs.wisc.edu            self.interrupts = ArmInterrupts()
2428863Snilay@cs.wisc.edu        elif buildEnv['TARGET_ISA'] == 'power':
2438863Snilay@cs.wisc.edu            self.interrupts = PowerInterrupts()
2448863Snilay@cs.wisc.edu        else:
2458863Snilay@cs.wisc.edu            print "Don't know what Interrupt Controller to use for ISA %s" % \
2468863Snilay@cs.wisc.edu                buildEnv['TARGET_ISA']
2478863Snilay@cs.wisc.edu            sys.exit(1)
2488863Snilay@cs.wisc.edu
2497876Sgblack@eecs.umich.edu    def connectCachedPorts(self, bus):
2507876Sgblack@eecs.umich.edu        for p in self._cached_ports:
2518839Sandreas.hansson@arm.com            exec('self.%s = bus.slave' % p)
2527404SAli.Saidi@ARM.com
2537876Sgblack@eecs.umich.edu    def connectUncachedPorts(self, bus):
2548839Sandreas.hansson@arm.com        for p in self._uncached_slave_ports:
2558839Sandreas.hansson@arm.com            exec('self.%s = bus.master' % p)
2568839Sandreas.hansson@arm.com        for p in self._uncached_master_ports:
2578839Sandreas.hansson@arm.com            exec('self.%s = bus.slave' % p)
2587876Sgblack@eecs.umich.edu
2597876Sgblack@eecs.umich.edu    def connectAllPorts(self, cached_bus, uncached_bus = None):
2607876Sgblack@eecs.umich.edu        self.connectCachedPorts(cached_bus)
2617876Sgblack@eecs.umich.edu        if not uncached_bus:
2627876Sgblack@eecs.umich.edu            uncached_bus = cached_bus
2637876Sgblack@eecs.umich.edu        self.connectUncachedPorts(uncached_bus)
2642998SN/A
2657868Sgblack@eecs.umich.edu    def addPrivateSplitL1Caches(self, ic, dc, iwc = None, dwc = None):
2662998SN/A        self.icache = ic
2672998SN/A        self.dcache = dc
2682998SN/A        self.icache_port = ic.cpu_side
2692998SN/A        self.dcache_port = dc.cpu_side
2707876Sgblack@eecs.umich.edu        self._cached_ports = ['icache.mem_side', 'dcache.mem_side']
2718796Sgblack@eecs.umich.edu        if buildEnv['TARGET_ISA'] in ['x86', 'arm']:
2728796Sgblack@eecs.umich.edu            if iwc and dwc:
2738796Sgblack@eecs.umich.edu                self.itb_walker_cache = iwc
2748796Sgblack@eecs.umich.edu                self.dtb_walker_cache = dwc
27510037SARM gem5 Developers                if buildEnv['TARGET_ISA'] in ['arm']:
27610037SARM gem5 Developers                    self.itb_walker_cache_bus = CoherentBus()
27710037SARM gem5 Developers                    self.dtb_walker_cache_bus = CoherentBus()
27810037SARM gem5 Developers                    self.itb_walker_cache_bus.master = iwc.cpu_side
27910037SARM gem5 Developers                    self.dtb_walker_cache_bus.master = dwc.cpu_side
28010037SARM gem5 Developers                    self.itb.walker.port = self.itb_walker_cache_bus.slave
28110037SARM gem5 Developers                    self.dtb.walker.port = self.dtb_walker_cache_bus.slave
28210037SARM gem5 Developers                    self.istage2_mmu.stage2_tlb.walker.port = self.itb_walker_cache_bus.slave
28310037SARM gem5 Developers                    self.dstage2_mmu.stage2_tlb.walker.port = self.dtb_walker_cache_bus.slave
28410037SARM gem5 Developers                else:
28510037SARM gem5 Developers                    self.itb.walker.port = iwc.cpu_side
28610037SARM gem5 Developers                    self.dtb.walker.port = dwc.cpu_side
2878796Sgblack@eecs.umich.edu                self._cached_ports += ["itb_walker_cache.mem_side", \
2888796Sgblack@eecs.umich.edu                                       "dtb_walker_cache.mem_side"]
2898796Sgblack@eecs.umich.edu            else:
2908796Sgblack@eecs.umich.edu                self._cached_ports += ["itb.walker.port", "dtb.walker.port"]
2918887Sgeoffrey.blake@arm.com
29210037SARM gem5 Developers                if buildEnv['TARGET_ISA'] in ['arm']:
29310037SARM gem5 Developers                    self._cached_ports += ["istage2_mmu.stage2_tlb.walker.port", \
29410037SARM gem5 Developers                                           "dstage2_mmu.stage2_tlb.walker.port"]
29510037SARM gem5 Developers
2968809Sgblack@eecs.umich.edu            # Checker doesn't need its own tlb caches because it does
2978809Sgblack@eecs.umich.edu            # functional accesses only
2988887Sgeoffrey.blake@arm.com            if self.checker != NULL:
2998809Sgblack@eecs.umich.edu                self._cached_ports += ["checker.itb.walker.port", \
3008809Sgblack@eecs.umich.edu                                       "checker.dtb.walker.port"]
30110037SARM gem5 Developers                if buildEnv['TARGET_ISA'] in ['arm']:
30210037SARM gem5 Developers                    self._cached_ports += ["checker.istage2_mmu.stage2_tlb.walker.port", \
30310037SARM gem5 Developers                                           "checker.dstage2_mmu.stage2_tlb.walker.port"]
3042998SN/A
3057868Sgblack@eecs.umich.edu    def addTwoLevelCacheHierarchy(self, ic, dc, l2c, iwc = None, dwc = None):
3067868Sgblack@eecs.umich.edu        self.addPrivateSplitL1Caches(ic, dc, iwc, dwc)
3079788Sakash.bagdia@arm.com        # Set a width of 32 bytes (256-bits), which is four times that
3089788Sakash.bagdia@arm.com        # of the default bus. The clock of the CPU is inherited by
3099788Sakash.bagdia@arm.com        # default.
3109788Sakash.bagdia@arm.com        self.toL2Bus = CoherentBus(width = 32)
3117876Sgblack@eecs.umich.edu        self.connectCachedPorts(self.toL2Bus)
3122998SN/A        self.l2cache = l2c
3138839Sandreas.hansson@arm.com        self.toL2Bus.master = self.l2cache.cpu_side
3147876Sgblack@eecs.umich.edu        self._cached_ports = ['l2cache.mem_side']
3158887Sgeoffrey.blake@arm.com
3169384SAndreas.Sandberg@arm.com    def createThreads(self):
3179384SAndreas.Sandberg@arm.com        self.isa = [ isa_class() for i in xrange(self.numThreads) ]
3189384SAndreas.Sandberg@arm.com        if self.checker != NULL:
3199384SAndreas.Sandberg@arm.com            self.checker.createThreads()
3209384SAndreas.Sandberg@arm.com
3218887Sgeoffrey.blake@arm.com    def addCheckerCpu(self):
3228887Sgeoffrey.blake@arm.com        pass
323