regop.isa revision 6441:801f1fc07a58
1// Copyright (c) 2007-2008 The Hewlett-Packard Development Company
2// All rights reserved.
3//
4// Redistribution and use of this software in source and binary forms,
5// with or without modification, are permitted provided that the
6// following conditions are met:
7//
8// The software must be used only for Non-Commercial Use which means any
9// use which is NOT directed to receiving any direct monetary
10// compensation for, or commercial advantage from such use.  Illustrative
11// examples of non-commercial use are academic research, personal study,
12// teaching, education and corporate research & development.
13// Illustrative examples of commercial use are distributing products for
14// commercial advantage and providing services using the software for
15// commercial advantage.
16//
17// If you wish to use this software or functionality therein that may be
18// covered by patents for commercial use, please contact:
19//     Director of Intellectual Property Licensing
20//     Office of Strategy and Technology
21//     Hewlett-Packard Company
22//     1501 Page Mill Road
23//     Palo Alto, California  94304
24//
25// Redistributions of source code must retain the above copyright notice,
26// this list of conditions and the following disclaimer.  Redistributions
27// in binary form must reproduce the above copyright notice, this list of
28// conditions and the following disclaimer in the documentation and/or
29// other materials provided with the distribution.  Neither the name of
30// the COPYRIGHT HOLDER(s), HEWLETT-PACKARD COMPANY, nor the names of its
31// contributors may be used to endorse or promote products derived from
32// this software without specific prior written permission.  No right of
33// sublicense is granted herewith.  Derivatives of the software and
34// output created using the software may be prepared, but only for
35// Non-Commercial Uses.  Derivatives of the software may be shared with
36// others provided: (i) the others agree to abide by the list of
37// conditions herein which includes the Non-Commercial Use restrictions;
38// and (ii) such Derivatives of the software include the above copyright
39// notice to acknowledge the contribution from this software where
40// applicable, this list of conditions and the disclaimer below.
41//
42// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
43// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
44// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
45// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
46// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
47// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
48// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
49// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
50// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
51// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
52// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
53//
54// Authors: Gabe Black
55
56//////////////////////////////////////////////////////////////////////////
57//
58// RegOp Microop templates
59//
60//////////////////////////////////////////////////////////////////////////
61
62def template MicroRegOpExecute {{
63        Fault %(class_name)s::execute(%(CPU_exec_context)s *xc,
64                Trace::InstRecord *traceData) const
65        {
66            Fault fault = NoFault;
67
68            DPRINTF(X86, "The data size is %d\n", dataSize);
69            %(op_decl)s;
70            %(op_rd)s;
71
72            if(%(cond_check)s)
73            {
74                %(code)s;
75                %(flag_code)s;
76            }
77            else
78            {
79                %(else_code)s;
80            }
81
82            //Write the resulting state to the execution context
83            if(fault == NoFault)
84            {
85                %(op_wb)s;
86            }
87            return fault;
88        }
89}};
90
91def template MicroRegOpImmExecute {{
92        Fault %(class_name)s::execute(%(CPU_exec_context)s *xc,
93                Trace::InstRecord *traceData) const
94        {
95            Fault fault = NoFault;
96
97            %(op_decl)s;
98            %(op_rd)s;
99
100            if(%(cond_check)s)
101            {
102                %(code)s;
103                %(flag_code)s;
104            }
105            else
106            {
107                %(else_code)s;
108            }
109
110            //Write the resulting state to the execution context
111            if(fault == NoFault)
112            {
113                %(op_wb)s;
114            }
115            return fault;
116        }
117}};
118
119def template MicroRegOpDeclare {{
120    class %(class_name)s : public %(base_class)s
121    {
122      protected:
123        void buildMe();
124
125      public:
126        %(class_name)s(ExtMachInst _machInst,
127                const char * instMnem,
128                bool isMicro, bool isDelayed, bool isFirst, bool isLast,
129                InstRegIndex _src1, InstRegIndex _src2, InstRegIndex _dest,
130                uint8_t _dataSize, uint16_t _ext);
131
132        %(class_name)s(ExtMachInst _machInst,
133                const char * instMnem,
134                InstRegIndex _src1, InstRegIndex _src2, InstRegIndex _dest,
135                uint8_t _dataSize, uint16_t _ext);
136
137        %(BasicExecDeclare)s
138    };
139}};
140
141def template MicroRegOpImmDeclare {{
142
143    class %(class_name)s : public %(base_class)s
144    {
145      protected:
146        void buildMe();
147
148      public:
149        %(class_name)s(ExtMachInst _machInst,
150                const char * instMnem,
151                bool isMicro, bool isDelayed, bool isFirst, bool isLast,
152                InstRegIndex _src1, uint16_t _imm8, InstRegIndex _dest,
153                uint8_t _dataSize, uint16_t _ext);
154
155        %(class_name)s(ExtMachInst _machInst,
156                const char * instMnem,
157                InstRegIndex _src1, uint16_t _imm8, InstRegIndex _dest,
158                uint8_t _dataSize, uint16_t _ext);
159
160        %(BasicExecDeclare)s
161    };
162}};
163
164def template MicroRegOpConstructor {{
165
166    inline void %(class_name)s::buildMe()
167    {
168        %(constructor)s;
169    }
170
171    inline %(class_name)s::%(class_name)s(
172            ExtMachInst machInst, const char * instMnem,
173            InstRegIndex _src1, InstRegIndex _src2, InstRegIndex _dest,
174            uint8_t _dataSize, uint16_t _ext) :
175        %(base_class)s(machInst, "%(mnemonic)s", instMnem,
176                false, false, false, false,
177                _src1, _src2, _dest, _dataSize, _ext,
178                %(op_class)s)
179    {
180        buildMe();
181    }
182
183    inline %(class_name)s::%(class_name)s(
184            ExtMachInst machInst, const char * instMnem,
185            bool isMicro, bool isDelayed, bool isFirst, bool isLast,
186            InstRegIndex _src1, InstRegIndex _src2, InstRegIndex _dest,
187            uint8_t _dataSize, uint16_t _ext) :
188        %(base_class)s(machInst, "%(mnemonic)s", instMnem,
189                isMicro, isDelayed, isFirst, isLast,
190                _src1, _src2, _dest, _dataSize, _ext,
191                %(op_class)s)
192    {
193        buildMe();
194    }
195}};
196
197def template MicroRegOpImmConstructor {{
198
199    inline void %(class_name)s::buildMe()
200    {
201        %(constructor)s;
202    }
203
204    inline %(class_name)s::%(class_name)s(
205            ExtMachInst machInst, const char * instMnem,
206            InstRegIndex _src1, uint16_t _imm8, InstRegIndex _dest,
207            uint8_t _dataSize, uint16_t _ext) :
208        %(base_class)s(machInst, "%(mnemonic)s", instMnem,
209                false, false, false, false,
210                _src1, _imm8, _dest, _dataSize, _ext,
211                %(op_class)s)
212    {
213        buildMe();
214    }
215
216    inline %(class_name)s::%(class_name)s(
217            ExtMachInst machInst, const char * instMnem,
218            bool isMicro, bool isDelayed, bool isFirst, bool isLast,
219            InstRegIndex _src1, uint16_t _imm8, InstRegIndex _dest,
220            uint8_t _dataSize, uint16_t _ext) :
221        %(base_class)s(machInst, "%(mnemonic)s", instMnem,
222                isMicro, isDelayed, isFirst, isLast,
223                _src1, _imm8, _dest, _dataSize, _ext,
224                %(op_class)s)
225    {
226        buildMe();
227    }
228}};
229
230output header {{
231    void
232    divide(uint64_t dividend, uint64_t divisor,
233            uint64_t &quotient, uint64_t &remainder);
234
235    enum SegmentSelectorCheck {
236      SegNoCheck, SegCSCheck, SegCallGateCheck, SegIntGateCheck,
237      SegSoftIntGateCheck, SegSSCheck, SegIretCheck, SegIntCSCheck,
238      SegTRCheck, SegTSSCheck, SegInGDTCheck, SegLDTCheck
239    };
240
241    enum LongModeDescriptorType {
242        LDT64 = 2,
243        AvailableTSS64 = 9,
244        BusyTSS64 = 0xb,
245        CallGate64 = 0xc,
246        IntGate64 = 0xe,
247        TrapGate64 = 0xf
248    };
249}};
250
251output decoder {{
252    void
253    divide(uint64_t dividend, uint64_t divisor,
254            uint64_t &quotient, uint64_t &remainder)
255    {
256        //Check for divide by zero.
257        if (divisor == 0)
258            panic("Divide by zero!\\n");
259        //If the divisor is bigger than the dividend, don't do anything.
260        if (divisor <= dividend) {
261            //Shift the divisor so it's msb lines up with the dividend.
262            int dividendMsb = findMsbSet(dividend);
263            int divisorMsb = findMsbSet(divisor);
264            int shift = dividendMsb - divisorMsb;
265            divisor <<= shift;
266            //Compute what we'll add to the quotient if the divisor isn't
267            //now larger than the dividend.
268            uint64_t quotientBit = 1;
269            quotientBit <<= shift;
270            //If we need to step back a bit (no pun intended) because the
271            //divisor got too to large, do that here. This is the "or two"
272            //part of one or two bit division.
273            if (divisor > dividend) {
274                quotientBit >>= 1;
275                divisor >>= 1;
276            }
277            //Decrement the remainder and increment the quotient.
278            quotient += quotientBit;
279            remainder -= divisor;
280        }
281    }
282}};
283
284let {{
285    # Make these empty strings so that concatenating onto
286    # them will always work.
287    header_output = ""
288    decoder_output = ""
289    exec_output = ""
290
291    immTemplates = (
292            MicroRegOpImmDeclare,
293            MicroRegOpImmConstructor,
294            MicroRegOpImmExecute)
295
296    regTemplates = (
297            MicroRegOpDeclare,
298            MicroRegOpConstructor,
299            MicroRegOpExecute)
300
301    class RegOpMeta(type):
302        def buildCppClasses(self, name, Name, suffix, \
303                code, flag_code, cond_check, else_code):
304
305            # Globals to stick the output in
306            global header_output
307            global decoder_output
308            global exec_output
309
310            # Stick all the code together so it can be searched at once
311            allCode = "|".join((code, flag_code, cond_check, else_code))
312
313            # If op2 is used anywhere, make register and immediate versions
314            # of this code.
315            matcher = re.compile("(?<!\\w)(?P<prefix>s?)op2(?P<typeQual>\\.\\w+)?")
316            match = matcher.search(allCode)
317            if match:
318                typeQual = ""
319                if match.group("typeQual"):
320                    typeQual = match.group("typeQual")
321                src2_name = "%spsrc2%s" % (match.group("prefix"), typeQual)
322                self.buildCppClasses(name, Name, suffix,
323                        matcher.sub(src2_name, code),
324                        matcher.sub(src2_name, flag_code),
325                        matcher.sub(src2_name, cond_check),
326                        matcher.sub(src2_name, else_code))
327                self.buildCppClasses(name + "i", Name, suffix + "Imm",
328                        matcher.sub("imm8", code),
329                        matcher.sub("imm8", flag_code),
330                        matcher.sub("imm8", cond_check),
331                        matcher.sub("imm8", else_code))
332                return
333
334            # If there's something optional to do with flags, generate
335            # a version without it and fix up this version to use it.
336            if flag_code != "" or cond_check != "true":
337                self.buildCppClasses(name, Name, suffix,
338                        code, "", "true", else_code)
339                suffix = "Flags" + suffix
340
341            # If psrc1 or psrc2 is used, we need to actually insert code to
342            # compute it.
343            matcher = re.compile("(?<!\w)psrc1(?!\w)")
344            if matcher.search(allCode):
345                code = "uint64_t psrc1 = pick(SrcReg1, 0, dataSize);" + code
346            matcher = re.compile("(?<!\w)psrc2(?!\w)")
347            if matcher.search(allCode):
348                code = "uint64_t psrc2 = pick(SrcReg2, 1, dataSize);" + code
349            # Also make available versions which do sign extension
350            matcher = re.compile("(?<!\w)spsrc1(?!\w)")
351            if matcher.search(allCode):
352                code = "int64_t spsrc1 = signedPick(SrcReg1, 0, dataSize);" + code
353            matcher = re.compile("(?<!\w)spsrc2(?!\w)")
354            if matcher.search(allCode):
355                code = "int64_t spsrc2 = signedPick(SrcReg2, 1, dataSize);" + code
356
357            base = "X86ISA::RegOp"
358
359            # If imm8 shows up in the code, use the immediate templates, if
360            # not, hopefully the register ones will be correct.
361            templates = regTemplates
362            matcher = re.compile("(?<!\w)imm8(?!\w)")
363            if matcher.search(allCode):
364                base += "Imm"
365                templates = immTemplates
366
367            # Get everything ready for the substitution
368            iop = InstObjParams(name, Name + suffix, base,
369                    {"code" : code,
370                     "flag_code" : flag_code,
371                     "cond_check" : cond_check,
372                     "else_code" : else_code})
373
374            # Generate the actual code (finally!)
375            header_output += templates[0].subst(iop)
376            decoder_output += templates[1].subst(iop)
377            exec_output += templates[2].subst(iop)
378
379
380        def __new__(mcls, Name, bases, dict):
381            abstract = False
382            name = Name.lower()
383            if "abstract" in dict:
384                abstract = dict['abstract']
385                del dict['abstract']
386
387            cls = super(RegOpMeta, mcls).__new__(mcls, Name, bases, dict)
388            if not abstract:
389                cls.className = Name
390                cls.base_mnemonic = name
391                code = cls.code
392                flag_code = cls.flag_code
393                cond_check = cls.cond_check
394                else_code = cls.else_code
395
396                # Set up the C++ classes
397                mcls.buildCppClasses(cls, name, Name, "",
398                        code, flag_code, cond_check, else_code)
399
400                # Hook into the microassembler dict
401                global microopClasses
402                microopClasses[name] = cls
403
404                allCode = "|".join((code, flag_code, cond_check, else_code))
405
406                # If op2 is used anywhere, make register and immediate versions
407                # of this code.
408                matcher = re.compile("op2(?P<typeQual>\\.\\w+)?")
409                if matcher.search(allCode):
410                    microopClasses[name + 'i'] = cls
411            return cls
412
413
414    class RegOp(X86Microop):
415        __metaclass__ = RegOpMeta
416        # This class itself doesn't act as a microop
417        abstract = True
418
419        # Default template parameter values
420        flag_code = ""
421        cond_check = "true"
422        else_code = ";"
423
424        def __init__(self, dest, src1, op2, flags = None, dataSize = "env.dataSize"):
425            self.dest = dest
426            self.src1 = src1
427            self.op2 = op2
428            self.flags = flags
429            self.dataSize = dataSize
430            if flags is None:
431                self.ext = 0
432            else:
433                if not isinstance(flags, (list, tuple)):
434                    raise Exception, "flags must be a list or tuple of flags"
435                self.ext = " | ".join(flags)
436                self.className += "Flags"
437
438        def getAllocator(self, *microFlags):
439            className = self.className
440            if self.mnemonic == self.base_mnemonic + 'i':
441                className += "Imm"
442            allocator = '''new %(class_name)s(machInst, macrocodeBlock
443                    %(flags)s, %(src1)s, %(op2)s, %(dest)s,
444                    %(dataSize)s, %(ext)s)''' % {
445                "class_name" : className,
446                "flags" : self.microFlagsText(microFlags),
447                "src1" : self.src1, "op2" : self.op2,
448                "dest" : self.dest,
449                "dataSize" : self.dataSize,
450                "ext" : self.ext}
451            return allocator
452
453    class LogicRegOp(RegOp):
454        abstract = True
455        flag_code = '''
456            //Don't have genFlags handle the OF or CF bits
457            uint64_t mask = CFBit | ECFBit | OFBit;
458            ccFlagBits = genFlags(ccFlagBits, ext & ~mask, DestReg, psrc1, op2);
459            //If a logic microop wants to set these, it wants to set them to 0.
460            ccFlagBits &= ~(CFBit & ext);
461            ccFlagBits &= ~(ECFBit & ext);
462            ccFlagBits &= ~(OFBit & ext);
463        '''
464
465    class FlagRegOp(RegOp):
466        abstract = True
467        flag_code = \
468            "ccFlagBits = genFlags(ccFlagBits, ext, DestReg, psrc1, op2);"
469
470    class SubRegOp(RegOp):
471        abstract = True
472        flag_code = \
473            "ccFlagBits = genFlags(ccFlagBits, ext, DestReg, psrc1, ~op2, true);"
474
475    class CondRegOp(RegOp):
476        abstract = True
477        cond_check = "checkCondition(ccFlagBits, ext)"
478
479    class RdRegOp(RegOp):
480        abstract = True
481        def __init__(self, dest, src1=None, dataSize="env.dataSize"):
482            if not src1:
483                src1 = dest
484            super(RdRegOp, self).__init__(dest, src1, \
485                    "InstRegIndex(NUM_INTREGS)", None, dataSize)
486
487    class WrRegOp(RegOp):
488        abstract = True
489        def __init__(self, src1, src2, flags=None, dataSize="env.dataSize"):
490            super(WrRegOp, self).__init__("InstRegIndex(NUM_INTREGS)", \
491                    src1, src2, flags, dataSize)
492
493    class Add(FlagRegOp):
494        code = 'DestReg = merge(DestReg, psrc1 + op2, dataSize);'
495
496    class Or(LogicRegOp):
497        code = 'DestReg = merge(DestReg, psrc1 | op2, dataSize);'
498
499    class Adc(FlagRegOp):
500        code = '''
501            CCFlagBits flags = ccFlagBits;
502            DestReg = merge(DestReg, psrc1 + op2 + flags.cf, dataSize);
503            '''
504
505    class Sbb(SubRegOp):
506        code = '''
507            CCFlagBits flags = ccFlagBits;
508            DestReg = merge(DestReg, psrc1 - op2 - flags.cf, dataSize);
509            '''
510
511    class And(LogicRegOp):
512        code = 'DestReg = merge(DestReg, psrc1 & op2, dataSize)'
513
514    class Sub(SubRegOp):
515        code = 'DestReg = merge(DestReg, psrc1 - op2, dataSize)'
516
517    class Xor(LogicRegOp):
518        code = 'DestReg = merge(DestReg, psrc1 ^ op2, dataSize)'
519
520    class Mul1s(WrRegOp):
521        code = '''
522            ProdLow = psrc1 * op2;
523            int halfSize = (dataSize * 8) / 2;
524            uint64_t shifter = (1ULL << halfSize);
525            uint64_t hiResult;
526            uint64_t psrc1_h = psrc1 / shifter;
527            uint64_t psrc1_l = psrc1 & mask(halfSize);
528            uint64_t psrc2_h = op2 / shifter;
529            uint64_t psrc2_l = op2 & mask(halfSize);
530            hiResult = ((psrc1_l * psrc2_h + psrc1_h * psrc2_l +
531                        ((psrc1_l * psrc2_l) / shifter)) /shifter) +
532                       psrc1_h * psrc2_h;
533            if (spsrc1 < 0)
534                hiResult -= op2;
535            int64_t bigSop2 = sop2;
536            if (bigSop2 < 0)
537                hiResult -= psrc1;
538            ProdHi = hiResult;
539            '''
540
541    class Mul1u(WrRegOp):
542        code = '''
543            ProdLow = psrc1 * op2;
544            int halfSize = (dataSize * 8) / 2;
545            uint64_t shifter = (1ULL << halfSize);
546            uint64_t psrc1_h = psrc1 / shifter;
547            uint64_t psrc1_l = psrc1 & mask(halfSize);
548            uint64_t psrc2_h = op2 / shifter;
549            uint64_t psrc2_l = op2 & mask(halfSize);
550            ProdHi = ((psrc1_l * psrc2_h + psrc1_h * psrc2_l +
551                      ((psrc1_l * psrc2_l) / shifter)) / shifter) +
552                     psrc1_h * psrc2_h;
553            '''
554
555    class Mulel(RdRegOp):
556        code = 'DestReg = merge(SrcReg1, ProdLow, dataSize);'
557
558    class Muleh(RdRegOp):
559        def __init__(self, dest, src1=None, flags=None, dataSize="env.dataSize"):
560            if not src1:
561                src1 = dest
562            super(RdRegOp, self).__init__(dest, src1, \
563                    "InstRegIndex(NUM_INTREGS)", flags, dataSize)
564        code = 'DestReg = merge(SrcReg1, ProdHi, dataSize);'
565        flag_code = '''
566            if (ProdHi)
567                ccFlagBits = ccFlagBits | (ext & (CFBit | OFBit | ECFBit));
568            else
569                ccFlagBits = ccFlagBits & ~(ext & (CFBit | OFBit | ECFBit));
570        '''
571
572    # One or two bit divide
573    class Div1(WrRegOp):
574        code = '''
575            //These are temporaries so that modifying them later won't make
576            //the ISA parser think they're also sources.
577            uint64_t quotient = 0;
578            uint64_t remainder = psrc1;
579            //Similarly, this is a temporary so changing it doesn't make it
580            //a source.
581            uint64_t divisor = op2;
582            //This is a temporary just for consistency and clarity.
583            uint64_t dividend = remainder;
584            //Do the division.
585            divide(dividend, divisor, quotient, remainder);
586            //Record the final results.
587            Remainder = remainder;
588            Quotient = quotient;
589            Divisor = divisor;
590            '''
591
592    # Step divide
593    class Div2(RegOp):
594        code = '''
595            uint64_t dividend = Remainder;
596            uint64_t divisor = Divisor;
597            uint64_t quotient = Quotient;
598            uint64_t remainder = dividend;
599            int remaining = op2;
600            //If we overshot, do nothing. This lets us unrool division loops a
601            //little.
602            if (remaining) {
603                //Shift in bits from the low order portion of the dividend
604                while(dividend < divisor && remaining) {
605                    dividend = (dividend << 1) | bits(SrcReg1, remaining - 1);
606                    quotient <<= 1;
607                    remaining--;
608                }
609                remainder = dividend;
610                //Do the division.
611                divide(dividend, divisor, quotient, remainder);
612            }
613            //Keep track of how many bits there are still to pull in.
614            DestReg = merge(DestReg, remaining, dataSize);
615            //Record the final results
616            Remainder = remainder;
617            Quotient = quotient;
618        '''
619        flag_code = '''
620            if (DestReg == 0)
621                ccFlagBits = ccFlagBits | (ext & EZFBit);
622            else
623                ccFlagBits = ccFlagBits & ~(ext & EZFBit);
624        '''
625
626    class Divq(RdRegOp):
627        code = 'DestReg = merge(SrcReg1, Quotient, dataSize);'
628
629    class Divr(RdRegOp):
630        code = 'DestReg = merge(SrcReg1, Remainder, dataSize);'
631
632    class Mov(CondRegOp):
633        code = 'DestReg = merge(SrcReg1, op2, dataSize)'
634        else_code = 'DestReg=DestReg;'
635
636    # Shift instructions
637
638    class Sll(RegOp):
639        code = '''
640            uint8_t shiftAmt = (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
641            DestReg = merge(DestReg, psrc1 << shiftAmt, dataSize);
642            '''
643        flag_code = '''
644            // If the shift amount is zero, no flags should be modified.
645            if (shiftAmt) {
646                //Zero out any flags we might modify. This way we only have to
647                //worry about setting them.
648                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
649                int CFBits = 0;
650                //Figure out if we -would- set the CF bits if requested.
651                if (shiftAmt <= dataSize * 8 &&
652                        bits(SrcReg1, dataSize * 8 - shiftAmt)) {
653                    CFBits = 1;
654                }
655                //If some combination of the CF bits need to be set, set them.
656                if ((ext & (CFBit | ECFBit)) && CFBits)
657                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
658                //Figure out what the OF bit should be.
659                if ((ext & OFBit) && (CFBits ^ bits(DestReg, dataSize * 8 - 1)))
660                    ccFlagBits = ccFlagBits | OFBit;
661                //Use the regular mechanisms to calculate the other flags.
662                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
663                        DestReg, psrc1, op2);
664            }
665        '''
666
667    class Srl(RegOp):
668        code = '''
669            uint8_t shiftAmt = (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
670            // Because what happens to the bits shift -in- on a right shift
671            // is not defined in the C/C++ standard, we have to mask them out
672            // to be sure they're zero.
673            uint64_t logicalMask = mask(dataSize * 8 - shiftAmt);
674            DestReg = merge(DestReg, (psrc1 >> shiftAmt) & logicalMask, dataSize);
675            '''
676        flag_code = '''
677            // If the shift amount is zero, no flags should be modified.
678            if (shiftAmt) {
679                //Zero out any flags we might modify. This way we only have to
680                //worry about setting them.
681                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
682                //If some combination of the CF bits need to be set, set them.
683                if ((ext & (CFBit | ECFBit)) && bits(SrcReg1, shiftAmt - 1))
684                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
685                //Figure out what the OF bit should be.
686                if ((ext & OFBit) && bits(SrcReg1, dataSize * 8 - 1))
687                    ccFlagBits = ccFlagBits | OFBit;
688                //Use the regular mechanisms to calculate the other flags.
689                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
690                        DestReg, psrc1, op2);
691            }
692        '''
693
694    class Sra(RegOp):
695        code = '''
696            uint8_t shiftAmt = (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
697            // Because what happens to the bits shift -in- on a right shift
698            // is not defined in the C/C++ standard, we have to sign extend
699            // them manually to be sure.
700            uint64_t arithMask =
701                -bits(psrc1, dataSize * 8 - 1) << (dataSize * 8 - shiftAmt);
702            DestReg = merge(DestReg, (psrc1 >> shiftAmt) | arithMask, dataSize);
703            '''
704        flag_code = '''
705            // If the shift amount is zero, no flags should be modified.
706            if (shiftAmt) {
707                //Zero out any flags we might modify. This way we only have to
708                //worry about setting them.
709                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
710                //If some combination of the CF bits need to be set, set them.
711                if ((ext & (CFBit | ECFBit)) && bits(SrcReg1, shiftAmt - 1))
712                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
713                //Use the regular mechanisms to calculate the other flags.
714                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
715                        DestReg, psrc1, op2);
716            }
717        '''
718
719    class Ror(RegOp):
720        code = '''
721            uint8_t shiftAmt =
722                (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
723            if(shiftAmt)
724            {
725                uint64_t top = psrc1 << (dataSize * 8 - shiftAmt);
726                uint64_t bottom = bits(psrc1, dataSize * 8, shiftAmt);
727                DestReg = merge(DestReg, top | bottom, dataSize);
728            }
729            else
730                DestReg = DestReg;
731            '''
732        flag_code = '''
733            // If the shift amount is zero, no flags should be modified.
734            if (shiftAmt) {
735                //Zero out any flags we might modify. This way we only have to
736                //worry about setting them.
737                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
738                //Find the most and second most significant bits of the result.
739                int msb = bits(DestReg, dataSize * 8 - 1);
740                int smsb = bits(DestReg, dataSize * 8 - 2);
741                //If some combination of the CF bits need to be set, set them.
742                if ((ext & (CFBit | ECFBit)) && msb)
743                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
744                //Figure out what the OF bit should be.
745                if ((ext & OFBit) && (msb ^ smsb))
746                    ccFlagBits = ccFlagBits | OFBit;
747                //Use the regular mechanisms to calculate the other flags.
748                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
749                        DestReg, psrc1, op2);
750            }
751        '''
752
753    class Rcr(RegOp):
754        code = '''
755            uint8_t shiftAmt =
756                (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
757            if(shiftAmt)
758            {
759                CCFlagBits flags = ccFlagBits;
760                uint64_t top = flags.cf << (dataSize * 8 - shiftAmt);
761                if(shiftAmt > 1)
762                    top |= psrc1 << (dataSize * 8 - shiftAmt - 1);
763                uint64_t bottom = bits(psrc1, dataSize * 8, shiftAmt);
764                DestReg = merge(DestReg, top | bottom, dataSize);
765            }
766            else
767                DestReg = DestReg;
768            '''
769        flag_code = '''
770            // If the shift amount is zero, no flags should be modified.
771            if (shiftAmt) {
772                //Zero out any flags we might modify. This way we only have to
773                //worry about setting them.
774                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
775                //Figure out what the OF bit should be.
776                if ((ext & OFBit) && ((ccFlagBits & CFBit) ^
777                                      bits(SrcReg1, dataSize * 8 - 1)))
778                    ccFlagBits = ccFlagBits | OFBit;
779                //If some combination of the CF bits need to be set, set them.
780                if ((ext & (CFBit | ECFBit)) && bits(SrcReg1, shiftAmt - 1))
781                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
782                //Use the regular mechanisms to calculate the other flags.
783                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
784                        DestReg, psrc1, op2);
785            }
786        '''
787
788    class Rol(RegOp):
789        code = '''
790            uint8_t shiftAmt =
791                (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
792            if(shiftAmt)
793            {
794                uint64_t top = psrc1 << shiftAmt;
795                uint64_t bottom =
796                    bits(psrc1, dataSize * 8 - 1, dataSize * 8 - shiftAmt);
797                DestReg = merge(DestReg, top | bottom, dataSize);
798            }
799            else
800                DestReg = DestReg;
801            '''
802        flag_code = '''
803            // If the shift amount is zero, no flags should be modified.
804            if (shiftAmt) {
805                //Zero out any flags we might modify. This way we only have to
806                //worry about setting them.
807                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
808                //The CF bits, if set, would be set to the lsb of the result.
809                int lsb = DestReg & 0x1;
810                int msb = bits(DestReg, dataSize * 8 - 1);
811                //If some combination of the CF bits need to be set, set them.
812                if ((ext & (CFBit | ECFBit)) && lsb)
813                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
814                //Figure out what the OF bit should be.
815                if ((ext & OFBit) && (msb ^ lsb))
816                    ccFlagBits = ccFlagBits | OFBit;
817                //Use the regular mechanisms to calculate the other flags.
818                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
819                        DestReg, psrc1, op2);
820            }
821        '''
822
823    class Rcl(RegOp):
824        code = '''
825            uint8_t shiftAmt =
826                (op2 & ((dataSize == 8) ? mask(6) : mask(5)));
827            if(shiftAmt)
828            {
829                CCFlagBits flags = ccFlagBits;
830                uint64_t top = psrc1 << shiftAmt;
831                uint64_t bottom = flags.cf << (shiftAmt - 1);
832                if(shiftAmt > 1)
833                    bottom |=
834                        bits(psrc1, dataSize * 8 - 1,
835                                   dataSize * 8 - shiftAmt + 1);
836                DestReg = merge(DestReg, top | bottom, dataSize);
837            }
838            else
839                DestReg = DestReg;
840            '''
841        flag_code = '''
842            // If the shift amount is zero, no flags should be modified.
843            if (shiftAmt) {
844                //Zero out any flags we might modify. This way we only have to
845                //worry about setting them.
846                ccFlagBits = ccFlagBits & ~(ext & (CFBit | ECFBit | OFBit));
847                int msb = bits(DestReg, dataSize * 8 - 1);
848                int CFBits = bits(SrcReg1, dataSize * 8 - shiftAmt);
849                //If some combination of the CF bits need to be set, set them.
850                if ((ext & (CFBit | ECFBit)) && CFBits)
851                    ccFlagBits = ccFlagBits | (ext & (CFBit | ECFBit));
852                //Figure out what the OF bit should be.
853                if ((ext & OFBit) && (msb ^ CFBits))
854                    ccFlagBits = ccFlagBits | OFBit;
855                //Use the regular mechanisms to calculate the other flags.
856                ccFlagBits = genFlags(ccFlagBits, ext & ~(CFBit | ECFBit | OFBit),
857                        DestReg, psrc1, op2);
858            }
859        '''
860
861    class Wrip(WrRegOp, CondRegOp):
862        code = 'RIP = psrc1 + sop2 + CSBase'
863        else_code="RIP = RIP;"
864
865    class Wruflags(WrRegOp):
866        code = 'ccFlagBits = psrc1 ^ op2'
867
868    class Wrflags(WrRegOp):
869        code = '''
870            MiscReg newFlags = psrc1 ^ op2;
871            MiscReg userFlagMask = 0xDD5;
872            // Get only the user flags
873            ccFlagBits = newFlags & userFlagMask;
874            // Get everything else
875            nccFlagBits = newFlags & ~userFlagMask;
876        '''
877
878    class Rdip(RdRegOp):
879        code = 'DestReg = RIP - CSBase'
880
881    class Ruflags(RdRegOp):
882        code = 'DestReg = ccFlagBits'
883
884    class Rflags(RdRegOp):
885        code = 'DestReg = ccFlagBits | nccFlagBits'
886
887    class Ruflag(RegOp):
888        code = '''
889            int flag = bits(ccFlagBits, imm8);
890            DestReg = merge(DestReg, flag, dataSize);
891            ccFlagBits = (flag == 0) ? (ccFlagBits | EZFBit) :
892                                       (ccFlagBits & ~EZFBit);
893            '''
894        def __init__(self, dest, imm, flags=None, \
895                dataSize="env.dataSize"):
896            super(Ruflag, self).__init__(dest, \
897                    "InstRegIndex(NUM_INTREGS)", imm, flags, dataSize)
898
899    class Rflag(RegOp):
900        code = '''
901            MiscReg flagMask = 0x3F7FDD5;
902            MiscReg flags = (nccFlagBits | ccFlagBits) & flagMask;
903            int flag = bits(flags, imm8);
904            DestReg = merge(DestReg, flag, dataSize);
905            ccFlagBits = (flag == 0) ? (ccFlagBits | EZFBit) :
906                                       (ccFlagBits & ~EZFBit);
907            '''
908        def __init__(self, dest, imm, flags=None, \
909                dataSize="env.dataSize"):
910            super(Rflag, self).__init__(dest, \
911                    "InstRegIndex(NUM_INTREGS)", imm, flags, dataSize)
912
913    class Sext(RegOp):
914        code = '''
915            IntReg val = psrc1;
916            // Mask the bit position so that it wraps.
917            int bitPos = op2 & (dataSize * 8 - 1);
918            int sign_bit = bits(val, bitPos, bitPos);
919            uint64_t maskVal = mask(bitPos+1);
920            val = sign_bit ? (val | ~maskVal) : (val & maskVal);
921            DestReg = merge(DestReg, val, dataSize);
922            '''
923        flag_code = '''
924            if (!sign_bit)
925                ccFlagBits = ccFlagBits &
926                    ~(ext & (CFBit | ECFBit | ZFBit | EZFBit));
927            else
928                ccFlagBits = ccFlagBits |
929                    (ext & (CFBit | ECFBit | ZFBit | EZFBit));
930            '''
931
932    class Zext(RegOp):
933        code = 'DestReg = merge(DestReg, bits(psrc1, op2, 0), dataSize);'
934
935    class Rddr(RegOp):
936        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
937            super(Rddr, self).__init__(dest, \
938                    src1, "InstRegIndex(NUM_INTREGS)", flags, dataSize)
939        code = '''
940            CR4 cr4 = CR4Op;
941            DR7 dr7 = DR7Op;
942            if ((cr4.de == 1 && (src1 == 4 || src1 == 5)) || src1 >= 8) {
943                fault = new InvalidOpcode();
944            } else if (dr7.gd) {
945                fault = new DebugException();
946            } else {
947                DestReg = merge(DestReg, DebugSrc1, dataSize);
948            }
949        '''
950
951    class Wrdr(RegOp):
952        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
953            super(Wrdr, self).__init__(dest, \
954                    src1, "InstRegIndex(NUM_INTREGS)", flags, dataSize)
955        code = '''
956            CR4 cr4 = CR4Op;
957            DR7 dr7 = DR7Op;
958            if ((cr4.de == 1 && (dest == 4 || dest == 5)) || dest >= 8) {
959                fault = new InvalidOpcode();
960            } else if ((dest == 6 || dest == 7) && bits(psrc1, 63, 32) &&
961                    machInst.mode.mode == LongMode) {
962                fault = new GeneralProtection(0);
963            } else if (dr7.gd) {
964                fault = new DebugException();
965            } else {
966                DebugDest = psrc1;
967            }
968        '''
969
970    class Rdcr(RegOp):
971        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
972            super(Rdcr, self).__init__(dest, \
973                    src1, "InstRegIndex(NUM_INTREGS)", flags, dataSize)
974        code = '''
975            if (src1 == 1 || (src1 > 4 && src1 < 8) || (src1 > 8)) {
976                fault = new InvalidOpcode();
977            } else {
978                DestReg = merge(DestReg, ControlSrc1, dataSize);
979            }
980        '''
981
982    class Wrcr(RegOp):
983        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
984            super(Wrcr, self).__init__(dest, \
985                    src1, "InstRegIndex(NUM_INTREGS)", flags, dataSize)
986        code = '''
987            if (dest == 1 || (dest > 4 && dest < 8) || (dest > 8)) {
988                fault = new InvalidOpcode();
989            } else {
990                // There are *s in the line below so it doesn't confuse the
991                // parser. They may be unnecessary.
992                //Mis*cReg old*Val = pick(Cont*rolDest, 0, dat*aSize);
993                MiscReg newVal = psrc1;
994
995                // Check for any modifications that would cause a fault.
996                switch(dest) {
997                  case 0:
998                    {
999                        Efer efer = EferOp;
1000                        CR0 cr0 = newVal;
1001                        CR4 oldCr4 = CR4Op;
1002                        if (bits(newVal, 63, 32) ||
1003                                (!cr0.pe && cr0.pg) ||
1004                                (!cr0.cd && cr0.nw) ||
1005                                (cr0.pg && efer.lme && !oldCr4.pae))
1006                            fault = new GeneralProtection(0);
1007                    }
1008                    break;
1009                  case 2:
1010                    break;
1011                  case 3:
1012                    break;
1013                  case 4:
1014                    {
1015                        CR4 cr4 = newVal;
1016                        // PAE can't be disabled in long mode.
1017                        if (bits(newVal, 63, 11) ||
1018                                (machInst.mode.mode == LongMode && !cr4.pae))
1019                            fault = new GeneralProtection(0);
1020                    }
1021                    break;
1022                  case 8:
1023                    {
1024                        if (bits(newVal, 63, 4))
1025                            fault = new GeneralProtection(0);
1026                    }
1027                  default:
1028                    panic("Unrecognized control register %d.\\n", dest);
1029                }
1030                ControlDest = newVal;
1031            }
1032            '''
1033
1034    # Microops for manipulating segmentation registers
1035    class SegOp(CondRegOp):
1036        abstract = True
1037        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
1038            super(SegOp, self).__init__(dest, \
1039                    src1, "InstRegIndex(NUM_INTREGS)", flags, dataSize)
1040
1041    class Wrbase(SegOp):
1042        code = '''
1043            SegBaseDest = psrc1;
1044        '''
1045
1046    class Wrlimit(SegOp):
1047        code = '''
1048            SegLimitDest = psrc1;
1049        '''
1050
1051    class Wrsel(SegOp):
1052        code = '''
1053            SegSelDest = psrc1;
1054        '''
1055
1056    class WrAttr(SegOp):
1057        code = '''
1058            SegAttrDest = psrc1;
1059        '''
1060
1061    class Rdbase(SegOp):
1062        code = '''
1063            DestReg = merge(DestReg, SegBaseSrc1, dataSize);
1064        '''
1065
1066    class Rdlimit(SegOp):
1067        code = '''
1068            DestReg = merge(DestReg, SegLimitSrc1, dataSize);
1069        '''
1070
1071    class RdAttr(SegOp):
1072        code = '''
1073            DestReg = merge(DestReg, SegAttrSrc1, dataSize);
1074        '''
1075
1076    class Rdsel(SegOp):
1077        code = '''
1078            DestReg = merge(DestReg, SegSelSrc1, dataSize);
1079        '''
1080
1081    class Rdval(RegOp):
1082        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
1083            super(Rdval, self).__init__(dest, src1, \
1084                    "InstRegIndex(NUM_INTREGS)", flags, dataSize)
1085        code = '''
1086            DestReg = MiscRegSrc1;
1087        '''
1088
1089    class Wrval(RegOp):
1090        def __init__(self, dest, src1, flags=None, dataSize="env.dataSize"):
1091            super(Wrval, self).__init__(dest, src1, \
1092                    "InstRegIndex(NUM_INTREGS)", flags, dataSize)
1093        code = '''
1094            MiscRegDest = SrcReg1;
1095        '''
1096
1097    class Chks(RegOp):
1098        def __init__(self, dest, src1, src2=0,
1099                flags=None, dataSize="env.dataSize"):
1100            super(Chks, self).__init__(dest,
1101                    src1, src2, flags, dataSize)
1102        code = '''
1103            // The selector is in source 1 and can be at most 16 bits.
1104            SegSelector selector = DestReg;
1105            SegDescriptor desc = SrcReg1;
1106            HandyM5Reg m5reg = M5Reg;
1107
1108            switch (imm8)
1109            {
1110              case SegNoCheck:
1111                break;
1112              case SegCSCheck:
1113                // Make sure it's the right type
1114                if (desc.s == 0 || desc.type.codeOrData != 1) {
1115                    fault = new GeneralProtection(0);
1116                } else if (m5reg.cpl != desc.dpl) {
1117                    fault = new GeneralProtection(0);
1118                }
1119                break;
1120              case SegCallGateCheck:
1121                panic("CS checks for far calls/jumps through call gates"
1122                        "not implemented.\\n");
1123                break;
1124              case SegSoftIntGateCheck:
1125                // Check permissions.
1126                if (desc.dpl < m5reg.cpl) {
1127                    fault = new GeneralProtection(selector);
1128                    break;
1129                }
1130                // Fall through on purpose
1131              case SegIntGateCheck:
1132                // Make sure the gate's the right type.
1133                if ((m5reg.mode == LongMode && (desc.type & 0xe) != 0xe) ||
1134                        ((desc.type & 0x6) != 0x6)) {
1135                    fault = new GeneralProtection(0);
1136                }
1137                break;
1138              case SegSSCheck:
1139                if (selector.si || selector.ti) {
1140                    if (!desc.p) {
1141                        fault = new StackFault(selector);
1142                    }
1143                } else {
1144                    if ((m5reg.submode != SixtyFourBitMode ||
1145                                m5reg.cpl == 3) ||
1146                            !(desc.s == 1 &&
1147                            desc.type.codeOrData == 0 && desc.type.w) ||
1148                            (desc.dpl != m5reg.cpl) ||
1149                            (selector.rpl != m5reg.cpl)) {
1150                        fault = new GeneralProtection(selector);
1151                    }
1152                }
1153                break;
1154              case SegIretCheck:
1155                {
1156                    if ((!selector.si && !selector.ti) ||
1157                            (selector.rpl < m5reg.cpl) ||
1158                            !(desc.s == 1 && desc.type.codeOrData == 1) ||
1159                            (!desc.type.c && desc.dpl != selector.rpl) ||
1160                            (desc.type.c && desc.dpl > selector.rpl)) {
1161                        fault = new GeneralProtection(selector);
1162                    } else if (!desc.p) {
1163                        fault = new SegmentNotPresent(selector);
1164                    }
1165                    break;
1166                }
1167              case SegIntCSCheck:
1168                if (m5reg.mode == LongMode) {
1169                    if (desc.l != 1 || desc.d != 0) {
1170                        fault = new GeneralProtection(selector);
1171                    }
1172                } else {
1173                    panic("Interrupt CS checks not implemented "
1174                            "in legacy mode.\\n");
1175                }
1176                break;
1177              case SegTRCheck:
1178                if (!selector.si || selector.ti) {
1179                    fault = new GeneralProtection(selector);
1180                }
1181                break;
1182              case SegTSSCheck:
1183                if (!desc.p) {
1184                    fault = new SegmentNotPresent(selector);
1185                } else if (!(desc.type == 0x9 ||
1186                        (desc.type == 1 &&
1187                         m5reg.mode != LongMode))) {
1188                    fault = new GeneralProtection(selector);
1189                }
1190                break;
1191              case SegInGDTCheck:
1192                if (selector.ti) {
1193                    fault = new GeneralProtection(selector);
1194                }
1195                break;
1196              case SegLDTCheck:
1197                if (!desc.p) {
1198                    fault = new SegmentNotPresent(selector);
1199                } else if (desc.type != 0x2) {
1200                    fault = new GeneralProtection(selector);
1201                }
1202                break;
1203              default:
1204                panic("Undefined segment check type.\\n");
1205            }
1206        '''
1207        flag_code = '''
1208            // Check for a NULL selector and set ZF,EZF appropriately.
1209            ccFlagBits = ccFlagBits & ~(ext & (ZFBit | EZFBit));
1210            if (!selector.si && !selector.ti)
1211                ccFlagBits = ccFlagBits | (ext & (ZFBit | EZFBit));
1212        '''
1213
1214    class Wrdh(RegOp):
1215        code = '''
1216            SegDescriptor desc = SrcReg1;
1217
1218            uint64_t target = bits(SrcReg2, 31, 0) << 32;
1219            switch(desc.type) {
1220              case LDT64:
1221              case AvailableTSS64:
1222              case BusyTSS64:
1223                replaceBits(target, 23, 0, desc.baseLow);
1224                replaceBits(target, 31, 24, desc.baseHigh);
1225                break;
1226              case CallGate64:
1227              case IntGate64:
1228              case TrapGate64:
1229                replaceBits(target, 15, 0, bits(desc, 15, 0));
1230                replaceBits(target, 31, 16, bits(desc, 63, 48));
1231                break;
1232              default:
1233                panic("Wrdh used with wrong descriptor type!\\n");
1234            }
1235            DestReg = target;
1236        '''
1237
1238    class Wrtsc(WrRegOp):
1239        code = '''
1240            TscOp = psrc1;
1241        '''
1242
1243    class Rdtsc(RdRegOp):
1244        code = '''
1245            DestReg = TscOp;
1246        '''
1247
1248    class Rdm5reg(RdRegOp):
1249        code = '''
1250            DestReg = M5Reg;
1251        '''
1252
1253    class Wrdl(RegOp):
1254        code = '''
1255            SegDescriptor desc = SrcReg1;
1256            SegSelector selector = SrcReg2;
1257            if (selector.si || selector.ti) {
1258                if (!desc.p)
1259                    panic("Segment not present.\\n");
1260                SegAttr attr = 0;
1261                attr.dpl = desc.dpl;
1262                attr.unusable = 0;
1263                attr.defaultSize = desc.d;
1264                attr.longMode = desc.l;
1265                attr.avl = desc.avl;
1266                attr.granularity = desc.g;
1267                attr.present = desc.p;
1268                attr.system = desc.s;
1269                attr.type = desc.type;
1270                if (!desc.s) {
1271                    // The expand down bit happens to be set for gates.
1272                    if (desc.type.e) {
1273                        panic("Gate descriptor encountered.\\n");
1274                    }
1275                    attr.readable = 1;
1276                    attr.writable = 1;
1277                    attr.expandDown = 0;
1278                } else {
1279                    if (desc.type.codeOrData) {
1280                        attr.expandDown = 0;
1281                        attr.readable = desc.type.r;
1282                        attr.writable = 0;
1283                    } else {
1284                        attr.expandDown = desc.type.e;
1285                        attr.readable = 1;
1286                        attr.writable = desc.type.w;
1287                    }
1288                }
1289                Addr base = desc.baseLow | (desc.baseHigh << 24);
1290                Addr limit = desc.limitLow | (desc.limitHigh << 16);
1291                if (desc.g)
1292                    limit = (limit << 12) | mask(12);
1293                SegBaseDest = base;
1294                SegLimitDest = limit;
1295                SegAttrDest = attr;
1296            } else {
1297                SegBaseDest = SegBaseDest;
1298                SegLimitDest = SegLimitDest;
1299                SegAttrDest = SegAttrDest;
1300            }
1301        '''
1302}};
1303