isa.hh revision 6313:95f69a436c82
1/*
2 * Copyright (c) 2009 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Gabe Black
29 */
30
31#ifndef __ARCH_X86_ISA_HH__
32#define __ARCH_X86_ISA_HH__
33
34#include "arch/x86/miscregfile.hh"
35#include "arch/x86/types.hh"
36
37class Checkpoint;
38class EventManager;
39
40namespace X86ISA
41{
42    class ISA
43    {
44      protected:
45        MiscRegFile miscRegFile;
46
47      public:
48        int instAsid()
49        {
50            //XXX This doesn't make sense in x86
51            return 0;
52        }
53
54        int dataAsid()
55        {
56            //XXX This doesn't make sense in x86
57            return 0;
58        }
59
60        void clear();
61
62        MiscReg readMiscRegNoEffect(int miscReg);
63        MiscReg readMiscReg(int miscReg, ThreadContext *tc);
64
65        void setMiscRegNoEffect(int miscReg, const MiscReg val);
66        void setMiscReg(int miscReg, const MiscReg val,
67                ThreadContext *tc);
68
69        int flattenIntIndex(int reg);
70        int flattenFloatIndex(int reg);
71
72        void serialize(EventManager *em, std::ostream &os);
73        void unserialize(EventManager *em, Checkpoint *cp,
74                const std::string &section);
75    };
76}
77
78#endif
79