ua2005.cc revision 13912
12914Ssaidi@eecs.umich.edu/*
22914Ssaidi@eecs.umich.edu * Copyright (c) 2006 The Regents of The University of Michigan
32914Ssaidi@eecs.umich.edu * All rights reserved.
42914Ssaidi@eecs.umich.edu *
52914Ssaidi@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
62914Ssaidi@eecs.umich.edu * modification, are permitted provided that the following conditions are
72914Ssaidi@eecs.umich.edu * met: redistributions of source code must retain the above copyright
82914Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
92914Ssaidi@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
102914Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
112914Ssaidi@eecs.umich.edu * documentation and/or other materials provided with the distribution;
122914Ssaidi@eecs.umich.edu * neither the name of the copyright holders nor the names of its
132914Ssaidi@eecs.umich.edu * contributors may be used to endorse or promote products derived from
142914Ssaidi@eecs.umich.edu * this software without specific prior written permission.
152914Ssaidi@eecs.umich.edu *
162914Ssaidi@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172914Ssaidi@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182914Ssaidi@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192914Ssaidi@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202914Ssaidi@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212914Ssaidi@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222914Ssaidi@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232914Ssaidi@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242914Ssaidi@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252914Ssaidi@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262914Ssaidi@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272914Ssaidi@eecs.umich.edu */
282914Ssaidi@eecs.umich.edu
292914Ssaidi@eecs.umich.edu#include "arch/sparc/interrupts.hh"
302914Ssaidi@eecs.umich.edu#include "arch/sparc/isa.hh"
312914Ssaidi@eecs.umich.edu#include "arch/sparc/kernel_stats.hh"
322914Ssaidi@eecs.umich.edu#include "arch/sparc/registers.hh"
332914Ssaidi@eecs.umich.edu#include "base/bitfield.hh"
344490Sstever@eecs.umich.edu#include "base/trace.hh"
353091Sstever@eecs.umich.edu#include "cpu/base.hh"
364490Sstever@eecs.umich.edu#include "cpu/thread_context.hh"
374490Sstever@eecs.umich.edu#include "debug/Quiesce.hh"
383296Ssaidi@eecs.umich.edu#include "debug/Timer.hh"
394492Sstever@eecs.umich.edu#include "sim/full_system.hh"
404490Sstever@eecs.umich.edu#include "sim/system.hh"
413284Srdreslin@umich.edu
423284Srdreslin@umich.eduusing namespace SparcISA;
434874Sstever@eecs.umich.eduusing namespace std;
444874Sstever@eecs.umich.edu
454490Sstever@eecs.umich.edu
463284Srdreslin@umich.eduvoid
474490Sstever@eecs.umich.eduISA::checkSoftInt(ThreadContext *tc)
483342Srdreslin@umich.edu{
494490Sstever@eecs.umich.edu    BaseCPU *cpu = tc->getCpuPtr();
504490Sstever@eecs.umich.edu
514490Sstever@eecs.umich.edu    // If PIL < 14, copy over the tm and sm bits
524490Sstever@eecs.umich.edu    if (pil < 14 && softint & 0x10000)
534490Sstever@eecs.umich.edu        cpu->postInterrupt(0, IT_SOFT_INT, 16);
544490Sstever@eecs.umich.edu    else
554870Sstever@eecs.umich.edu        cpu->clearInterrupt(0, IT_SOFT_INT, 16);
563296Ssaidi@eecs.umich.edu    if (pil < 14 && softint & 0x1)
573091Sstever@eecs.umich.edu        cpu->postInterrupt(0, IT_SOFT_INT, 0);
583091Sstever@eecs.umich.edu    else
593091Sstever@eecs.umich.edu        cpu->clearInterrupt(0, IT_SOFT_INT, 0);
603349Sbinkertn@umich.edu
613091Sstever@eecs.umich.edu    // Copy over any of the other bits that are set
623091Sstever@eecs.umich.edu    for (int bit = 15; bit > 0; --bit) {
633091Sstever@eecs.umich.edu        if (1 << bit & softint && bit > pil)
643091Sstever@eecs.umich.edu            cpu->postInterrupt(0, IT_SOFT_INT, bit);
653091Sstever@eecs.umich.edu        else
663091Sstever@eecs.umich.edu            cpu->clearInterrupt(0, IT_SOFT_INT, bit);
674626Sstever@eecs.umich.edu    }
684670Sstever@eecs.umich.edu}
694670Sstever@eecs.umich.edu
704670Sstever@eecs.umich.edu// These functions map register indices to names
714670Sstever@eecs.umich.edustatic inline string
724670Sstever@eecs.umich.edugetMiscRegName(RegIndex index)
734670Sstever@eecs.umich.edu{
744670Sstever@eecs.umich.edu    static string miscRegName[NumMiscRegs] =
754670Sstever@eecs.umich.edu        {/*"y", "ccr",*/ "asi", "tick", "fprs", "pcr", "pic",
764670Sstever@eecs.umich.edu         "gsr", "softint_set", "softint_clr", "softint", "tick_cmpr",
774626Sstever@eecs.umich.edu         "stick", "stick_cmpr",
783091Sstever@eecs.umich.edu         "tpc", "tnpc", "tstate", "tt", "privtick", "tba", "pstate", "tl",
793175Srdreslin@umich.edu         "pil", "cwp", /*"cansave", "canrestore", "cleanwin", "otherwin",
804626Sstever@eecs.umich.edu         "wstate",*/ "gl",
814670Sstever@eecs.umich.edu         "hpstate", "htstate", "hintp", "htba", "hver", "strand_sts_reg",
824670Sstever@eecs.umich.edu         "hstick_cmpr",
834626Sstever@eecs.umich.edu         "fsr", "prictx", "secctx", "partId", "lsuCtrlReg",
844493Sstever@eecs.umich.edu         "scratch0", "scratch1", "scratch2", "scratch3", "scratch4",
854626Sstever@eecs.umich.edu         "scratch5", "scratch6", "scratch7", "cpuMondoHead", "cpuMondoTail",
864490Sstever@eecs.umich.edu         "devMondoHead", "devMondoTail", "resErrorHead", "resErrorTail",
874490Sstever@eecs.umich.edu         "nresErrorHead", "nresErrorTail", "TlbData" };
883309Srdreslin@umich.edu    return miscRegName[index];
894670Sstever@eecs.umich.edu}
903091Sstever@eecs.umich.edu
913091Sstever@eecs.umich.eduvoid
923091Sstever@eecs.umich.eduISA::setFSReg(int miscReg, RegVal val, ThreadContext *tc)
932914Ssaidi@eecs.umich.edu{
942914Ssaidi@eecs.umich.edu    BaseCPU *cpu = tc->getCpuPtr();
954492Sstever@eecs.umich.edu
963403Ssaidi@eecs.umich.edu    int64_t time;
974492Sstever@eecs.umich.edu    switch (miscReg) {
984492Sstever@eecs.umich.edu        /* Full system only ASRs */
993450Ssaidi@eecs.umich.edu      case MISCREG_SOFTINT:
1004666Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);;
1014666Sstever@eecs.umich.edu        checkSoftInt(tc);
1024666Sstever@eecs.umich.edu        break;
1034666Sstever@eecs.umich.edu      case MISCREG_SOFTINT_CLR:
1044666Sstever@eecs.umich.edu        return setMiscReg(MISCREG_SOFTINT, ~val & softint, tc);
1054666Sstever@eecs.umich.edu      case MISCREG_SOFTINT_SET:
1064666Sstever@eecs.umich.edu        return setMiscReg(MISCREG_SOFTINT, val | softint, tc);
1074666Sstever@eecs.umich.edu
1084666Sstever@eecs.umich.edu      case MISCREG_TICK_CMPR:
1094666Sstever@eecs.umich.edu        if (tickCompare == NULL)
1104666Sstever@eecs.umich.edu            tickCompare = new TickCompareEvent(this, tc);
1114666Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1124666Sstever@eecs.umich.edu        if ((tick_cmpr & ~mask(63)) && tickCompare->scheduled())
1134492Sstever@eecs.umich.edu            cpu->deschedule(tickCompare);
1143450Ssaidi@eecs.umich.edu        time = (tick_cmpr & mask(63)) - (tick & mask(63));
1153403Ssaidi@eecs.umich.edu        if (!(tick_cmpr & ~mask(63)) && time > 0) {
1163450Ssaidi@eecs.umich.edu            if (tickCompare->scheduled())
1174666Sstever@eecs.umich.edu                cpu->deschedule(tickCompare);
1184490Sstever@eecs.umich.edu            cpu->schedule(tickCompare, cpu->clockEdge(Cycles(time)));
1194666Sstever@eecs.umich.edu        }
1204490Sstever@eecs.umich.edu        DPRINTF(Timer, "writing to TICK compare register value %#X\n", val);
1213450Ssaidi@eecs.umich.edu        break;
1224492Sstever@eecs.umich.edu
1234492Sstever@eecs.umich.edu      case MISCREG_STICK_CMPR:
1244492Sstever@eecs.umich.edu        if (sTickCompare == NULL)
1254492Sstever@eecs.umich.edu            sTickCompare = new STickCompareEvent(this, tc);
1263610Srdreslin@umich.edu        setMiscRegNoEffect(miscReg, val);
1273450Ssaidi@eecs.umich.edu        if ((stick_cmpr & ~mask(63)) && sTickCompare->scheduled())
1284492Sstever@eecs.umich.edu            cpu->deschedule(sTickCompare);
1293403Ssaidi@eecs.umich.edu        time = ((int64_t)(stick_cmpr & mask(63)) - (int64_t)stick) -
1303403Ssaidi@eecs.umich.edu            cpu->instCount();
1314492Sstever@eecs.umich.edu        if (!(stick_cmpr & ~mask(63)) && time > 0) {
1323403Ssaidi@eecs.umich.edu            if (sTickCompare->scheduled())
1334492Sstever@eecs.umich.edu                cpu->deschedule(sTickCompare);
1342914Ssaidi@eecs.umich.edu            cpu->schedule(sTickCompare, cpu->clockEdge(Cycles(time)));
1354492Sstever@eecs.umich.edu        }
1364870Sstever@eecs.umich.edu        DPRINTF(Timer, "writing to sTICK compare register value %#X\n", val);
1374870Sstever@eecs.umich.edu        break;
1384870Sstever@eecs.umich.edu
1394870Sstever@eecs.umich.edu      case MISCREG_PSTATE:
1404870Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1414870Sstever@eecs.umich.edu        break;
1424492Sstever@eecs.umich.edu
1434492Sstever@eecs.umich.edu      case MISCREG_PIL:
1444870Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1454490Sstever@eecs.umich.edu        checkSoftInt(tc);
1464490Sstever@eecs.umich.edu        break;
1473263Srdreslin@umich.edu
1484492Sstever@eecs.umich.edu      case MISCREG_HVER:
1494490Sstever@eecs.umich.edu        panic("Shouldn't be writing HVER\n");
1504490Sstever@eecs.umich.edu
1514490Sstever@eecs.umich.edu      case MISCREG_HINTP:
1523091Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1534870Sstever@eecs.umich.edu        if (hintp)
1544870Sstever@eecs.umich.edu            cpu->postInterrupt(0, IT_HINTP, 0);
1554870Sstever@eecs.umich.edu        else
1564870Sstever@eecs.umich.edu            cpu->clearInterrupt(0, IT_HINTP, 0);
1574870Sstever@eecs.umich.edu        break;
1584870Sstever@eecs.umich.edu
1593091Sstever@eecs.umich.edu      case MISCREG_HTBA:
1604492Sstever@eecs.umich.edu        // clear lower 7 bits on writes.
1614492Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val & ULL(~0x7FFF));
1624492Sstever@eecs.umich.edu        break;
1634492Sstever@eecs.umich.edu
1644492Sstever@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_HEAD:
1654492Sstever@eecs.umich.edu      case MISCREG_QUEUE_CPU_MONDO_TAIL:
1664492Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1674492Sstever@eecs.umich.edu        if (cpu_mondo_head != cpu_mondo_tail)
1684492Sstever@eecs.umich.edu            cpu->postInterrupt(0, IT_CPU_MONDO, 0);
1694492Sstever@eecs.umich.edu        else
1704492Sstever@eecs.umich.edu            cpu->clearInterrupt(0, IT_CPU_MONDO, 0);
1714492Sstever@eecs.umich.edu        break;
1724492Sstever@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_HEAD:
1734492Sstever@eecs.umich.edu      case MISCREG_QUEUE_DEV_MONDO_TAIL:
1744492Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1754492Sstever@eecs.umich.edu        if (dev_mondo_head != dev_mondo_tail)
1764492Sstever@eecs.umich.edu            cpu->postInterrupt(0, IT_DEV_MONDO, 0);
1774492Sstever@eecs.umich.edu        else
1784492Sstever@eecs.umich.edu            cpu->clearInterrupt(0, IT_DEV_MONDO, 0);
1794492Sstever@eecs.umich.edu        break;
1804492Sstever@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_HEAD:
1814492Sstever@eecs.umich.edu      case MISCREG_QUEUE_RES_ERROR_TAIL:
1824492Sstever@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1832914Ssaidi@eecs.umich.edu        if (res_error_head != res_error_tail)
1842914Ssaidi@eecs.umich.edu            cpu->postInterrupt(0, IT_RES_ERROR, 0);
1852914Ssaidi@eecs.umich.edu        else
1862914Ssaidi@eecs.umich.edu            cpu->clearInterrupt(0, IT_RES_ERROR, 0);
1872914Ssaidi@eecs.umich.edu        break;
1882914Ssaidi@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_HEAD:
1893403Ssaidi@eecs.umich.edu      case MISCREG_QUEUE_NRES_ERROR_TAIL:
1902914Ssaidi@eecs.umich.edu        setMiscRegNoEffect(miscReg, val);
1912914Ssaidi@eecs.umich.edu        // This one doesn't have an interrupt to report to the guest OS
1922914Ssaidi@eecs.umich.edu        break;
1932914Ssaidi@eecs.umich.edu
194      case MISCREG_HSTICK_CMPR:
195        if (hSTickCompare == NULL)
196            hSTickCompare = new HSTickCompareEvent(this, tc);
197        setMiscRegNoEffect(miscReg, val);
198        if ((hstick_cmpr & ~mask(63)) && hSTickCompare->scheduled())
199            cpu->deschedule(hSTickCompare);
200        time = ((int64_t)(hstick_cmpr & mask(63)) - (int64_t)stick) -
201            cpu->instCount();
202        if (!(hstick_cmpr & ~mask(63)) && time > 0) {
203            if (hSTickCompare->scheduled())
204                cpu->deschedule(hSTickCompare);
205            cpu->schedule(hSTickCompare, cpu->clockEdge(Cycles(time)));
206        }
207        DPRINTF(Timer, "writing to hsTICK compare register value %#X\n", val);
208        break;
209
210      case MISCREG_HPSTATE:
211        {
212            HPSTATE newVal = val;
213            newVal.id = 1;
214            // T1000 spec says impl. dependent val must always be 1
215            setMiscRegNoEffect(miscReg, newVal);
216            newVal = hpstate;
217            if (newVal.tlz && tl == 0 && !newVal.hpriv)
218                cpu->postInterrupt(0, IT_TRAP_LEVEL_ZERO, 0);
219            else
220                cpu->clearInterrupt(0, IT_TRAP_LEVEL_ZERO, 0);
221            break;
222        }
223      case MISCREG_HTSTATE:
224        setMiscRegNoEffect(miscReg, val);
225        break;
226
227      case MISCREG_STRAND_STS_REG:
228        if (bits(val,2,2))
229            panic("No support for setting spec_en bit\n");
230        setMiscRegNoEffect(miscReg, bits(val,0,0));
231        if (!bits(val,0,0)) {
232            DPRINTF(Quiesce, "Cpu executed quiescing instruction\n");
233            // Time to go to sleep
234            tc->suspend();
235            if (FullSystem && tc->getKernelStats())
236                tc->getKernelStats()->quiesce();
237        }
238        break;
239
240      default:
241        panic("Invalid write to FS misc register %s\n",
242              getMiscRegName(miscReg));
243    }
244}
245
246RegVal
247ISA::readFSReg(int miscReg, ThreadContext * tc)
248{
249    uint64_t temp;
250
251    switch (miscReg) {
252        /* Privileged registers. */
253      case MISCREG_QUEUE_CPU_MONDO_HEAD:
254      case MISCREG_QUEUE_CPU_MONDO_TAIL:
255      case MISCREG_QUEUE_DEV_MONDO_HEAD:
256      case MISCREG_QUEUE_DEV_MONDO_TAIL:
257      case MISCREG_QUEUE_RES_ERROR_HEAD:
258      case MISCREG_QUEUE_RES_ERROR_TAIL:
259      case MISCREG_QUEUE_NRES_ERROR_HEAD:
260      case MISCREG_QUEUE_NRES_ERROR_TAIL:
261      case MISCREG_SOFTINT:
262      case MISCREG_TICK_CMPR:
263      case MISCREG_STICK_CMPR:
264      case MISCREG_PIL:
265      case MISCREG_HPSTATE:
266      case MISCREG_HINTP:
267      case MISCREG_HTSTATE:
268      case MISCREG_HSTICK_CMPR:
269        return readMiscRegNoEffect(miscReg) ;
270
271      case MISCREG_HTBA:
272        return readMiscRegNoEffect(miscReg) & ULL(~0x7FFF);
273      case MISCREG_HVER:
274        // XXX set to match Legion
275        return ULL(0x3e) << 48 |
276               ULL(0x23) << 32 |
277               ULL(0x20) << 24 |
278                   // MaxGL << 16 | XXX For some reason legion doesn't set GL
279                   MaxTL << 8  |
280           (NWindows -1) << 0;
281
282      case MISCREG_STRAND_STS_REG:
283        System *sys;
284        int x;
285        sys = tc->getSystemPtr();
286
287        temp = readMiscRegNoEffect(miscReg) & (STS::active | STS::speculative);
288        // Check that the CPU array is fully populated
289        // (by calling getNumCPus())
290        assert(sys->numContexts() > tc->contextId());
291
292        temp |= tc->contextId()  << STS::shft_id;
293
294        for (x = tc->contextId() & ~3; x < sys->threadContexts.size(); x++) {
295            switch (sys->threadContexts[x]->status()) {
296              case ThreadContext::Active:
297                temp |= STS::st_run << (STS::shft_fsm0 -
298                        ((x & 0x3) * (STS::shft_fsm0-STS::shft_fsm1)));
299                break;
300              case ThreadContext::Suspended:
301                // should this be idle?
302                temp |= STS::st_idle << (STS::shft_fsm0 -
303                        ((x & 0x3) * (STS::shft_fsm0-STS::shft_fsm1)));
304                break;
305              case ThreadContext::Halted:
306                temp |= STS::st_halt << (STS::shft_fsm0 -
307                        ((x & 0x3) * (STS::shft_fsm0-STS::shft_fsm1)));
308                break;
309              default:
310                panic("What state are we in?!\n");
311            } // switch
312        } // for
313
314        return temp;
315      default:
316        panic("Invalid read to FS misc register\n");
317    }
318}
319
320void
321ISA::processTickCompare(ThreadContext *tc)
322{
323    panic("tick compare not implemented\n");
324}
325
326void
327ISA::processSTickCompare(ThreadContext *tc)
328{
329    BaseCPU *cpu = tc->getCpuPtr();
330
331    // since our microcode instructions take two cycles we need to check if
332    // we're actually at the correct cycle or we need to wait a little while
333    // more
334    int delay;
335    delay = ((int64_t)(stick_cmpr & mask(63)) - (int64_t)stick) -
336        cpu->instCount();
337    assert(delay >= 0 && "stick compare missed interrupt cycle");
338
339    if (delay == 0 || tc->status() == ThreadContext::Suspended) {
340        DPRINTF(Timer, "STick compare cycle reached at %#x\n",
341                (stick_cmpr & mask(63)));
342        if (!(tc->readMiscRegNoEffect(MISCREG_STICK_CMPR) & (ULL(1) << 63))) {
343            setMiscReg(MISCREG_SOFTINT, softint | (ULL(1) << 16), tc);
344        }
345    } else {
346        cpu->schedule(sTickCompare, cpu->clockEdge(Cycles(delay)));
347    }
348}
349
350void
351ISA::processHSTickCompare(ThreadContext *tc)
352{
353    BaseCPU *cpu = tc->getCpuPtr();
354
355    // since our microcode instructions take two cycles we need to check if
356    // we're actually at the correct cycle or we need to wait a little while
357    // more
358    int delay;
359    if ( tc->status() == ThreadContext::Halted)
360       return;
361
362    delay = ((int64_t)(hstick_cmpr & mask(63)) - (int64_t)stick) -
363        cpu->instCount();
364    assert(delay >= 0 && "hstick compare missed interrupt cycle");
365
366    if (delay == 0 || tc->status() == ThreadContext::Suspended) {
367        DPRINTF(Timer, "HSTick compare cycle reached at %#x\n",
368                (stick_cmpr & mask(63)));
369        if (!(tc->readMiscRegNoEffect(MISCREG_HSTICK_CMPR) & (ULL(1) << 63))) {
370            setMiscReg(MISCREG_HINTP, 1, tc);
371        }
372        // Need to do something to cause interrupt to happen here !!! @todo
373    } else {
374        cpu->schedule(hSTickCompare, cpu->clockEdge(Cycles(delay)));
375    }
376}
377
378