tlb.cc revision 7678
13569Sgblack@eecs.umich.edu/*
23569Sgblack@eecs.umich.edu * Copyright (c) 2001-2005 The Regents of The University of Michigan
33569Sgblack@eecs.umich.edu * All rights reserved.
43569Sgblack@eecs.umich.edu *
53569Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
63569Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
73569Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
83569Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
93569Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
103569Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
113569Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
123569Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
133569Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
143569Sgblack@eecs.umich.edu * this software without specific prior written permission.
153569Sgblack@eecs.umich.edu *
163569Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
173569Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
183569Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
193569Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
203569Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
213569Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
223569Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
233569Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
243569Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
253569Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
263569Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
273569Sgblack@eecs.umich.edu *
283804Ssaidi@eecs.umich.edu * Authors: Ali Saidi
293569Sgblack@eecs.umich.edu */
303569Sgblack@eecs.umich.edu
313918Ssaidi@eecs.umich.edu#include <cstring>
323918Ssaidi@eecs.umich.edu
333804Ssaidi@eecs.umich.edu#include "arch/sparc/asi.hh"
347678Sgblack@eecs.umich.edu#include "arch/sparc/faults.hh"
356335Sgblack@eecs.umich.edu#include "arch/sparc/registers.hh"
363569Sgblack@eecs.umich.edu#include "arch/sparc/tlb.hh"
373824Ssaidi@eecs.umich.edu#include "base/bitfield.hh"
383811Ssaidi@eecs.umich.edu#include "base/trace.hh"
393811Ssaidi@eecs.umich.edu#include "cpu/thread_context.hh"
403823Ssaidi@eecs.umich.edu#include "cpu/base.hh"
413823Ssaidi@eecs.umich.edu#include "mem/packet_access.hh"
423823Ssaidi@eecs.umich.edu#include "mem/request.hh"
434103Ssaidi@eecs.umich.edu#include "sim/system.hh"
443569Sgblack@eecs.umich.edu
453804Ssaidi@eecs.umich.edu/* @todo remove some of the magic constants.  -- ali
463804Ssaidi@eecs.umich.edu * */
474088Sbinkertn@umich.edunamespace SparcISA {
483569Sgblack@eecs.umich.edu
495034Smilesck@eecs.umich.eduTLB::TLB(const Params *p)
505358Sgblack@eecs.umich.edu    : BaseTLB(p), size(p->size), usedEntries(0), lastReplaced(0),
513881Ssaidi@eecs.umich.edu      cacheValid(false)
523804Ssaidi@eecs.umich.edu{
533804Ssaidi@eecs.umich.edu    // To make this work you'll have to change the hypervisor and OS
543804Ssaidi@eecs.umich.edu    if (size > 64)
555555Snate@binkert.org        fatal("SPARC T1 TLB registers don't support more than 64 TLB entries");
563569Sgblack@eecs.umich.edu
573804Ssaidi@eecs.umich.edu    tlb = new TlbEntry[size];
583918Ssaidi@eecs.umich.edu    std::memset(tlb, 0, sizeof(TlbEntry) * size);
593881Ssaidi@eecs.umich.edu
603881Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++)
613881Ssaidi@eecs.umich.edu        freeList.push_back(&tlb[x]);
624990Sgblack@eecs.umich.edu
634990Sgblack@eecs.umich.edu    c0_tsb_ps0 = 0;
644990Sgblack@eecs.umich.edu    c0_tsb_ps1 = 0;
654990Sgblack@eecs.umich.edu    c0_config = 0;
664990Sgblack@eecs.umich.edu    cx_tsb_ps0 = 0;
674990Sgblack@eecs.umich.edu    cx_tsb_ps1 = 0;
684990Sgblack@eecs.umich.edu    cx_config = 0;
694990Sgblack@eecs.umich.edu    sfsr = 0;
704990Sgblack@eecs.umich.edu    tag_access = 0;
716022Sgblack@eecs.umich.edu    sfar = 0;
726022Sgblack@eecs.umich.edu    cacheEntry[0] = NULL;
736022Sgblack@eecs.umich.edu    cacheEntry[1] = NULL;
743804Ssaidi@eecs.umich.edu}
753569Sgblack@eecs.umich.edu
763804Ssaidi@eecs.umich.eduvoid
773804Ssaidi@eecs.umich.eduTLB::clearUsedBits()
783804Ssaidi@eecs.umich.edu{
793804Ssaidi@eecs.umich.edu    MapIter i;
803881Ssaidi@eecs.umich.edu    for (i = lookupTable.begin(); i != lookupTable.end(); i++) {
813804Ssaidi@eecs.umich.edu        TlbEntry *t = i->second;
823804Ssaidi@eecs.umich.edu        if (!t->pte.locked()) {
833804Ssaidi@eecs.umich.edu            t->used = false;
843804Ssaidi@eecs.umich.edu            usedEntries--;
853804Ssaidi@eecs.umich.edu        }
863804Ssaidi@eecs.umich.edu    }
873804Ssaidi@eecs.umich.edu}
883569Sgblack@eecs.umich.edu
893569Sgblack@eecs.umich.edu
903804Ssaidi@eecs.umich.eduvoid
913804Ssaidi@eecs.umich.eduTLB::insert(Addr va, int partition_id, int context_id, bool real,
923826Ssaidi@eecs.umich.edu        const PageTableEntry& PTE, int entry)
933804Ssaidi@eecs.umich.edu{
943804Ssaidi@eecs.umich.edu    MapIter i;
953826Ssaidi@eecs.umich.edu    TlbEntry *new_entry = NULL;
963907Ssaidi@eecs.umich.edu//    TlbRange tr;
973826Ssaidi@eecs.umich.edu    int x;
983811Ssaidi@eecs.umich.edu
993836Ssaidi@eecs.umich.edu    cacheValid = false;
1003915Ssaidi@eecs.umich.edu    va &= ~(PTE.size()-1);
1013907Ssaidi@eecs.umich.edu /*   tr.va = va;
1023881Ssaidi@eecs.umich.edu    tr.size = PTE.size() - 1;
1033881Ssaidi@eecs.umich.edu    tr.contextId = context_id;
1043881Ssaidi@eecs.umich.edu    tr.partitionId = partition_id;
1053881Ssaidi@eecs.umich.edu    tr.real = real;
1063907Ssaidi@eecs.umich.edu*/
1073881Ssaidi@eecs.umich.edu
1085555Snate@binkert.org    DPRINTF(TLB,
1095555Snate@binkert.org        "TLB: Inserting Entry; va=%#x pa=%#x pid=%d cid=%d r=%d entryid=%d\n",
1105555Snate@binkert.org        va, PTE.paddr(), partition_id, context_id, (int)real, entry);
1113881Ssaidi@eecs.umich.edu
1123881Ssaidi@eecs.umich.edu    // Demap any entry that conflicts
1133907Ssaidi@eecs.umich.edu    for (x = 0; x < size; x++) {
1143907Ssaidi@eecs.umich.edu        if (tlb[x].range.real == real &&
1153907Ssaidi@eecs.umich.edu            tlb[x].range.partitionId == partition_id &&
1163907Ssaidi@eecs.umich.edu            tlb[x].range.va < va + PTE.size() - 1 &&
1173907Ssaidi@eecs.umich.edu            tlb[x].range.va + tlb[x].range.size >= va &&
1183907Ssaidi@eecs.umich.edu            (real || tlb[x].range.contextId == context_id ))
1193907Ssaidi@eecs.umich.edu        {
1203907Ssaidi@eecs.umich.edu            if (tlb[x].valid) {
1213907Ssaidi@eecs.umich.edu                freeList.push_front(&tlb[x]);
1223907Ssaidi@eecs.umich.edu                DPRINTF(TLB, "TLB: Conflicting entry %#X , deleting it\n", x);
1233907Ssaidi@eecs.umich.edu
1243907Ssaidi@eecs.umich.edu                tlb[x].valid = false;
1253907Ssaidi@eecs.umich.edu                if (tlb[x].used) {
1263907Ssaidi@eecs.umich.edu                    tlb[x].used = false;
1273907Ssaidi@eecs.umich.edu                    usedEntries--;
1283907Ssaidi@eecs.umich.edu                }
1293907Ssaidi@eecs.umich.edu                lookupTable.erase(tlb[x].range);
1303907Ssaidi@eecs.umich.edu            }
1313907Ssaidi@eecs.umich.edu        }
1323907Ssaidi@eecs.umich.edu    }
1333907Ssaidi@eecs.umich.edu
1343907Ssaidi@eecs.umich.edu/*
1353881Ssaidi@eecs.umich.edu    i = lookupTable.find(tr);
1363881Ssaidi@eecs.umich.edu    if (i != lookupTable.end()) {
1373881Ssaidi@eecs.umich.edu        i->second->valid = false;
1383881Ssaidi@eecs.umich.edu        if (i->second->used) {
1393881Ssaidi@eecs.umich.edu            i->second->used = false;
1403881Ssaidi@eecs.umich.edu            usedEntries--;
1413881Ssaidi@eecs.umich.edu        }
1423881Ssaidi@eecs.umich.edu        freeList.push_front(i->second);
1433881Ssaidi@eecs.umich.edu        DPRINTF(TLB, "TLB: Found conflicting entry %#X , deleting it\n",
1443881Ssaidi@eecs.umich.edu                i->second);
1453881Ssaidi@eecs.umich.edu        lookupTable.erase(i);
1463881Ssaidi@eecs.umich.edu    }
1473907Ssaidi@eecs.umich.edu*/
1483811Ssaidi@eecs.umich.edu
1493826Ssaidi@eecs.umich.edu    if (entry != -1) {
1503826Ssaidi@eecs.umich.edu        assert(entry < size && entry >= 0);
1513826Ssaidi@eecs.umich.edu        new_entry = &tlb[entry];
1523826Ssaidi@eecs.umich.edu    } else {
1533881Ssaidi@eecs.umich.edu        if (!freeList.empty()) {
1543881Ssaidi@eecs.umich.edu            new_entry = freeList.front();
1553881Ssaidi@eecs.umich.edu        } else {
1563881Ssaidi@eecs.umich.edu            x = lastReplaced;
1573881Ssaidi@eecs.umich.edu            do {
1583881Ssaidi@eecs.umich.edu                ++x;
1593881Ssaidi@eecs.umich.edu                if (x == size)
1603881Ssaidi@eecs.umich.edu                    x = 0;
1613881Ssaidi@eecs.umich.edu                if (x == lastReplaced)
1623881Ssaidi@eecs.umich.edu                    goto insertAllLocked;
1633881Ssaidi@eecs.umich.edu            } while (tlb[x].pte.locked());
1643881Ssaidi@eecs.umich.edu            lastReplaced = x;
1653881Ssaidi@eecs.umich.edu            new_entry = &tlb[x];
1663881Ssaidi@eecs.umich.edu        }
1673881Ssaidi@eecs.umich.edu        /*
1683826Ssaidi@eecs.umich.edu        for (x = 0; x < size; x++) {
1693826Ssaidi@eecs.umich.edu            if (!tlb[x].valid || !tlb[x].used)  {
1703826Ssaidi@eecs.umich.edu                new_entry = &tlb[x];
1713826Ssaidi@eecs.umich.edu                break;
1723826Ssaidi@eecs.umich.edu            }
1733881Ssaidi@eecs.umich.edu        }*/
1743569Sgblack@eecs.umich.edu    }
1753569Sgblack@eecs.umich.edu
1763881Ssaidi@eecs.umich.eduinsertAllLocked:
1773804Ssaidi@eecs.umich.edu    // Update the last ently if their all locked
1783881Ssaidi@eecs.umich.edu    if (!new_entry) {
1793826Ssaidi@eecs.umich.edu        new_entry = &tlb[size-1];
1803881Ssaidi@eecs.umich.edu    }
1813881Ssaidi@eecs.umich.edu
1823881Ssaidi@eecs.umich.edu    freeList.remove(new_entry);
1833907Ssaidi@eecs.umich.edu    if (new_entry->valid && new_entry->used)
1843907Ssaidi@eecs.umich.edu        usedEntries--;
1853929Ssaidi@eecs.umich.edu    if (new_entry->valid)
1863929Ssaidi@eecs.umich.edu        lookupTable.erase(new_entry->range);
1873907Ssaidi@eecs.umich.edu
1883907Ssaidi@eecs.umich.edu
1893804Ssaidi@eecs.umich.edu    assert(PTE.valid());
1903804Ssaidi@eecs.umich.edu    new_entry->range.va = va;
1913881Ssaidi@eecs.umich.edu    new_entry->range.size = PTE.size() - 1;
1923804Ssaidi@eecs.umich.edu    new_entry->range.partitionId = partition_id;
1933804Ssaidi@eecs.umich.edu    new_entry->range.contextId = context_id;
1943804Ssaidi@eecs.umich.edu    new_entry->range.real = real;
1953804Ssaidi@eecs.umich.edu    new_entry->pte = PTE;
1963804Ssaidi@eecs.umich.edu    new_entry->used = true;;
1973804Ssaidi@eecs.umich.edu    new_entry->valid = true;
1983804Ssaidi@eecs.umich.edu    usedEntries++;
1993569Sgblack@eecs.umich.edu
2003863Ssaidi@eecs.umich.edu    i = lookupTable.insert(new_entry->range, new_entry);
2013863Ssaidi@eecs.umich.edu    assert(i != lookupTable.end());
2023804Ssaidi@eecs.umich.edu
2035555Snate@binkert.org    // If all entries have their used bit set, clear it on them all,
2045555Snate@binkert.org    // but the one we just inserted
2053804Ssaidi@eecs.umich.edu    if (usedEntries == size) {
2063804Ssaidi@eecs.umich.edu        clearUsedBits();
2073804Ssaidi@eecs.umich.edu        new_entry->used = true;
2083804Ssaidi@eecs.umich.edu        usedEntries++;
2093804Ssaidi@eecs.umich.edu    }
2103569Sgblack@eecs.umich.edu}
2113804Ssaidi@eecs.umich.edu
2123804Ssaidi@eecs.umich.edu
2133804Ssaidi@eecs.umich.eduTlbEntry*
2145555Snate@binkert.orgTLB::lookup(Addr va, int partition_id, bool real, int context_id,
2155555Snate@binkert.org            bool update_used)
2163804Ssaidi@eecs.umich.edu{
2173804Ssaidi@eecs.umich.edu    MapIter i;
2183804Ssaidi@eecs.umich.edu    TlbRange tr;
2193804Ssaidi@eecs.umich.edu    TlbEntry *t;
2203804Ssaidi@eecs.umich.edu
2213811Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Looking up entry va=%#x pid=%d cid=%d r=%d\n",
2223811Ssaidi@eecs.umich.edu            va, partition_id, context_id, real);
2233804Ssaidi@eecs.umich.edu    // Assemble full address structure
2243804Ssaidi@eecs.umich.edu    tr.va = va;
2255312Sgblack@eecs.umich.edu    tr.size = 1;
2263804Ssaidi@eecs.umich.edu    tr.contextId = context_id;
2273804Ssaidi@eecs.umich.edu    tr.partitionId = partition_id;
2283804Ssaidi@eecs.umich.edu    tr.real = real;
2293804Ssaidi@eecs.umich.edu
2303804Ssaidi@eecs.umich.edu    // Try to find the entry
2313804Ssaidi@eecs.umich.edu    i = lookupTable.find(tr);
2323804Ssaidi@eecs.umich.edu    if (i == lookupTable.end()) {
2333811Ssaidi@eecs.umich.edu        DPRINTF(TLB, "TLB: No valid entry found\n");
2343804Ssaidi@eecs.umich.edu        return NULL;
2353804Ssaidi@eecs.umich.edu    }
2363804Ssaidi@eecs.umich.edu
2373804Ssaidi@eecs.umich.edu    // Mark the entries used bit and clear other used bits in needed
2383804Ssaidi@eecs.umich.edu    t = i->second;
2393826Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Valid entry found pa: %#x size: %#x\n", t->pte.paddr(),
2403826Ssaidi@eecs.umich.edu            t->pte.size());
2414070Ssaidi@eecs.umich.edu
2425555Snate@binkert.org    // Update the used bits only if this is a real access (not a fake
2435555Snate@binkert.org    // one from virttophys()
2444070Ssaidi@eecs.umich.edu    if (!t->used && update_used) {
2453804Ssaidi@eecs.umich.edu        t->used = true;
2463804Ssaidi@eecs.umich.edu        usedEntries++;
2473804Ssaidi@eecs.umich.edu        if (usedEntries == size) {
2483804Ssaidi@eecs.umich.edu            clearUsedBits();
2493804Ssaidi@eecs.umich.edu            t->used = true;
2503804Ssaidi@eecs.umich.edu            usedEntries++;
2513804Ssaidi@eecs.umich.edu        }
2523804Ssaidi@eecs.umich.edu    }
2533804Ssaidi@eecs.umich.edu
2543804Ssaidi@eecs.umich.edu    return t;
2553804Ssaidi@eecs.umich.edu}
2563804Ssaidi@eecs.umich.edu
2573826Ssaidi@eecs.umich.eduvoid
2583826Ssaidi@eecs.umich.eduTLB::dumpAll()
2593826Ssaidi@eecs.umich.edu{
2603863Ssaidi@eecs.umich.edu    MapIter i;
2613826Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++) {
2623826Ssaidi@eecs.umich.edu        if (tlb[x].valid) {
2633826Ssaidi@eecs.umich.edu           DPRINTFN("%4d:  %#2x:%#2x %c %#4x %#8x %#8x %#16x\n",
2643826Ssaidi@eecs.umich.edu                   x, tlb[x].range.partitionId, tlb[x].range.contextId,
2653826Ssaidi@eecs.umich.edu                   tlb[x].range.real ? 'R' : ' ', tlb[x].range.size,
2663826Ssaidi@eecs.umich.edu                   tlb[x].range.va, tlb[x].pte.paddr(), tlb[x].pte());
2673826Ssaidi@eecs.umich.edu        }
2683826Ssaidi@eecs.umich.edu    }
2693826Ssaidi@eecs.umich.edu}
2703804Ssaidi@eecs.umich.edu
2713804Ssaidi@eecs.umich.eduvoid
2723804Ssaidi@eecs.umich.eduTLB::demapPage(Addr va, int partition_id, bool real, int context_id)
2733804Ssaidi@eecs.umich.edu{
2743804Ssaidi@eecs.umich.edu    TlbRange tr;
2753804Ssaidi@eecs.umich.edu    MapIter i;
2763804Ssaidi@eecs.umich.edu
2773863Ssaidi@eecs.umich.edu    DPRINTF(IPR, "TLB: Demapping Page va=%#x pid=%#d cid=%d r=%d\n",
2783863Ssaidi@eecs.umich.edu            va, partition_id, context_id, real);
2793863Ssaidi@eecs.umich.edu
2803836Ssaidi@eecs.umich.edu    cacheValid = false;
2813836Ssaidi@eecs.umich.edu
2823804Ssaidi@eecs.umich.edu    // Assemble full address structure
2833804Ssaidi@eecs.umich.edu    tr.va = va;
2845312Sgblack@eecs.umich.edu    tr.size = 1;
2853804Ssaidi@eecs.umich.edu    tr.contextId = context_id;
2863804Ssaidi@eecs.umich.edu    tr.partitionId = partition_id;
2873804Ssaidi@eecs.umich.edu    tr.real = real;
2883804Ssaidi@eecs.umich.edu
2893804Ssaidi@eecs.umich.edu    // Demap any entry that conflicts
2903804Ssaidi@eecs.umich.edu    i = lookupTable.find(tr);
2913804Ssaidi@eecs.umich.edu    if (i != lookupTable.end()) {
2923863Ssaidi@eecs.umich.edu        DPRINTF(IPR, "TLB: Demapped page\n");
2933804Ssaidi@eecs.umich.edu        i->second->valid = false;
2943804Ssaidi@eecs.umich.edu        if (i->second->used) {
2953804Ssaidi@eecs.umich.edu            i->second->used = false;
2963804Ssaidi@eecs.umich.edu            usedEntries--;
2973804Ssaidi@eecs.umich.edu        }
2983881Ssaidi@eecs.umich.edu        freeList.push_front(i->second);
2993804Ssaidi@eecs.umich.edu        lookupTable.erase(i);
3003804Ssaidi@eecs.umich.edu    }
3013804Ssaidi@eecs.umich.edu}
3023804Ssaidi@eecs.umich.edu
3033804Ssaidi@eecs.umich.eduvoid
3043804Ssaidi@eecs.umich.eduTLB::demapContext(int partition_id, int context_id)
3053804Ssaidi@eecs.umich.edu{
3063863Ssaidi@eecs.umich.edu    DPRINTF(IPR, "TLB: Demapping Context pid=%#d cid=%d\n",
3073863Ssaidi@eecs.umich.edu            partition_id, context_id);
3083836Ssaidi@eecs.umich.edu    cacheValid = false;
3095555Snate@binkert.org    for (int x = 0; x < size; x++) {
3103804Ssaidi@eecs.umich.edu        if (tlb[x].range.contextId == context_id &&
3113804Ssaidi@eecs.umich.edu            tlb[x].range.partitionId == partition_id) {
3123881Ssaidi@eecs.umich.edu            if (tlb[x].valid == true) {
3133881Ssaidi@eecs.umich.edu                freeList.push_front(&tlb[x]);
3143881Ssaidi@eecs.umich.edu            }
3153804Ssaidi@eecs.umich.edu            tlb[x].valid = false;
3163804Ssaidi@eecs.umich.edu            if (tlb[x].used) {
3173804Ssaidi@eecs.umich.edu                tlb[x].used = false;
3183804Ssaidi@eecs.umich.edu                usedEntries--;
3193804Ssaidi@eecs.umich.edu            }
3203804Ssaidi@eecs.umich.edu            lookupTable.erase(tlb[x].range);
3213804Ssaidi@eecs.umich.edu        }
3223804Ssaidi@eecs.umich.edu    }
3233804Ssaidi@eecs.umich.edu}
3243804Ssaidi@eecs.umich.edu
3253804Ssaidi@eecs.umich.eduvoid
3263804Ssaidi@eecs.umich.eduTLB::demapAll(int partition_id)
3273804Ssaidi@eecs.umich.edu{
3283863Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Demapping All pid=%#d\n", partition_id);
3293836Ssaidi@eecs.umich.edu    cacheValid = false;
3305555Snate@binkert.org    for (int x = 0; x < size; x++) {
3315288Sgblack@eecs.umich.edu        if (tlb[x].valid && !tlb[x].pte.locked() &&
3325288Sgblack@eecs.umich.edu                tlb[x].range.partitionId == partition_id) {
3335288Sgblack@eecs.umich.edu            freeList.push_front(&tlb[x]);
3343804Ssaidi@eecs.umich.edu            tlb[x].valid = false;
3353804Ssaidi@eecs.umich.edu            if (tlb[x].used) {
3363804Ssaidi@eecs.umich.edu                tlb[x].used = false;
3373804Ssaidi@eecs.umich.edu                usedEntries--;
3383804Ssaidi@eecs.umich.edu            }
3393804Ssaidi@eecs.umich.edu            lookupTable.erase(tlb[x].range);
3403804Ssaidi@eecs.umich.edu        }
3413804Ssaidi@eecs.umich.edu    }
3423804Ssaidi@eecs.umich.edu}
3433804Ssaidi@eecs.umich.edu
3443804Ssaidi@eecs.umich.eduvoid
3453804Ssaidi@eecs.umich.eduTLB::invalidateAll()
3463804Ssaidi@eecs.umich.edu{
3473836Ssaidi@eecs.umich.edu    cacheValid = false;
3485555Snate@binkert.org    lookupTable.clear();
3493836Ssaidi@eecs.umich.edu
3505555Snate@binkert.org    for (int x = 0; x < size; x++) {
3513881Ssaidi@eecs.umich.edu        if (tlb[x].valid == true)
3523881Ssaidi@eecs.umich.edu            freeList.push_back(&tlb[x]);
3533804Ssaidi@eecs.umich.edu        tlb[x].valid = false;
3543907Ssaidi@eecs.umich.edu        tlb[x].used = false;
3553804Ssaidi@eecs.umich.edu    }
3563804Ssaidi@eecs.umich.edu    usedEntries = 0;
3573804Ssaidi@eecs.umich.edu}
3583804Ssaidi@eecs.umich.edu
3593804Ssaidi@eecs.umich.eduuint64_t
3605555Snate@binkert.orgTLB::TteRead(int entry)
3615555Snate@binkert.org{
3623881Ssaidi@eecs.umich.edu    if (entry >= size)
3633881Ssaidi@eecs.umich.edu        panic("entry: %d\n", entry);
3643881Ssaidi@eecs.umich.edu
3653804Ssaidi@eecs.umich.edu    assert(entry < size);
3663881Ssaidi@eecs.umich.edu    if (tlb[entry].valid)
3673881Ssaidi@eecs.umich.edu        return tlb[entry].pte();
3683881Ssaidi@eecs.umich.edu    else
3693881Ssaidi@eecs.umich.edu        return (uint64_t)-1ll;
3703804Ssaidi@eecs.umich.edu}
3713804Ssaidi@eecs.umich.edu
3723804Ssaidi@eecs.umich.eduuint64_t
3735555Snate@binkert.orgTLB::TagRead(int entry)
3745555Snate@binkert.org{
3753804Ssaidi@eecs.umich.edu    assert(entry < size);
3763804Ssaidi@eecs.umich.edu    uint64_t tag;
3773881Ssaidi@eecs.umich.edu    if (!tlb[entry].valid)
3783881Ssaidi@eecs.umich.edu        return (uint64_t)-1ll;
3793804Ssaidi@eecs.umich.edu
3803881Ssaidi@eecs.umich.edu    tag = tlb[entry].range.contextId;
3813881Ssaidi@eecs.umich.edu    tag |= tlb[entry].range.va;
3823881Ssaidi@eecs.umich.edu    tag |= (uint64_t)tlb[entry].range.partitionId << 61;
3833804Ssaidi@eecs.umich.edu    tag |= tlb[entry].range.real ? ULL(1) << 60 : 0;
3843804Ssaidi@eecs.umich.edu    tag |= (uint64_t)~tlb[entry].pte._size() << 56;
3853804Ssaidi@eecs.umich.edu    return tag;
3863804Ssaidi@eecs.umich.edu}
3873804Ssaidi@eecs.umich.edu
3883804Ssaidi@eecs.umich.edubool
3893804Ssaidi@eecs.umich.eduTLB::validVirtualAddress(Addr va, bool am)
3903804Ssaidi@eecs.umich.edu{
3913804Ssaidi@eecs.umich.edu    if (am)
3923804Ssaidi@eecs.umich.edu        return true;
3933804Ssaidi@eecs.umich.edu    if (va >= StartVAddrHole && va <= EndVAddrHole)
3943804Ssaidi@eecs.umich.edu        return false;
3953804Ssaidi@eecs.umich.edu    return true;
3963804Ssaidi@eecs.umich.edu}
3973804Ssaidi@eecs.umich.edu
3983804Ssaidi@eecs.umich.eduvoid
3994990Sgblack@eecs.umich.eduTLB::writeSfsr(bool write, ContextType ct, bool se, FaultTypes ft, int asi)
4003804Ssaidi@eecs.umich.edu{
4013804Ssaidi@eecs.umich.edu    if (sfsr & 0x1)
4023804Ssaidi@eecs.umich.edu        sfsr = 0x3;
4033804Ssaidi@eecs.umich.edu    else
4043804Ssaidi@eecs.umich.edu        sfsr = 1;
4053804Ssaidi@eecs.umich.edu
4063804Ssaidi@eecs.umich.edu    if (write)
4073804Ssaidi@eecs.umich.edu        sfsr |= 1 << 2;
4083804Ssaidi@eecs.umich.edu    sfsr |= ct << 4;
4093804Ssaidi@eecs.umich.edu    if (se)
4103804Ssaidi@eecs.umich.edu        sfsr |= 1 << 6;
4113804Ssaidi@eecs.umich.edu    sfsr |= ft << 7;
4123804Ssaidi@eecs.umich.edu    sfsr |= asi << 16;
4133804Ssaidi@eecs.umich.edu}
4143804Ssaidi@eecs.umich.edu
4153826Ssaidi@eecs.umich.eduvoid
4164990Sgblack@eecs.umich.eduTLB::writeTagAccess(Addr va, int context)
4173826Ssaidi@eecs.umich.edu{
4183916Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Writing Tag Access: va: %#X ctx: %#X value: %#X\n",
4193916Ssaidi@eecs.umich.edu            va, context, mbits(va, 63,13) | mbits(context,12,0));
4203916Ssaidi@eecs.umich.edu
4214990Sgblack@eecs.umich.edu    tag_access = mbits(va, 63,13) | mbits(context,12,0);
4223826Ssaidi@eecs.umich.edu}
4233804Ssaidi@eecs.umich.edu
4243804Ssaidi@eecs.umich.eduvoid
4256022Sgblack@eecs.umich.eduTLB::writeSfsr(Addr a, bool write, ContextType ct,
4263804Ssaidi@eecs.umich.edu        bool se, FaultTypes ft, int asi)
4273804Ssaidi@eecs.umich.edu{
4286022Sgblack@eecs.umich.edu    DPRINTF(TLB, "TLB: Fault: A=%#x w=%d ct=%d ft=%d asi=%d\n",
4293811Ssaidi@eecs.umich.edu            a, (int)write, ct, ft, asi);
4304990Sgblack@eecs.umich.edu    TLB::writeSfsr(write, ct, se, ft, asi);
4314990Sgblack@eecs.umich.edu    sfar = a;
4323804Ssaidi@eecs.umich.edu}
4333804Ssaidi@eecs.umich.edu
4343804Ssaidi@eecs.umich.eduFault
4356022Sgblack@eecs.umich.eduTLB::translateInst(RequestPtr req, ThreadContext *tc)
4363804Ssaidi@eecs.umich.edu{
4374172Ssaidi@eecs.umich.edu    uint64_t tlbdata = tc->readMiscRegNoEffect(MISCREG_TLB_DATA);
4383833Ssaidi@eecs.umich.edu
4393836Ssaidi@eecs.umich.edu    Addr vaddr = req->getVaddr();
4403836Ssaidi@eecs.umich.edu    TlbEntry *e;
4413836Ssaidi@eecs.umich.edu
4423836Ssaidi@eecs.umich.edu    assert(req->getAsi() == ASI_IMPLICIT);
4433836Ssaidi@eecs.umich.edu
4443836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: ITB Request to translate va=%#x size=%d\n",
4453836Ssaidi@eecs.umich.edu            vaddr, req->getSize());
4463836Ssaidi@eecs.umich.edu
4473836Ssaidi@eecs.umich.edu    // Be fast if we can!
4483836Ssaidi@eecs.umich.edu    if (cacheValid && cacheState == tlbdata) {
4496022Sgblack@eecs.umich.edu        if (cacheEntry[0]) {
4506022Sgblack@eecs.umich.edu            if (cacheEntry[0]->range.va < vaddr + sizeof(MachInst) &&
4516022Sgblack@eecs.umich.edu                cacheEntry[0]->range.va + cacheEntry[0]->range.size >= vaddr) {
4526022Sgblack@eecs.umich.edu                req->setPaddr(cacheEntry[0]->pte.translate(vaddr));
4535555Snate@binkert.org                return NoFault;
4543836Ssaidi@eecs.umich.edu            }
4553836Ssaidi@eecs.umich.edu        } else {
4563836Ssaidi@eecs.umich.edu            req->setPaddr(vaddr & PAddrImplMask);
4573836Ssaidi@eecs.umich.edu            return NoFault;
4583836Ssaidi@eecs.umich.edu        }
4593836Ssaidi@eecs.umich.edu    }
4603836Ssaidi@eecs.umich.edu
4613833Ssaidi@eecs.umich.edu    bool hpriv = bits(tlbdata,0,0);
4623833Ssaidi@eecs.umich.edu    bool red = bits(tlbdata,1,1);
4633833Ssaidi@eecs.umich.edu    bool priv = bits(tlbdata,2,2);
4643833Ssaidi@eecs.umich.edu    bool addr_mask = bits(tlbdata,3,3);
4653833Ssaidi@eecs.umich.edu    bool lsu_im = bits(tlbdata,4,4);
4663833Ssaidi@eecs.umich.edu
4673833Ssaidi@eecs.umich.edu    int part_id = bits(tlbdata,15,8);
4683833Ssaidi@eecs.umich.edu    int tl = bits(tlbdata,18,16);
4693833Ssaidi@eecs.umich.edu    int pri_context = bits(tlbdata,47,32);
4703804Ssaidi@eecs.umich.edu    int context;
4713804Ssaidi@eecs.umich.edu    ContextType ct;
4723804Ssaidi@eecs.umich.edu    int asi;
4733804Ssaidi@eecs.umich.edu    bool real = false;
4743804Ssaidi@eecs.umich.edu
4753833Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: priv:%d hpriv:%d red:%d lsuim:%d part_id: %#X\n",
4763833Ssaidi@eecs.umich.edu           priv, hpriv, red, lsu_im, part_id);
4773811Ssaidi@eecs.umich.edu
4783804Ssaidi@eecs.umich.edu    if (tl > 0) {
4793804Ssaidi@eecs.umich.edu        asi = ASI_N;
4803804Ssaidi@eecs.umich.edu        ct = Nucleus;
4813804Ssaidi@eecs.umich.edu        context = 0;
4823804Ssaidi@eecs.umich.edu    } else {
4833804Ssaidi@eecs.umich.edu        asi = ASI_P;
4843804Ssaidi@eecs.umich.edu        ct = Primary;
4853833Ssaidi@eecs.umich.edu        context = pri_context;
4863804Ssaidi@eecs.umich.edu    }
4873804Ssaidi@eecs.umich.edu
4883833Ssaidi@eecs.umich.edu    if ( hpriv || red ) {
4893836Ssaidi@eecs.umich.edu        cacheValid = true;
4903836Ssaidi@eecs.umich.edu        cacheState = tlbdata;
4916022Sgblack@eecs.umich.edu        cacheEntry[0] = NULL;
4923836Ssaidi@eecs.umich.edu        req->setPaddr(vaddr & PAddrImplMask);
4933804Ssaidi@eecs.umich.edu        return NoFault;
4943804Ssaidi@eecs.umich.edu    }
4953804Ssaidi@eecs.umich.edu
4963836Ssaidi@eecs.umich.edu    // If the access is unaligned trap
4973836Ssaidi@eecs.umich.edu    if (vaddr & 0x3) {
4984990Sgblack@eecs.umich.edu        writeSfsr(false, ct, false, OtherFault, asi);
4993804Ssaidi@eecs.umich.edu        return new MemAddressNotAligned;
5003804Ssaidi@eecs.umich.edu    }
5013804Ssaidi@eecs.umich.edu
5023804Ssaidi@eecs.umich.edu    if (addr_mask)
5033804Ssaidi@eecs.umich.edu        vaddr = vaddr & VAddrAMask;
5043804Ssaidi@eecs.umich.edu
5053804Ssaidi@eecs.umich.edu    if (!validVirtualAddress(vaddr, addr_mask)) {
5064990Sgblack@eecs.umich.edu        writeSfsr(false, ct, false, VaOutOfRange, asi);
5073804Ssaidi@eecs.umich.edu        return new InstructionAccessException;
5083804Ssaidi@eecs.umich.edu    }
5093804Ssaidi@eecs.umich.edu
5103833Ssaidi@eecs.umich.edu    if (!lsu_im) {
5113836Ssaidi@eecs.umich.edu        e = lookup(vaddr, part_id, true);
5123804Ssaidi@eecs.umich.edu        real = true;
5133804Ssaidi@eecs.umich.edu        context = 0;
5143804Ssaidi@eecs.umich.edu    } else {
5153804Ssaidi@eecs.umich.edu        e = lookup(vaddr, part_id, false, context);
5163804Ssaidi@eecs.umich.edu    }
5173804Ssaidi@eecs.umich.edu
5183804Ssaidi@eecs.umich.edu    if (e == NULL || !e->valid) {
5194990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
5203804Ssaidi@eecs.umich.edu        if (real)
5213804Ssaidi@eecs.umich.edu            return new InstructionRealTranslationMiss;
5223804Ssaidi@eecs.umich.edu        else
5234997Sgblack@eecs.umich.edu#if FULL_SYSTEM
5243804Ssaidi@eecs.umich.edu            return new FastInstructionAccessMMUMiss;
5254997Sgblack@eecs.umich.edu#else
5264997Sgblack@eecs.umich.edu            return new FastInstructionAccessMMUMiss(req->getVaddr());
5274997Sgblack@eecs.umich.edu#endif
5283804Ssaidi@eecs.umich.edu    }
5293804Ssaidi@eecs.umich.edu
5303804Ssaidi@eecs.umich.edu    // were not priviledged accesing priv page
5313804Ssaidi@eecs.umich.edu    if (!priv && e->pte.priv()) {
5324990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
5334990Sgblack@eecs.umich.edu        writeSfsr(false, ct, false, PrivViolation, asi);
5343804Ssaidi@eecs.umich.edu        return new InstructionAccessException;
5353804Ssaidi@eecs.umich.edu    }
5363804Ssaidi@eecs.umich.edu
5373836Ssaidi@eecs.umich.edu    // cache translation date for next translation
5383836Ssaidi@eecs.umich.edu    cacheValid = true;
5393836Ssaidi@eecs.umich.edu    cacheState = tlbdata;
5406022Sgblack@eecs.umich.edu    cacheEntry[0] = e;
5413836Ssaidi@eecs.umich.edu
5425555Snate@binkert.org    req->setPaddr(e->pte.translate(vaddr));
5433836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
5443804Ssaidi@eecs.umich.edu    return NoFault;
5453804Ssaidi@eecs.umich.edu}
5463804Ssaidi@eecs.umich.edu
5473804Ssaidi@eecs.umich.eduFault
5486022Sgblack@eecs.umich.eduTLB::translateData(RequestPtr req, ThreadContext *tc, bool write)
5493804Ssaidi@eecs.umich.edu{
5505555Snate@binkert.org    /*
5515555Snate@binkert.org     * @todo this could really use some profiling and fixing to make
5525555Snate@binkert.org     * it faster!
5535555Snate@binkert.org     */
5544172Ssaidi@eecs.umich.edu    uint64_t tlbdata = tc->readMiscRegNoEffect(MISCREG_TLB_DATA);
5553836Ssaidi@eecs.umich.edu    Addr vaddr = req->getVaddr();
5563836Ssaidi@eecs.umich.edu    Addr size = req->getSize();
5573836Ssaidi@eecs.umich.edu    ASI asi;
5583836Ssaidi@eecs.umich.edu    asi = (ASI)req->getAsi();
5593836Ssaidi@eecs.umich.edu    bool implicit = false;
5603836Ssaidi@eecs.umich.edu    bool hpriv = bits(tlbdata,0,0);
5615570Snate@binkert.org    bool unaligned = vaddr & (size - 1);
5623833Ssaidi@eecs.umich.edu
5633836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: DTB Request to translate va=%#x size=%d asi=%#x\n",
5643836Ssaidi@eecs.umich.edu            vaddr, size, asi);
5653836Ssaidi@eecs.umich.edu
5663929Ssaidi@eecs.umich.edu    if (lookupTable.size() != 64 - freeList.size())
5673929Ssaidi@eecs.umich.edu       panic("Lookup table size: %d tlb size: %d\n", lookupTable.size(),
5683929Ssaidi@eecs.umich.edu               freeList.size());
5693836Ssaidi@eecs.umich.edu    if (asi == ASI_IMPLICIT)
5703836Ssaidi@eecs.umich.edu        implicit = true;
5713836Ssaidi@eecs.umich.edu
5724996Sgblack@eecs.umich.edu    // Only use the fast path here if there doesn't need to be an unaligned
5734996Sgblack@eecs.umich.edu    // trap later
5744996Sgblack@eecs.umich.edu    if (!unaligned) {
5754996Sgblack@eecs.umich.edu        if (hpriv && implicit) {
5764996Sgblack@eecs.umich.edu            req->setPaddr(vaddr & PAddrImplMask);
5774996Sgblack@eecs.umich.edu            return NoFault;
5784996Sgblack@eecs.umich.edu        }
5794996Sgblack@eecs.umich.edu
5804996Sgblack@eecs.umich.edu        // Be fast if we can!
5814996Sgblack@eecs.umich.edu        if (cacheValid &&  cacheState == tlbdata) {
5824996Sgblack@eecs.umich.edu
5834996Sgblack@eecs.umich.edu
5844996Sgblack@eecs.umich.edu
5854996Sgblack@eecs.umich.edu            if (cacheEntry[0]) {
5864996Sgblack@eecs.umich.edu                TlbEntry *ce = cacheEntry[0];
5874996Sgblack@eecs.umich.edu                Addr ce_va = ce->range.va;
5884996Sgblack@eecs.umich.edu                if (cacheAsi[0] == asi &&
5894996Sgblack@eecs.umich.edu                    ce_va < vaddr + size && ce_va + ce->range.size > vaddr &&
5904996Sgblack@eecs.umich.edu                    (!write || ce->pte.writable())) {
5915555Snate@binkert.org                    req->setPaddr(ce->pte.translate(vaddr));
5925555Snate@binkert.org                    if (ce->pte.sideffect() || (ce->pte.paddr() >> 39) & 1)
5935736Snate@binkert.org                        req->setFlags(Request::UNCACHEABLE);
5945555Snate@binkert.org                    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
5955555Snate@binkert.org                    return NoFault;
5964996Sgblack@eecs.umich.edu                } // if matched
5974996Sgblack@eecs.umich.edu            } // if cache entry valid
5984996Sgblack@eecs.umich.edu            if (cacheEntry[1]) {
5994996Sgblack@eecs.umich.edu                TlbEntry *ce = cacheEntry[1];
6004996Sgblack@eecs.umich.edu                Addr ce_va = ce->range.va;
6014996Sgblack@eecs.umich.edu                if (cacheAsi[1] == asi &&
6024996Sgblack@eecs.umich.edu                    ce_va < vaddr + size && ce_va + ce->range.size > vaddr &&
6034996Sgblack@eecs.umich.edu                    (!write || ce->pte.writable())) {
6045555Snate@binkert.org                    req->setPaddr(ce->pte.translate(vaddr));
6055555Snate@binkert.org                    if (ce->pte.sideffect() || (ce->pte.paddr() >> 39) & 1)
6065736Snate@binkert.org                        req->setFlags(Request::UNCACHEABLE);
6075555Snate@binkert.org                    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
6085555Snate@binkert.org                    return NoFault;
6094996Sgblack@eecs.umich.edu                } // if matched
6104996Sgblack@eecs.umich.edu            } // if cache entry valid
6114996Sgblack@eecs.umich.edu        }
6123836Ssaidi@eecs.umich.edu    }
6133836Ssaidi@eecs.umich.edu
6143833Ssaidi@eecs.umich.edu    bool red = bits(tlbdata,1,1);
6153833Ssaidi@eecs.umich.edu    bool priv = bits(tlbdata,2,2);
6163833Ssaidi@eecs.umich.edu    bool addr_mask = bits(tlbdata,3,3);
6173833Ssaidi@eecs.umich.edu    bool lsu_dm = bits(tlbdata,5,5);
6183833Ssaidi@eecs.umich.edu
6193833Ssaidi@eecs.umich.edu    int part_id = bits(tlbdata,15,8);
6203833Ssaidi@eecs.umich.edu    int tl = bits(tlbdata,18,16);
6213833Ssaidi@eecs.umich.edu    int pri_context = bits(tlbdata,47,32);
6223916Ssaidi@eecs.umich.edu    int sec_context = bits(tlbdata,63,48);
6233833Ssaidi@eecs.umich.edu
6243804Ssaidi@eecs.umich.edu    bool real = false;
6253832Ssaidi@eecs.umich.edu    ContextType ct = Primary;
6263832Ssaidi@eecs.umich.edu    int context = 0;
6273804Ssaidi@eecs.umich.edu
6283804Ssaidi@eecs.umich.edu    TlbEntry *e;
6293804Ssaidi@eecs.umich.edu
6303833Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: priv:%d hpriv:%d red:%d lsudm:%d part_id: %#X\n",
6315555Snate@binkert.org            priv, hpriv, red, lsu_dm, part_id);
6323804Ssaidi@eecs.umich.edu
6333804Ssaidi@eecs.umich.edu    if (implicit) {
6343804Ssaidi@eecs.umich.edu        if (tl > 0) {
6353804Ssaidi@eecs.umich.edu            asi = ASI_N;
6363804Ssaidi@eecs.umich.edu            ct = Nucleus;
6373804Ssaidi@eecs.umich.edu            context = 0;
6383804Ssaidi@eecs.umich.edu        } else {
6393804Ssaidi@eecs.umich.edu            asi = ASI_P;
6403804Ssaidi@eecs.umich.edu            ct = Primary;
6413833Ssaidi@eecs.umich.edu            context = pri_context;
6423804Ssaidi@eecs.umich.edu        }
6433910Ssaidi@eecs.umich.edu    } else {
6443804Ssaidi@eecs.umich.edu        // We need to check for priv level/asi priv
6453910Ssaidi@eecs.umich.edu        if (!priv && !hpriv && !AsiIsUnPriv(asi)) {
6463804Ssaidi@eecs.umich.edu            // It appears that context should be Nucleus in these cases?
6474990Sgblack@eecs.umich.edu            writeSfsr(vaddr, write, Nucleus, false, IllegalAsi, asi);
6483804Ssaidi@eecs.umich.edu            return new PrivilegedAction;
6493804Ssaidi@eecs.umich.edu        }
6503910Ssaidi@eecs.umich.edu
6513910Ssaidi@eecs.umich.edu        if (!hpriv && AsiIsHPriv(asi)) {
6524990Sgblack@eecs.umich.edu            writeSfsr(vaddr, write, Nucleus, false, IllegalAsi, asi);
6533804Ssaidi@eecs.umich.edu            return new DataAccessException;
6543804Ssaidi@eecs.umich.edu        }
6553804Ssaidi@eecs.umich.edu
6563910Ssaidi@eecs.umich.edu        if (AsiIsPrimary(asi)) {
6573910Ssaidi@eecs.umich.edu            context = pri_context;
6583910Ssaidi@eecs.umich.edu            ct = Primary;
6593910Ssaidi@eecs.umich.edu        } else if (AsiIsSecondary(asi)) {
6603910Ssaidi@eecs.umich.edu            context = sec_context;
6613910Ssaidi@eecs.umich.edu            ct = Secondary;
6623910Ssaidi@eecs.umich.edu        } else if (AsiIsNucleus(asi)) {
6633910Ssaidi@eecs.umich.edu            ct = Nucleus;
6643910Ssaidi@eecs.umich.edu            context = 0;
6653910Ssaidi@eecs.umich.edu        } else {  // ????
6663910Ssaidi@eecs.umich.edu            ct = Primary;
6673910Ssaidi@eecs.umich.edu            context = pri_context;
6683910Ssaidi@eecs.umich.edu        }
6693902Ssaidi@eecs.umich.edu    }
6703804Ssaidi@eecs.umich.edu
6713926Ssaidi@eecs.umich.edu    if (!implicit && asi != ASI_P && asi != ASI_S) {
6723804Ssaidi@eecs.umich.edu        if (AsiIsLittle(asi))
6733804Ssaidi@eecs.umich.edu            panic("Little Endian ASIs not supported\n");
6744989Sgblack@eecs.umich.edu
6754989Sgblack@eecs.umich.edu        //XXX It's unclear from looking at the documentation how a no fault
6764989Sgblack@eecs.umich.edu        //load differs from a regular one, other than what happens concerning
6774989Sgblack@eecs.umich.edu        //nfo and e bits in the TTE
6784989Sgblack@eecs.umich.edu//        if (AsiIsNoFault(asi))
6794989Sgblack@eecs.umich.edu//            panic("No Fault ASIs not supported\n");
6803856Ssaidi@eecs.umich.edu
6813804Ssaidi@eecs.umich.edu        if (AsiIsPartialStore(asi))
6823804Ssaidi@eecs.umich.edu            panic("Partial Store ASIs not supported\n");
6834103Ssaidi@eecs.umich.edu
6844191Ssaidi@eecs.umich.edu        if (AsiIsCmt(asi))
6854191Ssaidi@eecs.umich.edu            panic("Cmt ASI registers not implmented\n");
6864191Ssaidi@eecs.umich.edu
6873824Ssaidi@eecs.umich.edu        if (AsiIsInterrupt(asi))
6884103Ssaidi@eecs.umich.edu            goto handleIntRegAccess;
6893804Ssaidi@eecs.umich.edu        if (AsiIsMmu(asi))
6903804Ssaidi@eecs.umich.edu            goto handleMmuRegAccess;
6913804Ssaidi@eecs.umich.edu        if (AsiIsScratchPad(asi))
6923804Ssaidi@eecs.umich.edu            goto handleScratchRegAccess;
6933824Ssaidi@eecs.umich.edu        if (AsiIsQueue(asi))
6943824Ssaidi@eecs.umich.edu            goto handleQueueRegAccess;
6953825Ssaidi@eecs.umich.edu        if (AsiIsSparcError(asi))
6963825Ssaidi@eecs.umich.edu            goto handleSparcErrorRegAccess;
6973823Ssaidi@eecs.umich.edu
6983926Ssaidi@eecs.umich.edu        if (!AsiIsReal(asi) && !AsiIsNucleus(asi) && !AsiIsAsIfUser(asi) &&
6994989Sgblack@eecs.umich.edu                !AsiIsTwin(asi) && !AsiIsBlock(asi) && !AsiIsNoFault(asi))
7003823Ssaidi@eecs.umich.edu            panic("Accessing ASI %#X. Should we?\n", asi);
7013804Ssaidi@eecs.umich.edu    }
7023804Ssaidi@eecs.umich.edu
7033826Ssaidi@eecs.umich.edu    // If the asi is unaligned trap
7044996Sgblack@eecs.umich.edu    if (unaligned) {
7054990Sgblack@eecs.umich.edu        writeSfsr(vaddr, false, ct, false, OtherFault, asi);
7063826Ssaidi@eecs.umich.edu        return new MemAddressNotAligned;
7073826Ssaidi@eecs.umich.edu    }
7083826Ssaidi@eecs.umich.edu
7093826Ssaidi@eecs.umich.edu    if (addr_mask)
7103826Ssaidi@eecs.umich.edu        vaddr = vaddr & VAddrAMask;
7113826Ssaidi@eecs.umich.edu
7123826Ssaidi@eecs.umich.edu    if (!validVirtualAddress(vaddr, addr_mask)) {
7134990Sgblack@eecs.umich.edu        writeSfsr(vaddr, false, ct, true, VaOutOfRange, asi);
7143826Ssaidi@eecs.umich.edu        return new DataAccessException;
7153826Ssaidi@eecs.umich.edu    }
7163826Ssaidi@eecs.umich.edu
7173910Ssaidi@eecs.umich.edu    if ((!lsu_dm && !hpriv && !red) || AsiIsReal(asi)) {
7183804Ssaidi@eecs.umich.edu        real = true;
7193804Ssaidi@eecs.umich.edu        context = 0;
7205555Snate@binkert.org    }
7213804Ssaidi@eecs.umich.edu
7223804Ssaidi@eecs.umich.edu    if (hpriv && (implicit || (!AsiIsAsIfUser(asi) && !AsiIsReal(asi)))) {
7233836Ssaidi@eecs.umich.edu        req->setPaddr(vaddr & PAddrImplMask);
7243804Ssaidi@eecs.umich.edu        return NoFault;
7253804Ssaidi@eecs.umich.edu    }
7263804Ssaidi@eecs.umich.edu
7273836Ssaidi@eecs.umich.edu    e = lookup(vaddr, part_id, real, context);
7283804Ssaidi@eecs.umich.edu
7293804Ssaidi@eecs.umich.edu    if (e == NULL || !e->valid) {
7304990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7313811Ssaidi@eecs.umich.edu        DPRINTF(TLB, "TLB: DTB Failed to find matching TLB entry\n");
7323804Ssaidi@eecs.umich.edu        if (real)
7333804Ssaidi@eecs.umich.edu            return new DataRealTranslationMiss;
7343804Ssaidi@eecs.umich.edu        else
7354997Sgblack@eecs.umich.edu#if FULL_SYSTEM
7363804Ssaidi@eecs.umich.edu            return new FastDataAccessMMUMiss;
7374997Sgblack@eecs.umich.edu#else
7384997Sgblack@eecs.umich.edu            return new FastDataAccessMMUMiss(req->getVaddr());
7394997Sgblack@eecs.umich.edu#endif
7403804Ssaidi@eecs.umich.edu
7413804Ssaidi@eecs.umich.edu    }
7423804Ssaidi@eecs.umich.edu
7433928Ssaidi@eecs.umich.edu    if (!priv && e->pte.priv()) {
7444990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7454990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), PrivViolation, asi);
7463928Ssaidi@eecs.umich.edu        return new DataAccessException;
7473928Ssaidi@eecs.umich.edu    }
7483804Ssaidi@eecs.umich.edu
7493804Ssaidi@eecs.umich.edu    if (write && !e->pte.writable()) {
7504990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7514990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), OtherFault, asi);
7523804Ssaidi@eecs.umich.edu        return new FastDataAccessProtection;
7533804Ssaidi@eecs.umich.edu    }
7543804Ssaidi@eecs.umich.edu
7553804Ssaidi@eecs.umich.edu    if (e->pte.nofault() && !AsiIsNoFault(asi)) {
7564990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7574990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), LoadFromNfo, asi);
7583804Ssaidi@eecs.umich.edu        return new DataAccessException;
7593804Ssaidi@eecs.umich.edu    }
7603804Ssaidi@eecs.umich.edu
7613928Ssaidi@eecs.umich.edu    if (e->pte.sideffect() && AsiIsNoFault(asi)) {
7624990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7634990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), SideEffect, asi);
7643928Ssaidi@eecs.umich.edu        return new DataAccessException;
7653928Ssaidi@eecs.umich.edu    }
7663928Ssaidi@eecs.umich.edu
7674090Ssaidi@eecs.umich.edu    if (e->pte.sideffect() || (e->pte.paddr() >> 39) & 1)
7685736Snate@binkert.org        req->setFlags(Request::UNCACHEABLE);
7693804Ssaidi@eecs.umich.edu
7703836Ssaidi@eecs.umich.edu    // cache translation date for next translation
7713836Ssaidi@eecs.umich.edu    cacheState = tlbdata;
7723881Ssaidi@eecs.umich.edu    if (!cacheValid) {
7733881Ssaidi@eecs.umich.edu        cacheEntry[1] = NULL;
7743881Ssaidi@eecs.umich.edu        cacheEntry[0] = NULL;
7753881Ssaidi@eecs.umich.edu    }
7763881Ssaidi@eecs.umich.edu
7773836Ssaidi@eecs.umich.edu    if (cacheEntry[0] != e && cacheEntry[1] != e) {
7783836Ssaidi@eecs.umich.edu        cacheEntry[1] = cacheEntry[0];
7793836Ssaidi@eecs.umich.edu        cacheEntry[0] = e;
7803836Ssaidi@eecs.umich.edu        cacheAsi[1] = cacheAsi[0];
7813836Ssaidi@eecs.umich.edu        cacheAsi[0] = asi;
7823836Ssaidi@eecs.umich.edu        if (implicit)
7833836Ssaidi@eecs.umich.edu            cacheAsi[0] = (ASI)0;
7843836Ssaidi@eecs.umich.edu    }
7853881Ssaidi@eecs.umich.edu    cacheValid = true;
7865555Snate@binkert.org    req->setPaddr(e->pte.translate(vaddr));
7873836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
7883804Ssaidi@eecs.umich.edu    return NoFault;
7894103Ssaidi@eecs.umich.edu
7903806Ssaidi@eecs.umich.edu    /** Normal flow ends here. */
7914103Ssaidi@eecs.umich.eduhandleIntRegAccess:
7924103Ssaidi@eecs.umich.edu    if (!hpriv) {
7934990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
7944103Ssaidi@eecs.umich.edu        if (priv)
7954103Ssaidi@eecs.umich.edu            return new DataAccessException;
7964103Ssaidi@eecs.umich.edu         else
7974103Ssaidi@eecs.umich.edu            return new PrivilegedAction;
7984103Ssaidi@eecs.umich.edu    }
7994103Ssaidi@eecs.umich.edu
8005570Snate@binkert.org    if ((asi == ASI_SWVR_UDB_INTR_W && !write) ||
8015570Snate@binkert.org        (asi == ASI_SWVR_UDB_INTR_R && write)) {
8024990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
8034103Ssaidi@eecs.umich.edu        return new DataAccessException;
8044103Ssaidi@eecs.umich.edu    }
8054103Ssaidi@eecs.umich.edu
8064103Ssaidi@eecs.umich.edu    goto regAccessOk;
8074103Ssaidi@eecs.umich.edu
8083804Ssaidi@eecs.umich.edu
8093806Ssaidi@eecs.umich.eduhandleScratchRegAccess:
8103806Ssaidi@eecs.umich.edu    if (vaddr > 0x38 || (vaddr >= 0x20 && vaddr < 0x30 && !hpriv)) {
8114990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
8123806Ssaidi@eecs.umich.edu        return new DataAccessException;
8133806Ssaidi@eecs.umich.edu    }
8143824Ssaidi@eecs.umich.edu    goto regAccessOk;
8153824Ssaidi@eecs.umich.edu
8163824Ssaidi@eecs.umich.eduhandleQueueRegAccess:
8173824Ssaidi@eecs.umich.edu    if (!priv  && !hpriv) {
8184990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
8193824Ssaidi@eecs.umich.edu        return new PrivilegedAction;
8203824Ssaidi@eecs.umich.edu    }
8215570Snate@binkert.org    if ((!hpriv && vaddr & 0xF) || vaddr > 0x3f8 || vaddr < 0x3c0) {
8224990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
8233824Ssaidi@eecs.umich.edu        return new DataAccessException;
8243824Ssaidi@eecs.umich.edu    }
8253824Ssaidi@eecs.umich.edu    goto regAccessOk;
8263824Ssaidi@eecs.umich.edu
8273825Ssaidi@eecs.umich.eduhandleSparcErrorRegAccess:
8283825Ssaidi@eecs.umich.edu    if (!hpriv) {
8294990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
8304070Ssaidi@eecs.umich.edu        if (priv)
8313825Ssaidi@eecs.umich.edu            return new DataAccessException;
8324070Ssaidi@eecs.umich.edu         else
8333825Ssaidi@eecs.umich.edu            return new PrivilegedAction;
8343825Ssaidi@eecs.umich.edu    }
8353825Ssaidi@eecs.umich.edu    goto regAccessOk;
8363825Ssaidi@eecs.umich.edu
8373825Ssaidi@eecs.umich.edu
8383824Ssaidi@eecs.umich.eduregAccessOk:
8393804Ssaidi@eecs.umich.eduhandleMmuRegAccess:
8403811Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: DTB Translating MM IPR access\n");
8416428Ssteve.reinhardt@amd.com    req->setFlags(Request::MMAPED_IPR);
8423806Ssaidi@eecs.umich.edu    req->setPaddr(req->getVaddr());
8433806Ssaidi@eecs.umich.edu    return NoFault;
8443804Ssaidi@eecs.umich.edu};
8453804Ssaidi@eecs.umich.edu
8466022Sgblack@eecs.umich.eduFault
8476023Snate@binkert.orgTLB::translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode)
8486022Sgblack@eecs.umich.edu{
8496023Snate@binkert.org    if (mode == Execute)
8506022Sgblack@eecs.umich.edu        return translateInst(req, tc);
8516022Sgblack@eecs.umich.edu    else
8526023Snate@binkert.org        return translateData(req, tc, mode == Write);
8536022Sgblack@eecs.umich.edu}
8546022Sgblack@eecs.umich.edu
8555894Sgblack@eecs.umich.eduvoid
8566022Sgblack@eecs.umich.eduTLB::translateTiming(RequestPtr req, ThreadContext *tc,
8576023Snate@binkert.org        Translation *translation, Mode mode)
8585894Sgblack@eecs.umich.edu{
8595894Sgblack@eecs.umich.edu    assert(translation);
8606023Snate@binkert.org    translation->finish(translateAtomic(req, tc, mode), req, tc, mode);
8615894Sgblack@eecs.umich.edu}
8625894Sgblack@eecs.umich.edu
8634997Sgblack@eecs.umich.edu#if FULL_SYSTEM
8644997Sgblack@eecs.umich.edu
8653806Ssaidi@eecs.umich.eduTick
8666022Sgblack@eecs.umich.eduTLB::doMmuRegRead(ThreadContext *tc, Packet *pkt)
8673806Ssaidi@eecs.umich.edu{
8683823Ssaidi@eecs.umich.edu    Addr va = pkt->getAddr();
8693823Ssaidi@eecs.umich.edu    ASI asi = (ASI)pkt->req->getAsi();
8704070Ssaidi@eecs.umich.edu    uint64_t temp;
8713823Ssaidi@eecs.umich.edu
8723823Ssaidi@eecs.umich.edu    DPRINTF(IPR, "Memory Mapped IPR Read: asi=%#X a=%#x\n",
8733823Ssaidi@eecs.umich.edu         (uint32_t)pkt->req->getAsi(), pkt->getAddr());
8743823Ssaidi@eecs.umich.edu
8756022Sgblack@eecs.umich.edu    TLB *itb = tc->getITBPtr();
8764990Sgblack@eecs.umich.edu
8773823Ssaidi@eecs.umich.edu    switch (asi) {
8783823Ssaidi@eecs.umich.edu      case ASI_LSU_CONTROL_REG:
8793823Ssaidi@eecs.umich.edu        assert(va == 0);
8804172Ssaidi@eecs.umich.edu        pkt->set(tc->readMiscReg(MISCREG_MMU_LSU_CTRL));
8813823Ssaidi@eecs.umich.edu        break;
8823823Ssaidi@eecs.umich.edu      case ASI_MMU:
8833823Ssaidi@eecs.umich.edu        switch (va) {
8843823Ssaidi@eecs.umich.edu          case 0x8:
8854172Ssaidi@eecs.umich.edu            pkt->set(tc->readMiscReg(MISCREG_MMU_P_CONTEXT));
8863823Ssaidi@eecs.umich.edu            break;
8873823Ssaidi@eecs.umich.edu          case 0x10:
8884172Ssaidi@eecs.umich.edu            pkt->set(tc->readMiscReg(MISCREG_MMU_S_CONTEXT));
8893823Ssaidi@eecs.umich.edu            break;
8903823Ssaidi@eecs.umich.edu          default:
8913823Ssaidi@eecs.umich.edu            goto doMmuReadError;
8923823Ssaidi@eecs.umich.edu        }
8933823Ssaidi@eecs.umich.edu        break;
8943824Ssaidi@eecs.umich.edu      case ASI_QUEUE:
8954172Ssaidi@eecs.umich.edu        pkt->set(tc->readMiscReg(MISCREG_QUEUE_CPU_MONDO_HEAD +
8963824Ssaidi@eecs.umich.edu                    (va >> 4) - 0x3c));
8973824Ssaidi@eecs.umich.edu        break;
8983823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS0:
8993823Ssaidi@eecs.umich.edu        assert(va == 0);
9004990Sgblack@eecs.umich.edu        pkt->set(c0_tsb_ps0);
9013823Ssaidi@eecs.umich.edu        break;
9023823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS1:
9033823Ssaidi@eecs.umich.edu        assert(va == 0);
9044990Sgblack@eecs.umich.edu        pkt->set(c0_tsb_ps1);
9053823Ssaidi@eecs.umich.edu        break;
9063823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_CONFIG:
9073823Ssaidi@eecs.umich.edu        assert(va == 0);
9084990Sgblack@eecs.umich.edu        pkt->set(c0_config);
9093823Ssaidi@eecs.umich.edu        break;
9103823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS0:
9113823Ssaidi@eecs.umich.edu        assert(va == 0);
9124990Sgblack@eecs.umich.edu        pkt->set(itb->c0_tsb_ps0);
9133823Ssaidi@eecs.umich.edu        break;
9143823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS1:
9153823Ssaidi@eecs.umich.edu        assert(va == 0);
9164990Sgblack@eecs.umich.edu        pkt->set(itb->c0_tsb_ps1);
9173823Ssaidi@eecs.umich.edu        break;
9183823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_CONFIG:
9193823Ssaidi@eecs.umich.edu        assert(va == 0);
9204990Sgblack@eecs.umich.edu        pkt->set(itb->c0_config);
9213823Ssaidi@eecs.umich.edu        break;
9223823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS0:
9233823Ssaidi@eecs.umich.edu        assert(va == 0);
9244990Sgblack@eecs.umich.edu        pkt->set(cx_tsb_ps0);
9253823Ssaidi@eecs.umich.edu        break;
9263823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS1:
9273823Ssaidi@eecs.umich.edu        assert(va == 0);
9284990Sgblack@eecs.umich.edu        pkt->set(cx_tsb_ps1);
9293823Ssaidi@eecs.umich.edu        break;
9303823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_CONFIG:
9313823Ssaidi@eecs.umich.edu        assert(va == 0);
9324990Sgblack@eecs.umich.edu        pkt->set(cx_config);
9333823Ssaidi@eecs.umich.edu        break;
9343823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS0:
9353823Ssaidi@eecs.umich.edu        assert(va == 0);
9364990Sgblack@eecs.umich.edu        pkt->set(itb->cx_tsb_ps0);
9373823Ssaidi@eecs.umich.edu        break;
9383823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS1:
9393823Ssaidi@eecs.umich.edu        assert(va == 0);
9404990Sgblack@eecs.umich.edu        pkt->set(itb->cx_tsb_ps1);
9413823Ssaidi@eecs.umich.edu        break;
9423823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_CONFIG:
9433823Ssaidi@eecs.umich.edu        assert(va == 0);
9444990Sgblack@eecs.umich.edu        pkt->set(itb->cx_config);
9453823Ssaidi@eecs.umich.edu        break;
9463826Ssaidi@eecs.umich.edu      case ASI_SPARC_ERROR_STATUS_REG:
9473912Ssaidi@eecs.umich.edu        pkt->set((uint64_t)0);
9483826Ssaidi@eecs.umich.edu        break;
9493823Ssaidi@eecs.umich.edu      case ASI_HYP_SCRATCHPAD:
9503823Ssaidi@eecs.umich.edu      case ASI_SCRATCHPAD:
9514172Ssaidi@eecs.umich.edu        pkt->set(tc->readMiscReg(MISCREG_SCRATCHPAD_R0 + (va >> 3)));
9523823Ssaidi@eecs.umich.edu        break;
9533826Ssaidi@eecs.umich.edu      case ASI_IMMU:
9543826Ssaidi@eecs.umich.edu        switch (va) {
9553833Ssaidi@eecs.umich.edu          case 0x0:
9564990Sgblack@eecs.umich.edu            temp = itb->tag_access;
9573833Ssaidi@eecs.umich.edu            pkt->set(bits(temp,63,22) | bits(temp,12,0) << 48);
9583833Ssaidi@eecs.umich.edu            break;
9593906Ssaidi@eecs.umich.edu          case 0x18:
9604990Sgblack@eecs.umich.edu            pkt->set(itb->sfsr);
9613906Ssaidi@eecs.umich.edu            break;
9623826Ssaidi@eecs.umich.edu          case 0x30:
9634990Sgblack@eecs.umich.edu            pkt->set(itb->tag_access);
9643826Ssaidi@eecs.umich.edu            break;
9653826Ssaidi@eecs.umich.edu          default:
9663826Ssaidi@eecs.umich.edu            goto doMmuReadError;
9673826Ssaidi@eecs.umich.edu        }
9683826Ssaidi@eecs.umich.edu        break;
9693823Ssaidi@eecs.umich.edu      case ASI_DMMU:
9703823Ssaidi@eecs.umich.edu        switch (va) {
9713833Ssaidi@eecs.umich.edu          case 0x0:
9724990Sgblack@eecs.umich.edu            temp = tag_access;
9733833Ssaidi@eecs.umich.edu            pkt->set(bits(temp,63,22) | bits(temp,12,0) << 48);
9743833Ssaidi@eecs.umich.edu            break;
9753906Ssaidi@eecs.umich.edu          case 0x18:
9764990Sgblack@eecs.umich.edu            pkt->set(sfsr);
9773906Ssaidi@eecs.umich.edu            break;
9783906Ssaidi@eecs.umich.edu          case 0x20:
9794990Sgblack@eecs.umich.edu            pkt->set(sfar);
9803906Ssaidi@eecs.umich.edu            break;
9813826Ssaidi@eecs.umich.edu          case 0x30:
9824990Sgblack@eecs.umich.edu            pkt->set(tag_access);
9833826Ssaidi@eecs.umich.edu            break;
9843823Ssaidi@eecs.umich.edu          case 0x80:
9854172Ssaidi@eecs.umich.edu            pkt->set(tc->readMiscReg(MISCREG_MMU_PART_ID));
9863823Ssaidi@eecs.umich.edu            break;
9873823Ssaidi@eecs.umich.edu          default:
9883823Ssaidi@eecs.umich.edu                goto doMmuReadError;
9893823Ssaidi@eecs.umich.edu        }
9903823Ssaidi@eecs.umich.edu        break;
9913833Ssaidi@eecs.umich.edu      case ASI_DMMU_TSB_PS0_PTR_REG:
9924070Ssaidi@eecs.umich.edu        pkt->set(MakeTsbPtr(Ps0,
9934990Sgblack@eecs.umich.edu            tag_access,
9944990Sgblack@eecs.umich.edu            c0_tsb_ps0,
9954990Sgblack@eecs.umich.edu            c0_config,
9964990Sgblack@eecs.umich.edu            cx_tsb_ps0,
9974990Sgblack@eecs.umich.edu            cx_config));
9983833Ssaidi@eecs.umich.edu        break;
9993833Ssaidi@eecs.umich.edu      case ASI_DMMU_TSB_PS1_PTR_REG:
10004070Ssaidi@eecs.umich.edu        pkt->set(MakeTsbPtr(Ps1,
10014990Sgblack@eecs.umich.edu                tag_access,
10024990Sgblack@eecs.umich.edu                c0_tsb_ps1,
10034990Sgblack@eecs.umich.edu                c0_config,
10044990Sgblack@eecs.umich.edu                cx_tsb_ps1,
10054990Sgblack@eecs.umich.edu                cx_config));
10063833Ssaidi@eecs.umich.edu        break;
10073899Ssaidi@eecs.umich.edu      case ASI_IMMU_TSB_PS0_PTR_REG:
10084070Ssaidi@eecs.umich.edu          pkt->set(MakeTsbPtr(Ps0,
10094990Sgblack@eecs.umich.edu                itb->tag_access,
10104990Sgblack@eecs.umich.edu                itb->c0_tsb_ps0,
10114990Sgblack@eecs.umich.edu                itb->c0_config,
10124990Sgblack@eecs.umich.edu                itb->cx_tsb_ps0,
10134990Sgblack@eecs.umich.edu                itb->cx_config));
10143899Ssaidi@eecs.umich.edu        break;
10153899Ssaidi@eecs.umich.edu      case ASI_IMMU_TSB_PS1_PTR_REG:
10164070Ssaidi@eecs.umich.edu          pkt->set(MakeTsbPtr(Ps1,
10174990Sgblack@eecs.umich.edu                itb->tag_access,
10184990Sgblack@eecs.umich.edu                itb->c0_tsb_ps1,
10194990Sgblack@eecs.umich.edu                itb->c0_config,
10204990Sgblack@eecs.umich.edu                itb->cx_tsb_ps1,
10214990Sgblack@eecs.umich.edu                itb->cx_config));
10223899Ssaidi@eecs.umich.edu        break;
10234103Ssaidi@eecs.umich.edu      case ASI_SWVR_INTR_RECEIVE:
10245646Sgblack@eecs.umich.edu        {
10255646Sgblack@eecs.umich.edu            SparcISA::Interrupts * interrupts =
10265646Sgblack@eecs.umich.edu                dynamic_cast<SparcISA::Interrupts *>(
10275646Sgblack@eecs.umich.edu                        tc->getCpuPtr()->getInterruptController());
10285646Sgblack@eecs.umich.edu            pkt->set(interrupts->get_vec(IT_INT_VEC));
10295646Sgblack@eecs.umich.edu        }
10304103Ssaidi@eecs.umich.edu        break;
10314103Ssaidi@eecs.umich.edu      case ASI_SWVR_UDB_INTR_R:
10325646Sgblack@eecs.umich.edu        {
10335646Sgblack@eecs.umich.edu            SparcISA::Interrupts * interrupts =
10345646Sgblack@eecs.umich.edu                dynamic_cast<SparcISA::Interrupts *>(
10355646Sgblack@eecs.umich.edu                        tc->getCpuPtr()->getInterruptController());
10365646Sgblack@eecs.umich.edu            temp = findMsbSet(interrupts->get_vec(IT_INT_VEC));
10375704Snate@binkert.org            tc->getCpuPtr()->clearInterrupt(IT_INT_VEC, temp);
10385646Sgblack@eecs.umich.edu            pkt->set(temp);
10395646Sgblack@eecs.umich.edu        }
10404103Ssaidi@eecs.umich.edu        break;
10413823Ssaidi@eecs.umich.edu      default:
10423823Ssaidi@eecs.umich.edudoMmuReadError:
10433823Ssaidi@eecs.umich.edu        panic("need to impl DTB::doMmuRegRead() got asi=%#x, va=%#x\n",
10443823Ssaidi@eecs.umich.edu            (uint32_t)asi, va);
10453823Ssaidi@eecs.umich.edu    }
10464870Sstever@eecs.umich.edu    pkt->makeAtomicResponse();
10475100Ssaidi@eecs.umich.edu    return tc->getCpuPtr()->ticks(1);
10483806Ssaidi@eecs.umich.edu}
10493806Ssaidi@eecs.umich.edu
10503806Ssaidi@eecs.umich.eduTick
10516022Sgblack@eecs.umich.eduTLB::doMmuRegWrite(ThreadContext *tc, Packet *pkt)
10523806Ssaidi@eecs.umich.edu{
10537518Sgblack@eecs.umich.edu    uint64_t data = pkt->get<uint64_t>();
10543823Ssaidi@eecs.umich.edu    Addr va = pkt->getAddr();
10553823Ssaidi@eecs.umich.edu    ASI asi = (ASI)pkt->req->getAsi();
10563823Ssaidi@eecs.umich.edu
10573826Ssaidi@eecs.umich.edu    Addr ta_insert;
10583826Ssaidi@eecs.umich.edu    Addr va_insert;
10593826Ssaidi@eecs.umich.edu    Addr ct_insert;
10603826Ssaidi@eecs.umich.edu    int part_insert;
10613826Ssaidi@eecs.umich.edu    int entry_insert = -1;
10623826Ssaidi@eecs.umich.edu    bool real_insert;
10633863Ssaidi@eecs.umich.edu    bool ignore;
10643863Ssaidi@eecs.umich.edu    int part_id;
10653863Ssaidi@eecs.umich.edu    int ctx_id;
10663826Ssaidi@eecs.umich.edu    PageTableEntry pte;
10673826Ssaidi@eecs.umich.edu
10683825Ssaidi@eecs.umich.edu    DPRINTF(IPR, "Memory Mapped IPR Write: asi=%#X a=%#x d=%#X\n",
10693823Ssaidi@eecs.umich.edu         (uint32_t)asi, va, data);
10703823Ssaidi@eecs.umich.edu
10716022Sgblack@eecs.umich.edu    TLB *itb = tc->getITBPtr();
10724990Sgblack@eecs.umich.edu
10733823Ssaidi@eecs.umich.edu    switch (asi) {
10743823Ssaidi@eecs.umich.edu      case ASI_LSU_CONTROL_REG:
10753823Ssaidi@eecs.umich.edu        assert(va == 0);
10764172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_MMU_LSU_CTRL, data);
10773823Ssaidi@eecs.umich.edu        break;
10783823Ssaidi@eecs.umich.edu      case ASI_MMU:
10793823Ssaidi@eecs.umich.edu        switch (va) {
10803823Ssaidi@eecs.umich.edu          case 0x8:
10814172Ssaidi@eecs.umich.edu            tc->setMiscReg(MISCREG_MMU_P_CONTEXT, data);
10823823Ssaidi@eecs.umich.edu            break;
10833823Ssaidi@eecs.umich.edu          case 0x10:
10844172Ssaidi@eecs.umich.edu            tc->setMiscReg(MISCREG_MMU_S_CONTEXT, data);
10853823Ssaidi@eecs.umich.edu            break;
10863823Ssaidi@eecs.umich.edu          default:
10873823Ssaidi@eecs.umich.edu            goto doMmuWriteError;
10883823Ssaidi@eecs.umich.edu        }
10893823Ssaidi@eecs.umich.edu        break;
10903824Ssaidi@eecs.umich.edu      case ASI_QUEUE:
10913825Ssaidi@eecs.umich.edu        assert(mbits(data,13,6) == data);
10924172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_QUEUE_CPU_MONDO_HEAD +
10933824Ssaidi@eecs.umich.edu                    (va >> 4) - 0x3c, data);
10943824Ssaidi@eecs.umich.edu        break;
10953823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS0:
10963823Ssaidi@eecs.umich.edu        assert(va == 0);
10974990Sgblack@eecs.umich.edu        c0_tsb_ps0 = data;
10983823Ssaidi@eecs.umich.edu        break;
10993823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS1:
11003823Ssaidi@eecs.umich.edu        assert(va == 0);
11014990Sgblack@eecs.umich.edu        c0_tsb_ps1 = data;
11023823Ssaidi@eecs.umich.edu        break;
11033823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_CONFIG:
11043823Ssaidi@eecs.umich.edu        assert(va == 0);
11054990Sgblack@eecs.umich.edu        c0_config = data;
11063823Ssaidi@eecs.umich.edu        break;
11073823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS0:
11083823Ssaidi@eecs.umich.edu        assert(va == 0);
11094990Sgblack@eecs.umich.edu        itb->c0_tsb_ps0 = data;
11103823Ssaidi@eecs.umich.edu        break;
11113823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS1:
11123823Ssaidi@eecs.umich.edu        assert(va == 0);
11134990Sgblack@eecs.umich.edu        itb->c0_tsb_ps1 = data;
11143823Ssaidi@eecs.umich.edu        break;
11153823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_CONFIG:
11163823Ssaidi@eecs.umich.edu        assert(va == 0);
11174990Sgblack@eecs.umich.edu        itb->c0_config = data;
11183823Ssaidi@eecs.umich.edu        break;
11193823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS0:
11203823Ssaidi@eecs.umich.edu        assert(va == 0);
11214990Sgblack@eecs.umich.edu        cx_tsb_ps0 = data;
11223823Ssaidi@eecs.umich.edu        break;
11233823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS1:
11243823Ssaidi@eecs.umich.edu        assert(va == 0);
11254990Sgblack@eecs.umich.edu        cx_tsb_ps1 = data;
11263823Ssaidi@eecs.umich.edu        break;
11273823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_CONFIG:
11283823Ssaidi@eecs.umich.edu        assert(va == 0);
11294990Sgblack@eecs.umich.edu        cx_config = data;
11303823Ssaidi@eecs.umich.edu        break;
11313823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS0:
11323823Ssaidi@eecs.umich.edu        assert(va == 0);
11334990Sgblack@eecs.umich.edu        itb->cx_tsb_ps0 = data;
11343823Ssaidi@eecs.umich.edu        break;
11353823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS1:
11363823Ssaidi@eecs.umich.edu        assert(va == 0);
11374990Sgblack@eecs.umich.edu        itb->cx_tsb_ps1 = data;
11383823Ssaidi@eecs.umich.edu        break;
11393823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_CONFIG:
11403823Ssaidi@eecs.umich.edu        assert(va == 0);
11414990Sgblack@eecs.umich.edu        itb->cx_config = data;
11423823Ssaidi@eecs.umich.edu        break;
11433825Ssaidi@eecs.umich.edu      case ASI_SPARC_ERROR_EN_REG:
11443825Ssaidi@eecs.umich.edu      case ASI_SPARC_ERROR_STATUS_REG:
11455823Ssaidi@eecs.umich.edu        inform("Ignoring write to SPARC ERROR regsiter\n");
11463825Ssaidi@eecs.umich.edu        break;
11473823Ssaidi@eecs.umich.edu      case ASI_HYP_SCRATCHPAD:
11483823Ssaidi@eecs.umich.edu      case ASI_SCRATCHPAD:
11494172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_SCRATCHPAD_R0 + (va >> 3), data);
11503823Ssaidi@eecs.umich.edu        break;
11513826Ssaidi@eecs.umich.edu      case ASI_IMMU:
11523826Ssaidi@eecs.umich.edu        switch (va) {
11533906Ssaidi@eecs.umich.edu          case 0x18:
11544990Sgblack@eecs.umich.edu            itb->sfsr = data;
11553906Ssaidi@eecs.umich.edu            break;
11563826Ssaidi@eecs.umich.edu          case 0x30:
11573916Ssaidi@eecs.umich.edu            sext<59>(bits(data, 59,0));
11584990Sgblack@eecs.umich.edu            itb->tag_access = data;
11593826Ssaidi@eecs.umich.edu            break;
11603826Ssaidi@eecs.umich.edu          default:
11613826Ssaidi@eecs.umich.edu            goto doMmuWriteError;
11623826Ssaidi@eecs.umich.edu        }
11633826Ssaidi@eecs.umich.edu        break;
11643826Ssaidi@eecs.umich.edu      case ASI_ITLB_DATA_ACCESS_REG:
11653826Ssaidi@eecs.umich.edu        entry_insert = bits(va, 8,3);
11663826Ssaidi@eecs.umich.edu      case ASI_ITLB_DATA_IN_REG:
11673826Ssaidi@eecs.umich.edu        assert(entry_insert != -1 || mbits(va,10,9) == va);
11684990Sgblack@eecs.umich.edu        ta_insert = itb->tag_access;
11693826Ssaidi@eecs.umich.edu        va_insert = mbits(ta_insert, 63,13);
11703826Ssaidi@eecs.umich.edu        ct_insert = mbits(ta_insert, 12,0);
11714172Ssaidi@eecs.umich.edu        part_insert = tc->readMiscReg(MISCREG_MMU_PART_ID);
11723826Ssaidi@eecs.umich.edu        real_insert = bits(va, 9,9);
11733826Ssaidi@eecs.umich.edu        pte.populate(data, bits(va,10,10) ? PageTableEntry::sun4v :
11743826Ssaidi@eecs.umich.edu                PageTableEntry::sun4u);
11753826Ssaidi@eecs.umich.edu        tc->getITBPtr()->insert(va_insert, part_insert, ct_insert, real_insert,
11763826Ssaidi@eecs.umich.edu                pte, entry_insert);
11773826Ssaidi@eecs.umich.edu        break;
11783826Ssaidi@eecs.umich.edu      case ASI_DTLB_DATA_ACCESS_REG:
11793826Ssaidi@eecs.umich.edu        entry_insert = bits(va, 8,3);
11803826Ssaidi@eecs.umich.edu      case ASI_DTLB_DATA_IN_REG:
11813826Ssaidi@eecs.umich.edu        assert(entry_insert != -1 || mbits(va,10,9) == va);
11824990Sgblack@eecs.umich.edu        ta_insert = tag_access;
11833826Ssaidi@eecs.umich.edu        va_insert = mbits(ta_insert, 63,13);
11843826Ssaidi@eecs.umich.edu        ct_insert = mbits(ta_insert, 12,0);
11854172Ssaidi@eecs.umich.edu        part_insert = tc->readMiscReg(MISCREG_MMU_PART_ID);
11863826Ssaidi@eecs.umich.edu        real_insert = bits(va, 9,9);
11873826Ssaidi@eecs.umich.edu        pte.populate(data, bits(va,10,10) ? PageTableEntry::sun4v :
11883826Ssaidi@eecs.umich.edu                PageTableEntry::sun4u);
11895555Snate@binkert.org        insert(va_insert, part_insert, ct_insert, real_insert, pte,
11905555Snate@binkert.org               entry_insert);
11913826Ssaidi@eecs.umich.edu        break;
11923863Ssaidi@eecs.umich.edu      case ASI_IMMU_DEMAP:
11933863Ssaidi@eecs.umich.edu        ignore = false;
11943863Ssaidi@eecs.umich.edu        ctx_id = -1;
11954172Ssaidi@eecs.umich.edu        part_id =  tc->readMiscReg(MISCREG_MMU_PART_ID);
11963863Ssaidi@eecs.umich.edu        switch (bits(va,5,4)) {
11973863Ssaidi@eecs.umich.edu          case 0:
11984172Ssaidi@eecs.umich.edu            ctx_id = tc->readMiscReg(MISCREG_MMU_P_CONTEXT);
11993863Ssaidi@eecs.umich.edu            break;
12003863Ssaidi@eecs.umich.edu          case 1:
12013863Ssaidi@eecs.umich.edu            ignore = true;
12023863Ssaidi@eecs.umich.edu            break;
12033863Ssaidi@eecs.umich.edu          case 3:
12043863Ssaidi@eecs.umich.edu            ctx_id = 0;
12053863Ssaidi@eecs.umich.edu            break;
12063863Ssaidi@eecs.umich.edu          default:
12073863Ssaidi@eecs.umich.edu            ignore = true;
12083863Ssaidi@eecs.umich.edu        }
12093863Ssaidi@eecs.umich.edu
12103863Ssaidi@eecs.umich.edu        switch(bits(va,7,6)) {
12113863Ssaidi@eecs.umich.edu          case 0: // demap page
12123863Ssaidi@eecs.umich.edu            if (!ignore)
12133863Ssaidi@eecs.umich.edu                tc->getITBPtr()->demapPage(mbits(va,63,13), part_id,
12143863Ssaidi@eecs.umich.edu                        bits(va,9,9), ctx_id);
12153863Ssaidi@eecs.umich.edu            break;
12163863Ssaidi@eecs.umich.edu          case 1: //demap context
12173863Ssaidi@eecs.umich.edu            if (!ignore)
12183863Ssaidi@eecs.umich.edu                tc->getITBPtr()->demapContext(part_id, ctx_id);
12193863Ssaidi@eecs.umich.edu            break;
12203863Ssaidi@eecs.umich.edu          case 2:
12213863Ssaidi@eecs.umich.edu            tc->getITBPtr()->demapAll(part_id);
12223863Ssaidi@eecs.umich.edu            break;
12233863Ssaidi@eecs.umich.edu          default:
12243863Ssaidi@eecs.umich.edu            panic("Invalid type for IMMU demap\n");
12253863Ssaidi@eecs.umich.edu        }
12263863Ssaidi@eecs.umich.edu        break;
12273823Ssaidi@eecs.umich.edu      case ASI_DMMU:
12283823Ssaidi@eecs.umich.edu        switch (va) {
12293906Ssaidi@eecs.umich.edu          case 0x18:
12304990Sgblack@eecs.umich.edu            sfsr = data;
12313906Ssaidi@eecs.umich.edu            break;
12323826Ssaidi@eecs.umich.edu          case 0x30:
12333916Ssaidi@eecs.umich.edu            sext<59>(bits(data, 59,0));
12344990Sgblack@eecs.umich.edu            tag_access = data;
12353826Ssaidi@eecs.umich.edu            break;
12363823Ssaidi@eecs.umich.edu          case 0x80:
12374172Ssaidi@eecs.umich.edu            tc->setMiscReg(MISCREG_MMU_PART_ID, data);
12383823Ssaidi@eecs.umich.edu            break;
12393823Ssaidi@eecs.umich.edu          default:
12403823Ssaidi@eecs.umich.edu            goto doMmuWriteError;
12413823Ssaidi@eecs.umich.edu        }
12423823Ssaidi@eecs.umich.edu        break;
12433863Ssaidi@eecs.umich.edu      case ASI_DMMU_DEMAP:
12443863Ssaidi@eecs.umich.edu        ignore = false;
12453863Ssaidi@eecs.umich.edu        ctx_id = -1;
12464172Ssaidi@eecs.umich.edu        part_id =  tc->readMiscReg(MISCREG_MMU_PART_ID);
12473863Ssaidi@eecs.umich.edu        switch (bits(va,5,4)) {
12483863Ssaidi@eecs.umich.edu          case 0:
12494172Ssaidi@eecs.umich.edu            ctx_id = tc->readMiscReg(MISCREG_MMU_P_CONTEXT);
12503863Ssaidi@eecs.umich.edu            break;
12513863Ssaidi@eecs.umich.edu          case 1:
12524172Ssaidi@eecs.umich.edu            ctx_id = tc->readMiscReg(MISCREG_MMU_S_CONTEXT);
12533863Ssaidi@eecs.umich.edu            break;
12543863Ssaidi@eecs.umich.edu          case 3:
12553863Ssaidi@eecs.umich.edu            ctx_id = 0;
12563863Ssaidi@eecs.umich.edu            break;
12573863Ssaidi@eecs.umich.edu          default:
12583863Ssaidi@eecs.umich.edu            ignore = true;
12593863Ssaidi@eecs.umich.edu        }
12603863Ssaidi@eecs.umich.edu
12613863Ssaidi@eecs.umich.edu        switch(bits(va,7,6)) {
12623863Ssaidi@eecs.umich.edu          case 0: // demap page
12633863Ssaidi@eecs.umich.edu            if (!ignore)
12643863Ssaidi@eecs.umich.edu                demapPage(mbits(va,63,13), part_id, bits(va,9,9), ctx_id);
12653863Ssaidi@eecs.umich.edu            break;
12663863Ssaidi@eecs.umich.edu          case 1: //demap context
12673863Ssaidi@eecs.umich.edu            if (!ignore)
12683863Ssaidi@eecs.umich.edu                demapContext(part_id, ctx_id);
12693863Ssaidi@eecs.umich.edu            break;
12703863Ssaidi@eecs.umich.edu          case 2:
12713863Ssaidi@eecs.umich.edu            demapAll(part_id);
12723863Ssaidi@eecs.umich.edu            break;
12733863Ssaidi@eecs.umich.edu          default:
12743863Ssaidi@eecs.umich.edu            panic("Invalid type for IMMU demap\n");
12753863Ssaidi@eecs.umich.edu        }
12763863Ssaidi@eecs.umich.edu        break;
12774103Ssaidi@eecs.umich.edu       case ASI_SWVR_INTR_RECEIVE:
12785646Sgblack@eecs.umich.edu        {
12795646Sgblack@eecs.umich.edu            int msb;
12805646Sgblack@eecs.umich.edu            // clear all the interrupts that aren't set in the write
12815646Sgblack@eecs.umich.edu            SparcISA::Interrupts * interrupts =
12825646Sgblack@eecs.umich.edu                dynamic_cast<SparcISA::Interrupts *>(
12835646Sgblack@eecs.umich.edu                        tc->getCpuPtr()->getInterruptController());
12845704Snate@binkert.org            while (interrupts->get_vec(IT_INT_VEC) & data) {
12855646Sgblack@eecs.umich.edu                msb = findMsbSet(interrupts->get_vec(IT_INT_VEC) & data);
12865704Snate@binkert.org                tc->getCpuPtr()->clearInterrupt(IT_INT_VEC, msb);
12875646Sgblack@eecs.umich.edu            }
12884103Ssaidi@eecs.umich.edu        }
12894103Ssaidi@eecs.umich.edu        break;
12904103Ssaidi@eecs.umich.edu      case ASI_SWVR_UDB_INTR_W:
12914103Ssaidi@eecs.umich.edu            tc->getSystemPtr()->threadContexts[bits(data,12,8)]->getCpuPtr()->
12925704Snate@binkert.org            postInterrupt(bits(data, 5, 0), 0);
12934103Ssaidi@eecs.umich.edu        break;
12945555Snate@binkert.org      default:
12953823Ssaidi@eecs.umich.edudoMmuWriteError:
12963823Ssaidi@eecs.umich.edu        panic("need to impl DTB::doMmuRegWrite() got asi=%#x, va=%#x d=%#x\n",
12973823Ssaidi@eecs.umich.edu            (uint32_t)pkt->req->getAsi(), pkt->getAddr(), data);
12983823Ssaidi@eecs.umich.edu    }
12994870Sstever@eecs.umich.edu    pkt->makeAtomicResponse();
13005100Ssaidi@eecs.umich.edu    return tc->getCpuPtr()->ticks(1);
13013806Ssaidi@eecs.umich.edu}
13023806Ssaidi@eecs.umich.edu
13034997Sgblack@eecs.umich.edu#endif
13044997Sgblack@eecs.umich.edu
13053804Ssaidi@eecs.umich.eduvoid
13066022Sgblack@eecs.umich.eduTLB::GetTsbPtr(ThreadContext *tc, Addr addr, int ctx, Addr *ptrs)
13074070Ssaidi@eecs.umich.edu{
13084070Ssaidi@eecs.umich.edu    uint64_t tag_access = mbits(addr,63,13) | mbits(ctx,12,0);
13096022Sgblack@eecs.umich.edu    TLB * itb = tc->getITBPtr();
13104070Ssaidi@eecs.umich.edu    ptrs[0] = MakeTsbPtr(Ps0, tag_access,
13114990Sgblack@eecs.umich.edu                c0_tsb_ps0,
13124990Sgblack@eecs.umich.edu                c0_config,
13134990Sgblack@eecs.umich.edu                cx_tsb_ps0,
13144990Sgblack@eecs.umich.edu                cx_config);
13154070Ssaidi@eecs.umich.edu    ptrs[1] = MakeTsbPtr(Ps1, tag_access,
13164990Sgblack@eecs.umich.edu                c0_tsb_ps1,
13174990Sgblack@eecs.umich.edu                c0_config,
13184990Sgblack@eecs.umich.edu                cx_tsb_ps1,
13194990Sgblack@eecs.umich.edu                cx_config);
13204070Ssaidi@eecs.umich.edu    ptrs[2] = MakeTsbPtr(Ps0, tag_access,
13214990Sgblack@eecs.umich.edu                itb->c0_tsb_ps0,
13224990Sgblack@eecs.umich.edu                itb->c0_config,
13234990Sgblack@eecs.umich.edu                itb->cx_tsb_ps0,
13244990Sgblack@eecs.umich.edu                itb->cx_config);
13254070Ssaidi@eecs.umich.edu    ptrs[3] = MakeTsbPtr(Ps1, tag_access,
13264990Sgblack@eecs.umich.edu                itb->c0_tsb_ps1,
13274990Sgblack@eecs.umich.edu                itb->c0_config,
13284990Sgblack@eecs.umich.edu                itb->cx_tsb_ps1,
13294990Sgblack@eecs.umich.edu                itb->cx_config);
13304070Ssaidi@eecs.umich.edu}
13314070Ssaidi@eecs.umich.edu
13324070Ssaidi@eecs.umich.eduuint64_t
13336022Sgblack@eecs.umich.eduTLB::MakeTsbPtr(TsbPageSize ps, uint64_t tag_access, uint64_t c0_tsb,
13344070Ssaidi@eecs.umich.edu        uint64_t c0_config, uint64_t cX_tsb, uint64_t cX_config)
13354070Ssaidi@eecs.umich.edu{
13364070Ssaidi@eecs.umich.edu    uint64_t tsb;
13374070Ssaidi@eecs.umich.edu    uint64_t config;
13384070Ssaidi@eecs.umich.edu
13394070Ssaidi@eecs.umich.edu    if (bits(tag_access, 12,0) == 0) {
13404070Ssaidi@eecs.umich.edu        tsb = c0_tsb;
13414070Ssaidi@eecs.umich.edu        config = c0_config;
13424070Ssaidi@eecs.umich.edu    } else {
13434070Ssaidi@eecs.umich.edu        tsb = cX_tsb;
13444070Ssaidi@eecs.umich.edu        config = cX_config;
13454070Ssaidi@eecs.umich.edu    }
13464070Ssaidi@eecs.umich.edu
13474070Ssaidi@eecs.umich.edu    uint64_t ptr = mbits(tsb,63,13);
13484070Ssaidi@eecs.umich.edu    bool split = bits(tsb,12,12);
13494070Ssaidi@eecs.umich.edu    int tsb_size = bits(tsb,3,0);
13504070Ssaidi@eecs.umich.edu    int page_size = (ps == Ps0) ? bits(config, 2,0) : bits(config,10,8);
13514070Ssaidi@eecs.umich.edu
13524070Ssaidi@eecs.umich.edu    if (ps == Ps1  && split)
13534070Ssaidi@eecs.umich.edu        ptr |= ULL(1) << (13 + tsb_size);
13544070Ssaidi@eecs.umich.edu    ptr |= (tag_access >> (9 + page_size * 3)) & mask(12+tsb_size, 4);
13554070Ssaidi@eecs.umich.edu
13564070Ssaidi@eecs.umich.edu    return ptr;
13574070Ssaidi@eecs.umich.edu}
13584070Ssaidi@eecs.umich.edu
13594070Ssaidi@eecs.umich.eduvoid
13603804Ssaidi@eecs.umich.eduTLB::serialize(std::ostream &os)
13613804Ssaidi@eecs.umich.edu{
13624000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(size);
13634000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(usedEntries);
13644000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(lastReplaced);
13654000Ssaidi@eecs.umich.edu
13664000Ssaidi@eecs.umich.edu    // convert the pointer based free list into an index based one
13674000Ssaidi@eecs.umich.edu    int *free_list = (int*)malloc(sizeof(int) * size);
13684000Ssaidi@eecs.umich.edu    int cntr = 0;
13694000Ssaidi@eecs.umich.edu    std::list<TlbEntry*>::iterator i;
13704000Ssaidi@eecs.umich.edu    i = freeList.begin();
13714000Ssaidi@eecs.umich.edu    while (i != freeList.end()) {
13724000Ssaidi@eecs.umich.edu        free_list[cntr++] = ((size_t)*i - (size_t)tlb)/ sizeof(TlbEntry);
13734000Ssaidi@eecs.umich.edu        i++;
13744000Ssaidi@eecs.umich.edu    }
13754000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(cntr);
13764000Ssaidi@eecs.umich.edu    SERIALIZE_ARRAY(free_list,  cntr);
13774000Ssaidi@eecs.umich.edu
13784990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(c0_tsb_ps0);
13794990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(c0_tsb_ps1);
13804990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(c0_config);
13814990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cx_tsb_ps0);
13824990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cx_tsb_ps1);
13834990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cx_config);
13844990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(sfsr);
13854990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tag_access);
13865276Ssaidi@eecs.umich.edu
13875276Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++) {
13885276Ssaidi@eecs.umich.edu        nameOut(os, csprintf("%s.PTE%d", name(), x));
13895276Ssaidi@eecs.umich.edu        tlb[x].serialize(os);
13905276Ssaidi@eecs.umich.edu    }
13916022Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(sfar);
13923804Ssaidi@eecs.umich.edu}
13933804Ssaidi@eecs.umich.edu
13943804Ssaidi@eecs.umich.eduvoid
13953804Ssaidi@eecs.umich.eduTLB::unserialize(Checkpoint *cp, const std::string &section)
13963804Ssaidi@eecs.umich.edu{
13974000Ssaidi@eecs.umich.edu    int oldSize;
13984000Ssaidi@eecs.umich.edu
13994000Ssaidi@eecs.umich.edu    paramIn(cp, section, "size", oldSize);
14004000Ssaidi@eecs.umich.edu    if (oldSize != size)
14014000Ssaidi@eecs.umich.edu        panic("Don't support unserializing different sized TLBs\n");
14024000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(usedEntries);
14034000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(lastReplaced);
14044000Ssaidi@eecs.umich.edu
14054000Ssaidi@eecs.umich.edu    int cntr;
14064000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(cntr);
14074000Ssaidi@eecs.umich.edu
14084000Ssaidi@eecs.umich.edu    int *free_list = (int*)malloc(sizeof(int) * cntr);
14094000Ssaidi@eecs.umich.edu    freeList.clear();
14104000Ssaidi@eecs.umich.edu    UNSERIALIZE_ARRAY(free_list,  cntr);
14114000Ssaidi@eecs.umich.edu    for (int x = 0; x < cntr; x++)
14124000Ssaidi@eecs.umich.edu        freeList.push_back(&tlb[free_list[x]]);
14134000Ssaidi@eecs.umich.edu
14144990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(c0_tsb_ps0);
14154990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(c0_tsb_ps1);
14164990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(c0_config);
14174990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cx_tsb_ps0);
14184990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cx_tsb_ps1);
14194990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cx_config);
14204990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(sfsr);
14214990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tag_access);
14225276Ssaidi@eecs.umich.edu
14235276Ssaidi@eecs.umich.edu    lookupTable.clear();
14245276Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++) {
14255276Ssaidi@eecs.umich.edu        tlb[x].unserialize(cp, csprintf("%s.PTE%d", section, x));
14265276Ssaidi@eecs.umich.edu        if (tlb[x].valid)
14275276Ssaidi@eecs.umich.edu            lookupTable.insert(tlb[x].range, &tlb[x]);
14285276Ssaidi@eecs.umich.edu
14295276Ssaidi@eecs.umich.edu    }
14304990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(sfar);
14313804Ssaidi@eecs.umich.edu}
14323804Ssaidi@eecs.umich.edu
14334088Sbinkertn@umich.edu/* end namespace SparcISA */ }
14344088Sbinkertn@umich.edu
14356022Sgblack@eecs.umich.eduSparcISA::TLB *
14366022Sgblack@eecs.umich.eduSparcTLBParams::create()
14373804Ssaidi@eecs.umich.edu{
14386022Sgblack@eecs.umich.edu    return new SparcISA::TLB(this);
14393804Ssaidi@eecs.umich.edu}
1440