tlb.cc revision 5312
13569Sgblack@eecs.umich.edu/* 23569Sgblack@eecs.umich.edu * Copyright (c) 2001-2005 The Regents of The University of Michigan 33569Sgblack@eecs.umich.edu * All rights reserved. 43569Sgblack@eecs.umich.edu * 53569Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without 63569Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are 73569Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright 83569Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer; 93569Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright 103569Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the 113569Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution; 123569Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its 133569Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from 143569Sgblack@eecs.umich.edu * this software without specific prior written permission. 153569Sgblack@eecs.umich.edu * 163569Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 173569Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 183569Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 193569Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 203569Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 213569Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 223569Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 233569Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 243569Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 253569Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 263569Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 273569Sgblack@eecs.umich.edu * 283804Ssaidi@eecs.umich.edu * Authors: Ali Saidi 293569Sgblack@eecs.umich.edu */ 303569Sgblack@eecs.umich.edu 313918Ssaidi@eecs.umich.edu#include <cstring> 323918Ssaidi@eecs.umich.edu 333804Ssaidi@eecs.umich.edu#include "arch/sparc/asi.hh" 343811Ssaidi@eecs.umich.edu#include "arch/sparc/miscregfile.hh" 353569Sgblack@eecs.umich.edu#include "arch/sparc/tlb.hh" 363824Ssaidi@eecs.umich.edu#include "base/bitfield.hh" 373811Ssaidi@eecs.umich.edu#include "base/trace.hh" 383811Ssaidi@eecs.umich.edu#include "cpu/thread_context.hh" 393823Ssaidi@eecs.umich.edu#include "cpu/base.hh" 403823Ssaidi@eecs.umich.edu#include "mem/packet_access.hh" 413823Ssaidi@eecs.umich.edu#include "mem/request.hh" 424103Ssaidi@eecs.umich.edu#include "sim/system.hh" 433569Sgblack@eecs.umich.edu 443804Ssaidi@eecs.umich.edu/* @todo remove some of the magic constants. -- ali 453804Ssaidi@eecs.umich.edu * */ 464088Sbinkertn@umich.edunamespace SparcISA { 473569Sgblack@eecs.umich.edu 485034Smilesck@eecs.umich.eduTLB::TLB(const Params *p) 495034Smilesck@eecs.umich.edu : SimObject(p), size(p->size), usedEntries(0), lastReplaced(0), 503881Ssaidi@eecs.umich.edu cacheValid(false) 513804Ssaidi@eecs.umich.edu{ 523804Ssaidi@eecs.umich.edu // To make this work you'll have to change the hypervisor and OS 533804Ssaidi@eecs.umich.edu if (size > 64) 543804Ssaidi@eecs.umich.edu fatal("SPARC T1 TLB registers don't support more than 64 TLB entries."); 553569Sgblack@eecs.umich.edu 563804Ssaidi@eecs.umich.edu tlb = new TlbEntry[size]; 573918Ssaidi@eecs.umich.edu std::memset(tlb, 0, sizeof(TlbEntry) * size); 583881Ssaidi@eecs.umich.edu 593881Ssaidi@eecs.umich.edu for (int x = 0; x < size; x++) 603881Ssaidi@eecs.umich.edu freeList.push_back(&tlb[x]); 614990Sgblack@eecs.umich.edu 624990Sgblack@eecs.umich.edu c0_tsb_ps0 = 0; 634990Sgblack@eecs.umich.edu c0_tsb_ps1 = 0; 644990Sgblack@eecs.umich.edu c0_config = 0; 654990Sgblack@eecs.umich.edu cx_tsb_ps0 = 0; 664990Sgblack@eecs.umich.edu cx_tsb_ps1 = 0; 674990Sgblack@eecs.umich.edu cx_config = 0; 684990Sgblack@eecs.umich.edu sfsr = 0; 694990Sgblack@eecs.umich.edu tag_access = 0; 703804Ssaidi@eecs.umich.edu} 713569Sgblack@eecs.umich.edu 723804Ssaidi@eecs.umich.eduvoid 733804Ssaidi@eecs.umich.eduTLB::clearUsedBits() 743804Ssaidi@eecs.umich.edu{ 753804Ssaidi@eecs.umich.edu MapIter i; 763881Ssaidi@eecs.umich.edu for (i = lookupTable.begin(); i != lookupTable.end(); i++) { 773804Ssaidi@eecs.umich.edu TlbEntry *t = i->second; 783804Ssaidi@eecs.umich.edu if (!t->pte.locked()) { 793804Ssaidi@eecs.umich.edu t->used = false; 803804Ssaidi@eecs.umich.edu usedEntries--; 813804Ssaidi@eecs.umich.edu } 823804Ssaidi@eecs.umich.edu } 833804Ssaidi@eecs.umich.edu} 843569Sgblack@eecs.umich.edu 853569Sgblack@eecs.umich.edu 863804Ssaidi@eecs.umich.eduvoid 873804Ssaidi@eecs.umich.eduTLB::insert(Addr va, int partition_id, int context_id, bool real, 883826Ssaidi@eecs.umich.edu const PageTableEntry& PTE, int entry) 893804Ssaidi@eecs.umich.edu{ 903569Sgblack@eecs.umich.edu 913569Sgblack@eecs.umich.edu 923804Ssaidi@eecs.umich.edu MapIter i; 933826Ssaidi@eecs.umich.edu TlbEntry *new_entry = NULL; 943907Ssaidi@eecs.umich.edu// TlbRange tr; 953826Ssaidi@eecs.umich.edu int x; 963811Ssaidi@eecs.umich.edu 973836Ssaidi@eecs.umich.edu cacheValid = false; 983915Ssaidi@eecs.umich.edu va &= ~(PTE.size()-1); 993907Ssaidi@eecs.umich.edu /* tr.va = va; 1003881Ssaidi@eecs.umich.edu tr.size = PTE.size() - 1; 1013881Ssaidi@eecs.umich.edu tr.contextId = context_id; 1023881Ssaidi@eecs.umich.edu tr.partitionId = partition_id; 1033881Ssaidi@eecs.umich.edu tr.real = real; 1043907Ssaidi@eecs.umich.edu*/ 1053881Ssaidi@eecs.umich.edu 1063881Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Inserting TLB Entry; va=%#x pa=%#x pid=%d cid=%d r=%d entryid=%d\n", 1073881Ssaidi@eecs.umich.edu va, PTE.paddr(), partition_id, context_id, (int)real, entry); 1083881Ssaidi@eecs.umich.edu 1093881Ssaidi@eecs.umich.edu // Demap any entry that conflicts 1103907Ssaidi@eecs.umich.edu for (x = 0; x < size; x++) { 1113907Ssaidi@eecs.umich.edu if (tlb[x].range.real == real && 1123907Ssaidi@eecs.umich.edu tlb[x].range.partitionId == partition_id && 1133907Ssaidi@eecs.umich.edu tlb[x].range.va < va + PTE.size() - 1 && 1143907Ssaidi@eecs.umich.edu tlb[x].range.va + tlb[x].range.size >= va && 1153907Ssaidi@eecs.umich.edu (real || tlb[x].range.contextId == context_id )) 1163907Ssaidi@eecs.umich.edu { 1173907Ssaidi@eecs.umich.edu if (tlb[x].valid) { 1183907Ssaidi@eecs.umich.edu freeList.push_front(&tlb[x]); 1193907Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Conflicting entry %#X , deleting it\n", x); 1203907Ssaidi@eecs.umich.edu 1213907Ssaidi@eecs.umich.edu tlb[x].valid = false; 1223907Ssaidi@eecs.umich.edu if (tlb[x].used) { 1233907Ssaidi@eecs.umich.edu tlb[x].used = false; 1243907Ssaidi@eecs.umich.edu usedEntries--; 1253907Ssaidi@eecs.umich.edu } 1263907Ssaidi@eecs.umich.edu lookupTable.erase(tlb[x].range); 1273907Ssaidi@eecs.umich.edu } 1283907Ssaidi@eecs.umich.edu } 1293907Ssaidi@eecs.umich.edu } 1303907Ssaidi@eecs.umich.edu 1313907Ssaidi@eecs.umich.edu 1323907Ssaidi@eecs.umich.edu/* 1333881Ssaidi@eecs.umich.edu i = lookupTable.find(tr); 1343881Ssaidi@eecs.umich.edu if (i != lookupTable.end()) { 1353881Ssaidi@eecs.umich.edu i->second->valid = false; 1363881Ssaidi@eecs.umich.edu if (i->second->used) { 1373881Ssaidi@eecs.umich.edu i->second->used = false; 1383881Ssaidi@eecs.umich.edu usedEntries--; 1393881Ssaidi@eecs.umich.edu } 1403881Ssaidi@eecs.umich.edu freeList.push_front(i->second); 1413881Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Found conflicting entry %#X , deleting it\n", 1423881Ssaidi@eecs.umich.edu i->second); 1433881Ssaidi@eecs.umich.edu lookupTable.erase(i); 1443881Ssaidi@eecs.umich.edu } 1453907Ssaidi@eecs.umich.edu*/ 1463811Ssaidi@eecs.umich.edu 1473826Ssaidi@eecs.umich.edu if (entry != -1) { 1483826Ssaidi@eecs.umich.edu assert(entry < size && entry >= 0); 1493826Ssaidi@eecs.umich.edu new_entry = &tlb[entry]; 1503826Ssaidi@eecs.umich.edu } else { 1513881Ssaidi@eecs.umich.edu if (!freeList.empty()) { 1523881Ssaidi@eecs.umich.edu new_entry = freeList.front(); 1533881Ssaidi@eecs.umich.edu } else { 1543881Ssaidi@eecs.umich.edu x = lastReplaced; 1553881Ssaidi@eecs.umich.edu do { 1563881Ssaidi@eecs.umich.edu ++x; 1573881Ssaidi@eecs.umich.edu if (x == size) 1583881Ssaidi@eecs.umich.edu x = 0; 1593881Ssaidi@eecs.umich.edu if (x == lastReplaced) 1603881Ssaidi@eecs.umich.edu goto insertAllLocked; 1613881Ssaidi@eecs.umich.edu } while (tlb[x].pte.locked()); 1623881Ssaidi@eecs.umich.edu lastReplaced = x; 1633881Ssaidi@eecs.umich.edu new_entry = &tlb[x]; 1643881Ssaidi@eecs.umich.edu } 1653881Ssaidi@eecs.umich.edu /* 1663826Ssaidi@eecs.umich.edu for (x = 0; x < size; x++) { 1673826Ssaidi@eecs.umich.edu if (!tlb[x].valid || !tlb[x].used) { 1683826Ssaidi@eecs.umich.edu new_entry = &tlb[x]; 1693826Ssaidi@eecs.umich.edu break; 1703826Ssaidi@eecs.umich.edu } 1713881Ssaidi@eecs.umich.edu }*/ 1723569Sgblack@eecs.umich.edu } 1733569Sgblack@eecs.umich.edu 1743881Ssaidi@eecs.umich.eduinsertAllLocked: 1753804Ssaidi@eecs.umich.edu // Update the last ently if their all locked 1763881Ssaidi@eecs.umich.edu if (!new_entry) { 1773826Ssaidi@eecs.umich.edu new_entry = &tlb[size-1]; 1783881Ssaidi@eecs.umich.edu } 1793881Ssaidi@eecs.umich.edu 1803881Ssaidi@eecs.umich.edu freeList.remove(new_entry); 1813907Ssaidi@eecs.umich.edu if (new_entry->valid && new_entry->used) 1823907Ssaidi@eecs.umich.edu usedEntries--; 1833929Ssaidi@eecs.umich.edu if (new_entry->valid) 1843929Ssaidi@eecs.umich.edu lookupTable.erase(new_entry->range); 1853907Ssaidi@eecs.umich.edu 1863907Ssaidi@eecs.umich.edu 1873804Ssaidi@eecs.umich.edu assert(PTE.valid()); 1883804Ssaidi@eecs.umich.edu new_entry->range.va = va; 1893881Ssaidi@eecs.umich.edu new_entry->range.size = PTE.size() - 1; 1903804Ssaidi@eecs.umich.edu new_entry->range.partitionId = partition_id; 1913804Ssaidi@eecs.umich.edu new_entry->range.contextId = context_id; 1923804Ssaidi@eecs.umich.edu new_entry->range.real = real; 1933804Ssaidi@eecs.umich.edu new_entry->pte = PTE; 1943804Ssaidi@eecs.umich.edu new_entry->used = true;; 1953804Ssaidi@eecs.umich.edu new_entry->valid = true; 1963804Ssaidi@eecs.umich.edu usedEntries++; 1973569Sgblack@eecs.umich.edu 1983569Sgblack@eecs.umich.edu 1993569Sgblack@eecs.umich.edu 2003863Ssaidi@eecs.umich.edu i = lookupTable.insert(new_entry->range, new_entry); 2013863Ssaidi@eecs.umich.edu assert(i != lookupTable.end()); 2023804Ssaidi@eecs.umich.edu 2033804Ssaidi@eecs.umich.edu // If all entries have there used bit set, clear it on them all, but the 2043804Ssaidi@eecs.umich.edu // one we just inserted 2053804Ssaidi@eecs.umich.edu if (usedEntries == size) { 2063804Ssaidi@eecs.umich.edu clearUsedBits(); 2073804Ssaidi@eecs.umich.edu new_entry->used = true; 2083804Ssaidi@eecs.umich.edu usedEntries++; 2093804Ssaidi@eecs.umich.edu } 2103804Ssaidi@eecs.umich.edu 2113569Sgblack@eecs.umich.edu} 2123804Ssaidi@eecs.umich.edu 2133804Ssaidi@eecs.umich.edu 2143804Ssaidi@eecs.umich.eduTlbEntry* 2154070Ssaidi@eecs.umich.eduTLB::lookup(Addr va, int partition_id, bool real, int context_id, bool 2164070Ssaidi@eecs.umich.edu update_used) 2173804Ssaidi@eecs.umich.edu{ 2183804Ssaidi@eecs.umich.edu MapIter i; 2193804Ssaidi@eecs.umich.edu TlbRange tr; 2203804Ssaidi@eecs.umich.edu TlbEntry *t; 2213804Ssaidi@eecs.umich.edu 2223811Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Looking up entry va=%#x pid=%d cid=%d r=%d\n", 2233811Ssaidi@eecs.umich.edu va, partition_id, context_id, real); 2243804Ssaidi@eecs.umich.edu // Assemble full address structure 2253804Ssaidi@eecs.umich.edu tr.va = va; 2265312Sgblack@eecs.umich.edu tr.size = 1; 2273804Ssaidi@eecs.umich.edu tr.contextId = context_id; 2283804Ssaidi@eecs.umich.edu tr.partitionId = partition_id; 2293804Ssaidi@eecs.umich.edu tr.real = real; 2303804Ssaidi@eecs.umich.edu 2313804Ssaidi@eecs.umich.edu // Try to find the entry 2323804Ssaidi@eecs.umich.edu i = lookupTable.find(tr); 2333804Ssaidi@eecs.umich.edu if (i == lookupTable.end()) { 2343811Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: No valid entry found\n"); 2353804Ssaidi@eecs.umich.edu return NULL; 2363804Ssaidi@eecs.umich.edu } 2373804Ssaidi@eecs.umich.edu 2383804Ssaidi@eecs.umich.edu // Mark the entries used bit and clear other used bits in needed 2393804Ssaidi@eecs.umich.edu t = i->second; 2403826Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Valid entry found pa: %#x size: %#x\n", t->pte.paddr(), 2413826Ssaidi@eecs.umich.edu t->pte.size()); 2424070Ssaidi@eecs.umich.edu 2434070Ssaidi@eecs.umich.edu // Update the used bits only if this is a real access (not a fake one from 2444070Ssaidi@eecs.umich.edu // virttophys() 2454070Ssaidi@eecs.umich.edu if (!t->used && update_used) { 2463804Ssaidi@eecs.umich.edu t->used = true; 2473804Ssaidi@eecs.umich.edu usedEntries++; 2483804Ssaidi@eecs.umich.edu if (usedEntries == size) { 2493804Ssaidi@eecs.umich.edu clearUsedBits(); 2503804Ssaidi@eecs.umich.edu t->used = true; 2513804Ssaidi@eecs.umich.edu usedEntries++; 2523804Ssaidi@eecs.umich.edu } 2533804Ssaidi@eecs.umich.edu } 2543804Ssaidi@eecs.umich.edu 2553804Ssaidi@eecs.umich.edu return t; 2563804Ssaidi@eecs.umich.edu} 2573804Ssaidi@eecs.umich.edu 2583826Ssaidi@eecs.umich.eduvoid 2593826Ssaidi@eecs.umich.eduTLB::dumpAll() 2603826Ssaidi@eecs.umich.edu{ 2613863Ssaidi@eecs.umich.edu MapIter i; 2623826Ssaidi@eecs.umich.edu for (int x = 0; x < size; x++) { 2633826Ssaidi@eecs.umich.edu if (tlb[x].valid) { 2643826Ssaidi@eecs.umich.edu DPRINTFN("%4d: %#2x:%#2x %c %#4x %#8x %#8x %#16x\n", 2653826Ssaidi@eecs.umich.edu x, tlb[x].range.partitionId, tlb[x].range.contextId, 2663826Ssaidi@eecs.umich.edu tlb[x].range.real ? 'R' : ' ', tlb[x].range.size, 2673826Ssaidi@eecs.umich.edu tlb[x].range.va, tlb[x].pte.paddr(), tlb[x].pte()); 2683826Ssaidi@eecs.umich.edu } 2693826Ssaidi@eecs.umich.edu } 2703826Ssaidi@eecs.umich.edu} 2713804Ssaidi@eecs.umich.edu 2723804Ssaidi@eecs.umich.eduvoid 2733804Ssaidi@eecs.umich.eduTLB::demapPage(Addr va, int partition_id, bool real, int context_id) 2743804Ssaidi@eecs.umich.edu{ 2753804Ssaidi@eecs.umich.edu TlbRange tr; 2763804Ssaidi@eecs.umich.edu MapIter i; 2773804Ssaidi@eecs.umich.edu 2783863Ssaidi@eecs.umich.edu DPRINTF(IPR, "TLB: Demapping Page va=%#x pid=%#d cid=%d r=%d\n", 2793863Ssaidi@eecs.umich.edu va, partition_id, context_id, real); 2803863Ssaidi@eecs.umich.edu 2813836Ssaidi@eecs.umich.edu cacheValid = false; 2823836Ssaidi@eecs.umich.edu 2833804Ssaidi@eecs.umich.edu // Assemble full address structure 2843804Ssaidi@eecs.umich.edu tr.va = va; 2855312Sgblack@eecs.umich.edu tr.size = 1; 2863804Ssaidi@eecs.umich.edu tr.contextId = context_id; 2873804Ssaidi@eecs.umich.edu tr.partitionId = partition_id; 2883804Ssaidi@eecs.umich.edu tr.real = real; 2893804Ssaidi@eecs.umich.edu 2903804Ssaidi@eecs.umich.edu // Demap any entry that conflicts 2913804Ssaidi@eecs.umich.edu i = lookupTable.find(tr); 2923804Ssaidi@eecs.umich.edu if (i != lookupTable.end()) { 2933863Ssaidi@eecs.umich.edu DPRINTF(IPR, "TLB: Demapped page\n"); 2943804Ssaidi@eecs.umich.edu i->second->valid = false; 2953804Ssaidi@eecs.umich.edu if (i->second->used) { 2963804Ssaidi@eecs.umich.edu i->second->used = false; 2973804Ssaidi@eecs.umich.edu usedEntries--; 2983804Ssaidi@eecs.umich.edu } 2993881Ssaidi@eecs.umich.edu freeList.push_front(i->second); 3003804Ssaidi@eecs.umich.edu lookupTable.erase(i); 3013804Ssaidi@eecs.umich.edu } 3023804Ssaidi@eecs.umich.edu} 3033804Ssaidi@eecs.umich.edu 3043804Ssaidi@eecs.umich.eduvoid 3053804Ssaidi@eecs.umich.eduTLB::demapContext(int partition_id, int context_id) 3063804Ssaidi@eecs.umich.edu{ 3073804Ssaidi@eecs.umich.edu int x; 3083863Ssaidi@eecs.umich.edu DPRINTF(IPR, "TLB: Demapping Context pid=%#d cid=%d\n", 3093863Ssaidi@eecs.umich.edu partition_id, context_id); 3103836Ssaidi@eecs.umich.edu cacheValid = false; 3113804Ssaidi@eecs.umich.edu for (x = 0; x < size; x++) { 3123804Ssaidi@eecs.umich.edu if (tlb[x].range.contextId == context_id && 3133804Ssaidi@eecs.umich.edu tlb[x].range.partitionId == partition_id) { 3143881Ssaidi@eecs.umich.edu if (tlb[x].valid == true) { 3153881Ssaidi@eecs.umich.edu freeList.push_front(&tlb[x]); 3163881Ssaidi@eecs.umich.edu } 3173804Ssaidi@eecs.umich.edu tlb[x].valid = false; 3183804Ssaidi@eecs.umich.edu if (tlb[x].used) { 3193804Ssaidi@eecs.umich.edu tlb[x].used = false; 3203804Ssaidi@eecs.umich.edu usedEntries--; 3213804Ssaidi@eecs.umich.edu } 3223804Ssaidi@eecs.umich.edu lookupTable.erase(tlb[x].range); 3233804Ssaidi@eecs.umich.edu } 3243804Ssaidi@eecs.umich.edu } 3253804Ssaidi@eecs.umich.edu} 3263804Ssaidi@eecs.umich.edu 3273804Ssaidi@eecs.umich.eduvoid 3283804Ssaidi@eecs.umich.eduTLB::demapAll(int partition_id) 3293804Ssaidi@eecs.umich.edu{ 3303804Ssaidi@eecs.umich.edu int x; 3313863Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Demapping All pid=%#d\n", partition_id); 3323836Ssaidi@eecs.umich.edu cacheValid = false; 3333804Ssaidi@eecs.umich.edu for (x = 0; x < size; x++) { 3345288Sgblack@eecs.umich.edu if (tlb[x].valid && !tlb[x].pte.locked() && 3355288Sgblack@eecs.umich.edu tlb[x].range.partitionId == partition_id) { 3365288Sgblack@eecs.umich.edu freeList.push_front(&tlb[x]); 3373804Ssaidi@eecs.umich.edu tlb[x].valid = false; 3383804Ssaidi@eecs.umich.edu if (tlb[x].used) { 3393804Ssaidi@eecs.umich.edu tlb[x].used = false; 3403804Ssaidi@eecs.umich.edu usedEntries--; 3413804Ssaidi@eecs.umich.edu } 3423804Ssaidi@eecs.umich.edu lookupTable.erase(tlb[x].range); 3433804Ssaidi@eecs.umich.edu } 3443804Ssaidi@eecs.umich.edu } 3453804Ssaidi@eecs.umich.edu} 3463804Ssaidi@eecs.umich.edu 3473804Ssaidi@eecs.umich.eduvoid 3483804Ssaidi@eecs.umich.eduTLB::invalidateAll() 3493804Ssaidi@eecs.umich.edu{ 3503804Ssaidi@eecs.umich.edu int x; 3513836Ssaidi@eecs.umich.edu cacheValid = false; 3523836Ssaidi@eecs.umich.edu 3533907Ssaidi@eecs.umich.edu lookupTable.clear(); 3543804Ssaidi@eecs.umich.edu for (x = 0; x < size; x++) { 3553881Ssaidi@eecs.umich.edu if (tlb[x].valid == true) 3563881Ssaidi@eecs.umich.edu freeList.push_back(&tlb[x]); 3573804Ssaidi@eecs.umich.edu tlb[x].valid = false; 3583907Ssaidi@eecs.umich.edu tlb[x].used = false; 3593804Ssaidi@eecs.umich.edu } 3603804Ssaidi@eecs.umich.edu usedEntries = 0; 3613804Ssaidi@eecs.umich.edu} 3623804Ssaidi@eecs.umich.edu 3633804Ssaidi@eecs.umich.eduuint64_t 3643804Ssaidi@eecs.umich.eduTLB::TteRead(int entry) { 3653881Ssaidi@eecs.umich.edu if (entry >= size) 3663881Ssaidi@eecs.umich.edu panic("entry: %d\n", entry); 3673881Ssaidi@eecs.umich.edu 3683804Ssaidi@eecs.umich.edu assert(entry < size); 3693881Ssaidi@eecs.umich.edu if (tlb[entry].valid) 3703881Ssaidi@eecs.umich.edu return tlb[entry].pte(); 3713881Ssaidi@eecs.umich.edu else 3723881Ssaidi@eecs.umich.edu return (uint64_t)-1ll; 3733804Ssaidi@eecs.umich.edu} 3743804Ssaidi@eecs.umich.edu 3753804Ssaidi@eecs.umich.eduuint64_t 3763804Ssaidi@eecs.umich.eduTLB::TagRead(int entry) { 3773804Ssaidi@eecs.umich.edu assert(entry < size); 3783804Ssaidi@eecs.umich.edu uint64_t tag; 3793881Ssaidi@eecs.umich.edu if (!tlb[entry].valid) 3803881Ssaidi@eecs.umich.edu return (uint64_t)-1ll; 3813804Ssaidi@eecs.umich.edu 3823881Ssaidi@eecs.umich.edu tag = tlb[entry].range.contextId; 3833881Ssaidi@eecs.umich.edu tag |= tlb[entry].range.va; 3843881Ssaidi@eecs.umich.edu tag |= (uint64_t)tlb[entry].range.partitionId << 61; 3853804Ssaidi@eecs.umich.edu tag |= tlb[entry].range.real ? ULL(1) << 60 : 0; 3863804Ssaidi@eecs.umich.edu tag |= (uint64_t)~tlb[entry].pte._size() << 56; 3873804Ssaidi@eecs.umich.edu return tag; 3883804Ssaidi@eecs.umich.edu} 3893804Ssaidi@eecs.umich.edu 3903804Ssaidi@eecs.umich.edubool 3913804Ssaidi@eecs.umich.eduTLB::validVirtualAddress(Addr va, bool am) 3923804Ssaidi@eecs.umich.edu{ 3933804Ssaidi@eecs.umich.edu if (am) 3943804Ssaidi@eecs.umich.edu return true; 3953804Ssaidi@eecs.umich.edu if (va >= StartVAddrHole && va <= EndVAddrHole) 3963804Ssaidi@eecs.umich.edu return false; 3973804Ssaidi@eecs.umich.edu return true; 3983804Ssaidi@eecs.umich.edu} 3993804Ssaidi@eecs.umich.edu 4003804Ssaidi@eecs.umich.eduvoid 4014990Sgblack@eecs.umich.eduTLB::writeSfsr(bool write, ContextType ct, bool se, FaultTypes ft, int asi) 4023804Ssaidi@eecs.umich.edu{ 4033804Ssaidi@eecs.umich.edu if (sfsr & 0x1) 4043804Ssaidi@eecs.umich.edu sfsr = 0x3; 4053804Ssaidi@eecs.umich.edu else 4063804Ssaidi@eecs.umich.edu sfsr = 1; 4073804Ssaidi@eecs.umich.edu 4083804Ssaidi@eecs.umich.edu if (write) 4093804Ssaidi@eecs.umich.edu sfsr |= 1 << 2; 4103804Ssaidi@eecs.umich.edu sfsr |= ct << 4; 4113804Ssaidi@eecs.umich.edu if (se) 4123804Ssaidi@eecs.umich.edu sfsr |= 1 << 6; 4133804Ssaidi@eecs.umich.edu sfsr |= ft << 7; 4143804Ssaidi@eecs.umich.edu sfsr |= asi << 16; 4153804Ssaidi@eecs.umich.edu} 4163804Ssaidi@eecs.umich.edu 4173826Ssaidi@eecs.umich.eduvoid 4184990Sgblack@eecs.umich.eduTLB::writeTagAccess(Addr va, int context) 4193826Ssaidi@eecs.umich.edu{ 4203916Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: Writing Tag Access: va: %#X ctx: %#X value: %#X\n", 4213916Ssaidi@eecs.umich.edu va, context, mbits(va, 63,13) | mbits(context,12,0)); 4223916Ssaidi@eecs.umich.edu 4234990Sgblack@eecs.umich.edu tag_access = mbits(va, 63,13) | mbits(context,12,0); 4243826Ssaidi@eecs.umich.edu} 4253804Ssaidi@eecs.umich.edu 4263804Ssaidi@eecs.umich.eduvoid 4274990Sgblack@eecs.umich.eduITB::writeSfsr(bool write, ContextType ct, bool se, FaultTypes ft, int asi) 4283804Ssaidi@eecs.umich.edu{ 4293811Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: ITB Fault: w=%d ct=%d ft=%d asi=%d\n", 4303811Ssaidi@eecs.umich.edu (int)write, ct, ft, asi); 4314990Sgblack@eecs.umich.edu TLB::writeSfsr(write, ct, se, ft, asi); 4323804Ssaidi@eecs.umich.edu} 4333804Ssaidi@eecs.umich.edu 4343804Ssaidi@eecs.umich.eduvoid 4354990Sgblack@eecs.umich.eduDTB::writeSfsr(Addr a, bool write, ContextType ct, 4363804Ssaidi@eecs.umich.edu bool se, FaultTypes ft, int asi) 4373804Ssaidi@eecs.umich.edu{ 4383811Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: DTB Fault: A=%#x w=%d ct=%d ft=%d asi=%d\n", 4393811Ssaidi@eecs.umich.edu a, (int)write, ct, ft, asi); 4404990Sgblack@eecs.umich.edu TLB::writeSfsr(write, ct, se, ft, asi); 4414990Sgblack@eecs.umich.edu sfar = a; 4423804Ssaidi@eecs.umich.edu} 4433804Ssaidi@eecs.umich.edu 4443804Ssaidi@eecs.umich.eduFault 4453804Ssaidi@eecs.umich.eduITB::translate(RequestPtr &req, ThreadContext *tc) 4463804Ssaidi@eecs.umich.edu{ 4474172Ssaidi@eecs.umich.edu uint64_t tlbdata = tc->readMiscRegNoEffect(MISCREG_TLB_DATA); 4483833Ssaidi@eecs.umich.edu 4493836Ssaidi@eecs.umich.edu Addr vaddr = req->getVaddr(); 4503836Ssaidi@eecs.umich.edu TlbEntry *e; 4513836Ssaidi@eecs.umich.edu 4523836Ssaidi@eecs.umich.edu assert(req->getAsi() == ASI_IMPLICIT); 4533836Ssaidi@eecs.umich.edu 4543836Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: ITB Request to translate va=%#x size=%d\n", 4553836Ssaidi@eecs.umich.edu vaddr, req->getSize()); 4563836Ssaidi@eecs.umich.edu 4573836Ssaidi@eecs.umich.edu // Be fast if we can! 4583836Ssaidi@eecs.umich.edu if (cacheValid && cacheState == tlbdata) { 4593836Ssaidi@eecs.umich.edu if (cacheEntry) { 4603836Ssaidi@eecs.umich.edu if (cacheEntry->range.va < vaddr + sizeof(MachInst) && 4613836Ssaidi@eecs.umich.edu cacheEntry->range.va + cacheEntry->range.size >= vaddr) { 4623836Ssaidi@eecs.umich.edu req->setPaddr(cacheEntry->pte.paddr() & ~(cacheEntry->pte.size()-1) | 4633836Ssaidi@eecs.umich.edu vaddr & cacheEntry->pte.size()-1 ); 4643836Ssaidi@eecs.umich.edu return NoFault; 4653836Ssaidi@eecs.umich.edu } 4663836Ssaidi@eecs.umich.edu } else { 4673836Ssaidi@eecs.umich.edu req->setPaddr(vaddr & PAddrImplMask); 4683836Ssaidi@eecs.umich.edu return NoFault; 4693836Ssaidi@eecs.umich.edu } 4703836Ssaidi@eecs.umich.edu } 4713836Ssaidi@eecs.umich.edu 4723833Ssaidi@eecs.umich.edu bool hpriv = bits(tlbdata,0,0); 4733833Ssaidi@eecs.umich.edu bool red = bits(tlbdata,1,1); 4743833Ssaidi@eecs.umich.edu bool priv = bits(tlbdata,2,2); 4753833Ssaidi@eecs.umich.edu bool addr_mask = bits(tlbdata,3,3); 4763833Ssaidi@eecs.umich.edu bool lsu_im = bits(tlbdata,4,4); 4773833Ssaidi@eecs.umich.edu 4783833Ssaidi@eecs.umich.edu int part_id = bits(tlbdata,15,8); 4793833Ssaidi@eecs.umich.edu int tl = bits(tlbdata,18,16); 4803833Ssaidi@eecs.umich.edu int pri_context = bits(tlbdata,47,32); 4813804Ssaidi@eecs.umich.edu int context; 4823804Ssaidi@eecs.umich.edu ContextType ct; 4833804Ssaidi@eecs.umich.edu int asi; 4843804Ssaidi@eecs.umich.edu bool real = false; 4853804Ssaidi@eecs.umich.edu 4863833Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: priv:%d hpriv:%d red:%d lsuim:%d part_id: %#X\n", 4873833Ssaidi@eecs.umich.edu priv, hpriv, red, lsu_im, part_id); 4883811Ssaidi@eecs.umich.edu 4893804Ssaidi@eecs.umich.edu if (tl > 0) { 4903804Ssaidi@eecs.umich.edu asi = ASI_N; 4913804Ssaidi@eecs.umich.edu ct = Nucleus; 4923804Ssaidi@eecs.umich.edu context = 0; 4933804Ssaidi@eecs.umich.edu } else { 4943804Ssaidi@eecs.umich.edu asi = ASI_P; 4953804Ssaidi@eecs.umich.edu ct = Primary; 4963833Ssaidi@eecs.umich.edu context = pri_context; 4973804Ssaidi@eecs.umich.edu } 4983804Ssaidi@eecs.umich.edu 4993833Ssaidi@eecs.umich.edu if ( hpriv || red ) { 5003836Ssaidi@eecs.umich.edu cacheValid = true; 5013836Ssaidi@eecs.umich.edu cacheState = tlbdata; 5023836Ssaidi@eecs.umich.edu cacheEntry = NULL; 5033836Ssaidi@eecs.umich.edu req->setPaddr(vaddr & PAddrImplMask); 5043804Ssaidi@eecs.umich.edu return NoFault; 5053804Ssaidi@eecs.umich.edu } 5063804Ssaidi@eecs.umich.edu 5073836Ssaidi@eecs.umich.edu // If the access is unaligned trap 5083836Ssaidi@eecs.umich.edu if (vaddr & 0x3) { 5094990Sgblack@eecs.umich.edu writeSfsr(false, ct, false, OtherFault, asi); 5103804Ssaidi@eecs.umich.edu return new MemAddressNotAligned; 5113804Ssaidi@eecs.umich.edu } 5123804Ssaidi@eecs.umich.edu 5133804Ssaidi@eecs.umich.edu if (addr_mask) 5143804Ssaidi@eecs.umich.edu vaddr = vaddr & VAddrAMask; 5153804Ssaidi@eecs.umich.edu 5163804Ssaidi@eecs.umich.edu if (!validVirtualAddress(vaddr, addr_mask)) { 5174990Sgblack@eecs.umich.edu writeSfsr(false, ct, false, VaOutOfRange, asi); 5183804Ssaidi@eecs.umich.edu return new InstructionAccessException; 5193804Ssaidi@eecs.umich.edu } 5203804Ssaidi@eecs.umich.edu 5213833Ssaidi@eecs.umich.edu if (!lsu_im) { 5223836Ssaidi@eecs.umich.edu e = lookup(vaddr, part_id, true); 5233804Ssaidi@eecs.umich.edu real = true; 5243804Ssaidi@eecs.umich.edu context = 0; 5253804Ssaidi@eecs.umich.edu } else { 5263804Ssaidi@eecs.umich.edu e = lookup(vaddr, part_id, false, context); 5273804Ssaidi@eecs.umich.edu } 5283804Ssaidi@eecs.umich.edu 5293804Ssaidi@eecs.umich.edu if (e == NULL || !e->valid) { 5304990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 5313804Ssaidi@eecs.umich.edu if (real) 5323804Ssaidi@eecs.umich.edu return new InstructionRealTranslationMiss; 5333804Ssaidi@eecs.umich.edu else 5344997Sgblack@eecs.umich.edu#if FULL_SYSTEM 5353804Ssaidi@eecs.umich.edu return new FastInstructionAccessMMUMiss; 5364997Sgblack@eecs.umich.edu#else 5374997Sgblack@eecs.umich.edu return new FastInstructionAccessMMUMiss(req->getVaddr()); 5384997Sgblack@eecs.umich.edu#endif 5393804Ssaidi@eecs.umich.edu } 5403804Ssaidi@eecs.umich.edu 5413804Ssaidi@eecs.umich.edu // were not priviledged accesing priv page 5423804Ssaidi@eecs.umich.edu if (!priv && e->pte.priv()) { 5434990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 5444990Sgblack@eecs.umich.edu writeSfsr(false, ct, false, PrivViolation, asi); 5453804Ssaidi@eecs.umich.edu return new InstructionAccessException; 5463804Ssaidi@eecs.umich.edu } 5473804Ssaidi@eecs.umich.edu 5483836Ssaidi@eecs.umich.edu // cache translation date for next translation 5493836Ssaidi@eecs.umich.edu cacheValid = true; 5503836Ssaidi@eecs.umich.edu cacheState = tlbdata; 5513836Ssaidi@eecs.umich.edu cacheEntry = e; 5523836Ssaidi@eecs.umich.edu 5533826Ssaidi@eecs.umich.edu req->setPaddr(e->pte.paddr() & ~(e->pte.size()-1) | 5543836Ssaidi@eecs.umich.edu vaddr & e->pte.size()-1 ); 5553836Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr()); 5563804Ssaidi@eecs.umich.edu return NoFault; 5573804Ssaidi@eecs.umich.edu} 5583804Ssaidi@eecs.umich.edu 5593804Ssaidi@eecs.umich.edu 5603804Ssaidi@eecs.umich.edu 5613804Ssaidi@eecs.umich.eduFault 5623804Ssaidi@eecs.umich.eduDTB::translate(RequestPtr &req, ThreadContext *tc, bool write) 5633804Ssaidi@eecs.umich.edu{ 5643804Ssaidi@eecs.umich.edu /* @todo this could really use some profiling and fixing to make it faster! */ 5654172Ssaidi@eecs.umich.edu uint64_t tlbdata = tc->readMiscRegNoEffect(MISCREG_TLB_DATA); 5663836Ssaidi@eecs.umich.edu Addr vaddr = req->getVaddr(); 5673836Ssaidi@eecs.umich.edu Addr size = req->getSize(); 5683836Ssaidi@eecs.umich.edu ASI asi; 5693836Ssaidi@eecs.umich.edu asi = (ASI)req->getAsi(); 5703836Ssaidi@eecs.umich.edu bool implicit = false; 5713836Ssaidi@eecs.umich.edu bool hpriv = bits(tlbdata,0,0); 5724996Sgblack@eecs.umich.edu bool unaligned = (vaddr & size-1); 5733833Ssaidi@eecs.umich.edu 5743836Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: DTB Request to translate va=%#x size=%d asi=%#x\n", 5753836Ssaidi@eecs.umich.edu vaddr, size, asi); 5763836Ssaidi@eecs.umich.edu 5773929Ssaidi@eecs.umich.edu if (lookupTable.size() != 64 - freeList.size()) 5783929Ssaidi@eecs.umich.edu panic("Lookup table size: %d tlb size: %d\n", lookupTable.size(), 5793929Ssaidi@eecs.umich.edu freeList.size()); 5803836Ssaidi@eecs.umich.edu if (asi == ASI_IMPLICIT) 5813836Ssaidi@eecs.umich.edu implicit = true; 5823836Ssaidi@eecs.umich.edu 5834996Sgblack@eecs.umich.edu // Only use the fast path here if there doesn't need to be an unaligned 5844996Sgblack@eecs.umich.edu // trap later 5854996Sgblack@eecs.umich.edu if (!unaligned) { 5864996Sgblack@eecs.umich.edu if (hpriv && implicit) { 5874996Sgblack@eecs.umich.edu req->setPaddr(vaddr & PAddrImplMask); 5884996Sgblack@eecs.umich.edu return NoFault; 5894996Sgblack@eecs.umich.edu } 5904996Sgblack@eecs.umich.edu 5914996Sgblack@eecs.umich.edu // Be fast if we can! 5924996Sgblack@eecs.umich.edu if (cacheValid && cacheState == tlbdata) { 5934996Sgblack@eecs.umich.edu 5944996Sgblack@eecs.umich.edu 5954996Sgblack@eecs.umich.edu 5964996Sgblack@eecs.umich.edu if (cacheEntry[0]) { 5974996Sgblack@eecs.umich.edu TlbEntry *ce = cacheEntry[0]; 5984996Sgblack@eecs.umich.edu Addr ce_va = ce->range.va; 5994996Sgblack@eecs.umich.edu if (cacheAsi[0] == asi && 6004996Sgblack@eecs.umich.edu ce_va < vaddr + size && ce_va + ce->range.size > vaddr && 6014996Sgblack@eecs.umich.edu (!write || ce->pte.writable())) { 6024996Sgblack@eecs.umich.edu req->setPaddr(ce->pte.paddrMask() | vaddr & ce->pte.sizeMask()); 6034996Sgblack@eecs.umich.edu if (ce->pte.sideffect() || (ce->pte.paddr() >> 39) & 1) 6044996Sgblack@eecs.umich.edu req->setFlags(req->getFlags() | UNCACHEABLE); 6054996Sgblack@eecs.umich.edu DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr()); 6064996Sgblack@eecs.umich.edu return NoFault; 6074996Sgblack@eecs.umich.edu } // if matched 6084996Sgblack@eecs.umich.edu } // if cache entry valid 6094996Sgblack@eecs.umich.edu if (cacheEntry[1]) { 6104996Sgblack@eecs.umich.edu TlbEntry *ce = cacheEntry[1]; 6114996Sgblack@eecs.umich.edu Addr ce_va = ce->range.va; 6124996Sgblack@eecs.umich.edu if (cacheAsi[1] == asi && 6134996Sgblack@eecs.umich.edu ce_va < vaddr + size && ce_va + ce->range.size > vaddr && 6144996Sgblack@eecs.umich.edu (!write || ce->pte.writable())) { 6154996Sgblack@eecs.umich.edu req->setPaddr(ce->pte.paddrMask() | vaddr & ce->pte.sizeMask()); 6164996Sgblack@eecs.umich.edu if (ce->pte.sideffect() || (ce->pte.paddr() >> 39) & 1) 6174996Sgblack@eecs.umich.edu req->setFlags(req->getFlags() | UNCACHEABLE); 6184996Sgblack@eecs.umich.edu DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr()); 6194996Sgblack@eecs.umich.edu return NoFault; 6204996Sgblack@eecs.umich.edu } // if matched 6214996Sgblack@eecs.umich.edu } // if cache entry valid 6224996Sgblack@eecs.umich.edu } 6233836Ssaidi@eecs.umich.edu } 6243836Ssaidi@eecs.umich.edu 6253833Ssaidi@eecs.umich.edu bool red = bits(tlbdata,1,1); 6263833Ssaidi@eecs.umich.edu bool priv = bits(tlbdata,2,2); 6273833Ssaidi@eecs.umich.edu bool addr_mask = bits(tlbdata,3,3); 6283833Ssaidi@eecs.umich.edu bool lsu_dm = bits(tlbdata,5,5); 6293833Ssaidi@eecs.umich.edu 6303833Ssaidi@eecs.umich.edu int part_id = bits(tlbdata,15,8); 6313833Ssaidi@eecs.umich.edu int tl = bits(tlbdata,18,16); 6323833Ssaidi@eecs.umich.edu int pri_context = bits(tlbdata,47,32); 6333916Ssaidi@eecs.umich.edu int sec_context = bits(tlbdata,63,48); 6343833Ssaidi@eecs.umich.edu 6353804Ssaidi@eecs.umich.edu bool real = false; 6363832Ssaidi@eecs.umich.edu ContextType ct = Primary; 6373832Ssaidi@eecs.umich.edu int context = 0; 6383804Ssaidi@eecs.umich.edu 6393804Ssaidi@eecs.umich.edu TlbEntry *e; 6403804Ssaidi@eecs.umich.edu 6413833Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: priv:%d hpriv:%d red:%d lsudm:%d part_id: %#X\n", 6423833Ssaidi@eecs.umich.edu priv, hpriv, red, lsu_dm, part_id); 6433804Ssaidi@eecs.umich.edu 6443804Ssaidi@eecs.umich.edu if (implicit) { 6453804Ssaidi@eecs.umich.edu if (tl > 0) { 6463804Ssaidi@eecs.umich.edu asi = ASI_N; 6473804Ssaidi@eecs.umich.edu ct = Nucleus; 6483804Ssaidi@eecs.umich.edu context = 0; 6493804Ssaidi@eecs.umich.edu } else { 6503804Ssaidi@eecs.umich.edu asi = ASI_P; 6513804Ssaidi@eecs.umich.edu ct = Primary; 6523833Ssaidi@eecs.umich.edu context = pri_context; 6533804Ssaidi@eecs.umich.edu } 6543910Ssaidi@eecs.umich.edu } else { 6553804Ssaidi@eecs.umich.edu // We need to check for priv level/asi priv 6563910Ssaidi@eecs.umich.edu if (!priv && !hpriv && !AsiIsUnPriv(asi)) { 6573804Ssaidi@eecs.umich.edu // It appears that context should be Nucleus in these cases? 6584990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Nucleus, false, IllegalAsi, asi); 6593804Ssaidi@eecs.umich.edu return new PrivilegedAction; 6603804Ssaidi@eecs.umich.edu } 6613910Ssaidi@eecs.umich.edu 6623910Ssaidi@eecs.umich.edu if (!hpriv && AsiIsHPriv(asi)) { 6634990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Nucleus, false, IllegalAsi, asi); 6643804Ssaidi@eecs.umich.edu return new DataAccessException; 6653804Ssaidi@eecs.umich.edu } 6663804Ssaidi@eecs.umich.edu 6673910Ssaidi@eecs.umich.edu if (AsiIsPrimary(asi)) { 6683910Ssaidi@eecs.umich.edu context = pri_context; 6693910Ssaidi@eecs.umich.edu ct = Primary; 6703910Ssaidi@eecs.umich.edu } else if (AsiIsSecondary(asi)) { 6713910Ssaidi@eecs.umich.edu context = sec_context; 6723910Ssaidi@eecs.umich.edu ct = Secondary; 6733910Ssaidi@eecs.umich.edu } else if (AsiIsNucleus(asi)) { 6743910Ssaidi@eecs.umich.edu ct = Nucleus; 6753910Ssaidi@eecs.umich.edu context = 0; 6763910Ssaidi@eecs.umich.edu } else { // ???? 6773910Ssaidi@eecs.umich.edu ct = Primary; 6783910Ssaidi@eecs.umich.edu context = pri_context; 6793910Ssaidi@eecs.umich.edu } 6803902Ssaidi@eecs.umich.edu } 6813804Ssaidi@eecs.umich.edu 6823926Ssaidi@eecs.umich.edu if (!implicit && asi != ASI_P && asi != ASI_S) { 6833804Ssaidi@eecs.umich.edu if (AsiIsLittle(asi)) 6843804Ssaidi@eecs.umich.edu panic("Little Endian ASIs not supported\n"); 6854989Sgblack@eecs.umich.edu 6864989Sgblack@eecs.umich.edu //XXX It's unclear from looking at the documentation how a no fault 6874989Sgblack@eecs.umich.edu //load differs from a regular one, other than what happens concerning 6884989Sgblack@eecs.umich.edu //nfo and e bits in the TTE 6894989Sgblack@eecs.umich.edu// if (AsiIsNoFault(asi)) 6904989Sgblack@eecs.umich.edu// panic("No Fault ASIs not supported\n"); 6913856Ssaidi@eecs.umich.edu 6923804Ssaidi@eecs.umich.edu if (AsiIsPartialStore(asi)) 6933804Ssaidi@eecs.umich.edu panic("Partial Store ASIs not supported\n"); 6944103Ssaidi@eecs.umich.edu 6954191Ssaidi@eecs.umich.edu if (AsiIsCmt(asi)) 6964191Ssaidi@eecs.umich.edu panic("Cmt ASI registers not implmented\n"); 6974191Ssaidi@eecs.umich.edu 6983824Ssaidi@eecs.umich.edu if (AsiIsInterrupt(asi)) 6994103Ssaidi@eecs.umich.edu goto handleIntRegAccess; 7003804Ssaidi@eecs.umich.edu if (AsiIsMmu(asi)) 7013804Ssaidi@eecs.umich.edu goto handleMmuRegAccess; 7023804Ssaidi@eecs.umich.edu if (AsiIsScratchPad(asi)) 7033804Ssaidi@eecs.umich.edu goto handleScratchRegAccess; 7043824Ssaidi@eecs.umich.edu if (AsiIsQueue(asi)) 7053824Ssaidi@eecs.umich.edu goto handleQueueRegAccess; 7063825Ssaidi@eecs.umich.edu if (AsiIsSparcError(asi)) 7073825Ssaidi@eecs.umich.edu goto handleSparcErrorRegAccess; 7083823Ssaidi@eecs.umich.edu 7093926Ssaidi@eecs.umich.edu if (!AsiIsReal(asi) && !AsiIsNucleus(asi) && !AsiIsAsIfUser(asi) && 7104989Sgblack@eecs.umich.edu !AsiIsTwin(asi) && !AsiIsBlock(asi) && !AsiIsNoFault(asi)) 7113823Ssaidi@eecs.umich.edu panic("Accessing ASI %#X. Should we?\n", asi); 7123804Ssaidi@eecs.umich.edu } 7133804Ssaidi@eecs.umich.edu 7143826Ssaidi@eecs.umich.edu // If the asi is unaligned trap 7154996Sgblack@eecs.umich.edu if (unaligned) { 7164990Sgblack@eecs.umich.edu writeSfsr(vaddr, false, ct, false, OtherFault, asi); 7173826Ssaidi@eecs.umich.edu return new MemAddressNotAligned; 7183826Ssaidi@eecs.umich.edu } 7193826Ssaidi@eecs.umich.edu 7203826Ssaidi@eecs.umich.edu if (addr_mask) 7213826Ssaidi@eecs.umich.edu vaddr = vaddr & VAddrAMask; 7223826Ssaidi@eecs.umich.edu 7233826Ssaidi@eecs.umich.edu if (!validVirtualAddress(vaddr, addr_mask)) { 7244990Sgblack@eecs.umich.edu writeSfsr(vaddr, false, ct, true, VaOutOfRange, asi); 7253826Ssaidi@eecs.umich.edu return new DataAccessException; 7263826Ssaidi@eecs.umich.edu } 7273826Ssaidi@eecs.umich.edu 7283826Ssaidi@eecs.umich.edu 7293910Ssaidi@eecs.umich.edu if ((!lsu_dm && !hpriv && !red) || AsiIsReal(asi)) { 7303804Ssaidi@eecs.umich.edu real = true; 7313804Ssaidi@eecs.umich.edu context = 0; 7323804Ssaidi@eecs.umich.edu }; 7333804Ssaidi@eecs.umich.edu 7343804Ssaidi@eecs.umich.edu if (hpriv && (implicit || (!AsiIsAsIfUser(asi) && !AsiIsReal(asi)))) { 7353836Ssaidi@eecs.umich.edu req->setPaddr(vaddr & PAddrImplMask); 7363804Ssaidi@eecs.umich.edu return NoFault; 7373804Ssaidi@eecs.umich.edu } 7383804Ssaidi@eecs.umich.edu 7393836Ssaidi@eecs.umich.edu e = lookup(vaddr, part_id, real, context); 7403804Ssaidi@eecs.umich.edu 7413804Ssaidi@eecs.umich.edu if (e == NULL || !e->valid) { 7424990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 7433811Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: DTB Failed to find matching TLB entry\n"); 7443804Ssaidi@eecs.umich.edu if (real) 7453804Ssaidi@eecs.umich.edu return new DataRealTranslationMiss; 7463804Ssaidi@eecs.umich.edu else 7474997Sgblack@eecs.umich.edu#if FULL_SYSTEM 7483804Ssaidi@eecs.umich.edu return new FastDataAccessMMUMiss; 7494997Sgblack@eecs.umich.edu#else 7504997Sgblack@eecs.umich.edu return new FastDataAccessMMUMiss(req->getVaddr()); 7514997Sgblack@eecs.umich.edu#endif 7523804Ssaidi@eecs.umich.edu 7533804Ssaidi@eecs.umich.edu } 7543804Ssaidi@eecs.umich.edu 7553928Ssaidi@eecs.umich.edu if (!priv && e->pte.priv()) { 7564990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 7574990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, ct, e->pte.sideffect(), PrivViolation, asi); 7583928Ssaidi@eecs.umich.edu return new DataAccessException; 7593928Ssaidi@eecs.umich.edu } 7603804Ssaidi@eecs.umich.edu 7613804Ssaidi@eecs.umich.edu if (write && !e->pte.writable()) { 7624990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 7634990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, ct, e->pte.sideffect(), OtherFault, asi); 7643804Ssaidi@eecs.umich.edu return new FastDataAccessProtection; 7653804Ssaidi@eecs.umich.edu } 7663804Ssaidi@eecs.umich.edu 7673804Ssaidi@eecs.umich.edu if (e->pte.nofault() && !AsiIsNoFault(asi)) { 7684990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 7694990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, ct, e->pte.sideffect(), LoadFromNfo, asi); 7703804Ssaidi@eecs.umich.edu return new DataAccessException; 7713804Ssaidi@eecs.umich.edu } 7723804Ssaidi@eecs.umich.edu 7733928Ssaidi@eecs.umich.edu if (e->pte.sideffect() && AsiIsNoFault(asi)) { 7744990Sgblack@eecs.umich.edu writeTagAccess(vaddr, context); 7754990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, ct, e->pte.sideffect(), SideEffect, asi); 7763928Ssaidi@eecs.umich.edu return new DataAccessException; 7773928Ssaidi@eecs.umich.edu } 7783928Ssaidi@eecs.umich.edu 7793928Ssaidi@eecs.umich.edu 7804090Ssaidi@eecs.umich.edu if (e->pte.sideffect() || (e->pte.paddr() >> 39) & 1) 7813804Ssaidi@eecs.umich.edu req->setFlags(req->getFlags() | UNCACHEABLE); 7823804Ssaidi@eecs.umich.edu 7833836Ssaidi@eecs.umich.edu // cache translation date for next translation 7843836Ssaidi@eecs.umich.edu cacheState = tlbdata; 7853881Ssaidi@eecs.umich.edu if (!cacheValid) { 7863881Ssaidi@eecs.umich.edu cacheEntry[1] = NULL; 7873881Ssaidi@eecs.umich.edu cacheEntry[0] = NULL; 7883881Ssaidi@eecs.umich.edu } 7893881Ssaidi@eecs.umich.edu 7903836Ssaidi@eecs.umich.edu if (cacheEntry[0] != e && cacheEntry[1] != e) { 7913836Ssaidi@eecs.umich.edu cacheEntry[1] = cacheEntry[0]; 7923836Ssaidi@eecs.umich.edu cacheEntry[0] = e; 7933836Ssaidi@eecs.umich.edu cacheAsi[1] = cacheAsi[0]; 7943836Ssaidi@eecs.umich.edu cacheAsi[0] = asi; 7953836Ssaidi@eecs.umich.edu if (implicit) 7963836Ssaidi@eecs.umich.edu cacheAsi[0] = (ASI)0; 7973836Ssaidi@eecs.umich.edu } 7983881Ssaidi@eecs.umich.edu cacheValid = true; 7993826Ssaidi@eecs.umich.edu req->setPaddr(e->pte.paddr() & ~(e->pte.size()-1) | 8003836Ssaidi@eecs.umich.edu vaddr & e->pte.size()-1); 8013836Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr()); 8023804Ssaidi@eecs.umich.edu return NoFault; 8034103Ssaidi@eecs.umich.edu 8043806Ssaidi@eecs.umich.edu /** Normal flow ends here. */ 8054103Ssaidi@eecs.umich.eduhandleIntRegAccess: 8064103Ssaidi@eecs.umich.edu if (!hpriv) { 8074990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi); 8084103Ssaidi@eecs.umich.edu if (priv) 8094103Ssaidi@eecs.umich.edu return new DataAccessException; 8104103Ssaidi@eecs.umich.edu else 8114103Ssaidi@eecs.umich.edu return new PrivilegedAction; 8124103Ssaidi@eecs.umich.edu } 8134103Ssaidi@eecs.umich.edu 8144103Ssaidi@eecs.umich.edu if (asi == ASI_SWVR_UDB_INTR_W && !write || 8154103Ssaidi@eecs.umich.edu asi == ASI_SWVR_UDB_INTR_R && write) { 8164990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi); 8174103Ssaidi@eecs.umich.edu return new DataAccessException; 8184103Ssaidi@eecs.umich.edu } 8194103Ssaidi@eecs.umich.edu 8204103Ssaidi@eecs.umich.edu goto regAccessOk; 8214103Ssaidi@eecs.umich.edu 8223804Ssaidi@eecs.umich.edu 8233806Ssaidi@eecs.umich.eduhandleScratchRegAccess: 8243806Ssaidi@eecs.umich.edu if (vaddr > 0x38 || (vaddr >= 0x20 && vaddr < 0x30 && !hpriv)) { 8254990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi); 8263806Ssaidi@eecs.umich.edu return new DataAccessException; 8273806Ssaidi@eecs.umich.edu } 8283824Ssaidi@eecs.umich.edu goto regAccessOk; 8293824Ssaidi@eecs.umich.edu 8303824Ssaidi@eecs.umich.eduhandleQueueRegAccess: 8313824Ssaidi@eecs.umich.edu if (!priv && !hpriv) { 8324990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi); 8333824Ssaidi@eecs.umich.edu return new PrivilegedAction; 8343824Ssaidi@eecs.umich.edu } 8353881Ssaidi@eecs.umich.edu if (!hpriv && vaddr & 0xF || vaddr > 0x3f8 || vaddr < 0x3c0) { 8364990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi); 8373824Ssaidi@eecs.umich.edu return new DataAccessException; 8383824Ssaidi@eecs.umich.edu } 8393824Ssaidi@eecs.umich.edu goto regAccessOk; 8403824Ssaidi@eecs.umich.edu 8413825Ssaidi@eecs.umich.eduhandleSparcErrorRegAccess: 8423825Ssaidi@eecs.umich.edu if (!hpriv) { 8434990Sgblack@eecs.umich.edu writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi); 8444070Ssaidi@eecs.umich.edu if (priv) 8453825Ssaidi@eecs.umich.edu return new DataAccessException; 8464070Ssaidi@eecs.umich.edu else 8473825Ssaidi@eecs.umich.edu return new PrivilegedAction; 8483825Ssaidi@eecs.umich.edu } 8493825Ssaidi@eecs.umich.edu goto regAccessOk; 8503825Ssaidi@eecs.umich.edu 8513825Ssaidi@eecs.umich.edu 8523824Ssaidi@eecs.umich.eduregAccessOk: 8533804Ssaidi@eecs.umich.eduhandleMmuRegAccess: 8543811Ssaidi@eecs.umich.edu DPRINTF(TLB, "TLB: DTB Translating MM IPR access\n"); 8553806Ssaidi@eecs.umich.edu req->setMmapedIpr(true); 8563806Ssaidi@eecs.umich.edu req->setPaddr(req->getVaddr()); 8573806Ssaidi@eecs.umich.edu return NoFault; 8583804Ssaidi@eecs.umich.edu}; 8593804Ssaidi@eecs.umich.edu 8604997Sgblack@eecs.umich.edu#if FULL_SYSTEM 8614997Sgblack@eecs.umich.edu 8623806Ssaidi@eecs.umich.eduTick 8633806Ssaidi@eecs.umich.eduDTB::doMmuRegRead(ThreadContext *tc, Packet *pkt) 8643806Ssaidi@eecs.umich.edu{ 8653823Ssaidi@eecs.umich.edu Addr va = pkt->getAddr(); 8663823Ssaidi@eecs.umich.edu ASI asi = (ASI)pkt->req->getAsi(); 8674070Ssaidi@eecs.umich.edu uint64_t temp; 8683823Ssaidi@eecs.umich.edu 8693823Ssaidi@eecs.umich.edu DPRINTF(IPR, "Memory Mapped IPR Read: asi=%#X a=%#x\n", 8703823Ssaidi@eecs.umich.edu (uint32_t)pkt->req->getAsi(), pkt->getAddr()); 8713823Ssaidi@eecs.umich.edu 8724990Sgblack@eecs.umich.edu ITB * itb = tc->getITBPtr(); 8734990Sgblack@eecs.umich.edu 8743823Ssaidi@eecs.umich.edu switch (asi) { 8753823Ssaidi@eecs.umich.edu case ASI_LSU_CONTROL_REG: 8763823Ssaidi@eecs.umich.edu assert(va == 0); 8774172Ssaidi@eecs.umich.edu pkt->set(tc->readMiscReg(MISCREG_MMU_LSU_CTRL)); 8783823Ssaidi@eecs.umich.edu break; 8793823Ssaidi@eecs.umich.edu case ASI_MMU: 8803823Ssaidi@eecs.umich.edu switch (va) { 8813823Ssaidi@eecs.umich.edu case 0x8: 8824172Ssaidi@eecs.umich.edu pkt->set(tc->readMiscReg(MISCREG_MMU_P_CONTEXT)); 8833823Ssaidi@eecs.umich.edu break; 8843823Ssaidi@eecs.umich.edu case 0x10: 8854172Ssaidi@eecs.umich.edu pkt->set(tc->readMiscReg(MISCREG_MMU_S_CONTEXT)); 8863823Ssaidi@eecs.umich.edu break; 8873823Ssaidi@eecs.umich.edu default: 8883823Ssaidi@eecs.umich.edu goto doMmuReadError; 8893823Ssaidi@eecs.umich.edu } 8903823Ssaidi@eecs.umich.edu break; 8913824Ssaidi@eecs.umich.edu case ASI_QUEUE: 8924172Ssaidi@eecs.umich.edu pkt->set(tc->readMiscReg(MISCREG_QUEUE_CPU_MONDO_HEAD + 8933824Ssaidi@eecs.umich.edu (va >> 4) - 0x3c)); 8943824Ssaidi@eecs.umich.edu break; 8953823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS0: 8963823Ssaidi@eecs.umich.edu assert(va == 0); 8974990Sgblack@eecs.umich.edu pkt->set(c0_tsb_ps0); 8983823Ssaidi@eecs.umich.edu break; 8993823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS1: 9003823Ssaidi@eecs.umich.edu assert(va == 0); 9014990Sgblack@eecs.umich.edu pkt->set(c0_tsb_ps1); 9023823Ssaidi@eecs.umich.edu break; 9033823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_ZERO_CONFIG: 9043823Ssaidi@eecs.umich.edu assert(va == 0); 9054990Sgblack@eecs.umich.edu pkt->set(c0_config); 9063823Ssaidi@eecs.umich.edu break; 9073823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS0: 9083823Ssaidi@eecs.umich.edu assert(va == 0); 9094990Sgblack@eecs.umich.edu pkt->set(itb->c0_tsb_ps0); 9103823Ssaidi@eecs.umich.edu break; 9113823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS1: 9123823Ssaidi@eecs.umich.edu assert(va == 0); 9134990Sgblack@eecs.umich.edu pkt->set(itb->c0_tsb_ps1); 9143823Ssaidi@eecs.umich.edu break; 9153823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_ZERO_CONFIG: 9163823Ssaidi@eecs.umich.edu assert(va == 0); 9174990Sgblack@eecs.umich.edu pkt->set(itb->c0_config); 9183823Ssaidi@eecs.umich.edu break; 9193823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS0: 9203823Ssaidi@eecs.umich.edu assert(va == 0); 9214990Sgblack@eecs.umich.edu pkt->set(cx_tsb_ps0); 9223823Ssaidi@eecs.umich.edu break; 9233823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS1: 9243823Ssaidi@eecs.umich.edu assert(va == 0); 9254990Sgblack@eecs.umich.edu pkt->set(cx_tsb_ps1); 9263823Ssaidi@eecs.umich.edu break; 9273823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_NONZERO_CONFIG: 9283823Ssaidi@eecs.umich.edu assert(va == 0); 9294990Sgblack@eecs.umich.edu pkt->set(cx_config); 9303823Ssaidi@eecs.umich.edu break; 9313823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS0: 9323823Ssaidi@eecs.umich.edu assert(va == 0); 9334990Sgblack@eecs.umich.edu pkt->set(itb->cx_tsb_ps0); 9343823Ssaidi@eecs.umich.edu break; 9353823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS1: 9363823Ssaidi@eecs.umich.edu assert(va == 0); 9374990Sgblack@eecs.umich.edu pkt->set(itb->cx_tsb_ps1); 9383823Ssaidi@eecs.umich.edu break; 9393823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_NONZERO_CONFIG: 9403823Ssaidi@eecs.umich.edu assert(va == 0); 9414990Sgblack@eecs.umich.edu pkt->set(itb->cx_config); 9423823Ssaidi@eecs.umich.edu break; 9433826Ssaidi@eecs.umich.edu case ASI_SPARC_ERROR_STATUS_REG: 9443912Ssaidi@eecs.umich.edu pkt->set((uint64_t)0); 9453826Ssaidi@eecs.umich.edu break; 9463823Ssaidi@eecs.umich.edu case ASI_HYP_SCRATCHPAD: 9473823Ssaidi@eecs.umich.edu case ASI_SCRATCHPAD: 9484172Ssaidi@eecs.umich.edu pkt->set(tc->readMiscReg(MISCREG_SCRATCHPAD_R0 + (va >> 3))); 9493823Ssaidi@eecs.umich.edu break; 9503826Ssaidi@eecs.umich.edu case ASI_IMMU: 9513826Ssaidi@eecs.umich.edu switch (va) { 9523833Ssaidi@eecs.umich.edu case 0x0: 9534990Sgblack@eecs.umich.edu temp = itb->tag_access; 9543833Ssaidi@eecs.umich.edu pkt->set(bits(temp,63,22) | bits(temp,12,0) << 48); 9553833Ssaidi@eecs.umich.edu break; 9563906Ssaidi@eecs.umich.edu case 0x18: 9574990Sgblack@eecs.umich.edu pkt->set(itb->sfsr); 9583906Ssaidi@eecs.umich.edu break; 9593826Ssaidi@eecs.umich.edu case 0x30: 9604990Sgblack@eecs.umich.edu pkt->set(itb->tag_access); 9613826Ssaidi@eecs.umich.edu break; 9623826Ssaidi@eecs.umich.edu default: 9633826Ssaidi@eecs.umich.edu goto doMmuReadError; 9643826Ssaidi@eecs.umich.edu } 9653826Ssaidi@eecs.umich.edu break; 9663823Ssaidi@eecs.umich.edu case ASI_DMMU: 9673823Ssaidi@eecs.umich.edu switch (va) { 9683833Ssaidi@eecs.umich.edu case 0x0: 9694990Sgblack@eecs.umich.edu temp = tag_access; 9703833Ssaidi@eecs.umich.edu pkt->set(bits(temp,63,22) | bits(temp,12,0) << 48); 9713833Ssaidi@eecs.umich.edu break; 9723906Ssaidi@eecs.umich.edu case 0x18: 9734990Sgblack@eecs.umich.edu pkt->set(sfsr); 9743906Ssaidi@eecs.umich.edu break; 9753906Ssaidi@eecs.umich.edu case 0x20: 9764990Sgblack@eecs.umich.edu pkt->set(sfar); 9773906Ssaidi@eecs.umich.edu break; 9783826Ssaidi@eecs.umich.edu case 0x30: 9794990Sgblack@eecs.umich.edu pkt->set(tag_access); 9803826Ssaidi@eecs.umich.edu break; 9813823Ssaidi@eecs.umich.edu case 0x80: 9824172Ssaidi@eecs.umich.edu pkt->set(tc->readMiscReg(MISCREG_MMU_PART_ID)); 9833823Ssaidi@eecs.umich.edu break; 9843823Ssaidi@eecs.umich.edu default: 9853823Ssaidi@eecs.umich.edu goto doMmuReadError; 9863823Ssaidi@eecs.umich.edu } 9873823Ssaidi@eecs.umich.edu break; 9883833Ssaidi@eecs.umich.edu case ASI_DMMU_TSB_PS0_PTR_REG: 9894070Ssaidi@eecs.umich.edu pkt->set(MakeTsbPtr(Ps0, 9904990Sgblack@eecs.umich.edu tag_access, 9914990Sgblack@eecs.umich.edu c0_tsb_ps0, 9924990Sgblack@eecs.umich.edu c0_config, 9934990Sgblack@eecs.umich.edu cx_tsb_ps0, 9944990Sgblack@eecs.umich.edu cx_config)); 9953833Ssaidi@eecs.umich.edu break; 9963833Ssaidi@eecs.umich.edu case ASI_DMMU_TSB_PS1_PTR_REG: 9974070Ssaidi@eecs.umich.edu pkt->set(MakeTsbPtr(Ps1, 9984990Sgblack@eecs.umich.edu tag_access, 9994990Sgblack@eecs.umich.edu c0_tsb_ps1, 10004990Sgblack@eecs.umich.edu c0_config, 10014990Sgblack@eecs.umich.edu cx_tsb_ps1, 10024990Sgblack@eecs.umich.edu cx_config)); 10033833Ssaidi@eecs.umich.edu break; 10043899Ssaidi@eecs.umich.edu case ASI_IMMU_TSB_PS0_PTR_REG: 10054070Ssaidi@eecs.umich.edu pkt->set(MakeTsbPtr(Ps0, 10064990Sgblack@eecs.umich.edu itb->tag_access, 10074990Sgblack@eecs.umich.edu itb->c0_tsb_ps0, 10084990Sgblack@eecs.umich.edu itb->c0_config, 10094990Sgblack@eecs.umich.edu itb->cx_tsb_ps0, 10104990Sgblack@eecs.umich.edu itb->cx_config)); 10113899Ssaidi@eecs.umich.edu break; 10123899Ssaidi@eecs.umich.edu case ASI_IMMU_TSB_PS1_PTR_REG: 10134070Ssaidi@eecs.umich.edu pkt->set(MakeTsbPtr(Ps1, 10144990Sgblack@eecs.umich.edu itb->tag_access, 10154990Sgblack@eecs.umich.edu itb->c0_tsb_ps1, 10164990Sgblack@eecs.umich.edu itb->c0_config, 10174990Sgblack@eecs.umich.edu itb->cx_tsb_ps1, 10184990Sgblack@eecs.umich.edu itb->cx_config)); 10193899Ssaidi@eecs.umich.edu break; 10204103Ssaidi@eecs.umich.edu case ASI_SWVR_INTR_RECEIVE: 10214103Ssaidi@eecs.umich.edu pkt->set(tc->getCpuPtr()->get_interrupts(IT_INT_VEC)); 10224103Ssaidi@eecs.umich.edu break; 10234103Ssaidi@eecs.umich.edu case ASI_SWVR_UDB_INTR_R: 10244103Ssaidi@eecs.umich.edu temp = findMsbSet(tc->getCpuPtr()->get_interrupts(IT_INT_VEC)); 10254103Ssaidi@eecs.umich.edu tc->getCpuPtr()->clear_interrupt(IT_INT_VEC, temp); 10264103Ssaidi@eecs.umich.edu pkt->set(temp); 10274103Ssaidi@eecs.umich.edu break; 10283823Ssaidi@eecs.umich.edu default: 10293823Ssaidi@eecs.umich.edudoMmuReadError: 10303823Ssaidi@eecs.umich.edu panic("need to impl DTB::doMmuRegRead() got asi=%#x, va=%#x\n", 10313823Ssaidi@eecs.umich.edu (uint32_t)asi, va); 10323823Ssaidi@eecs.umich.edu } 10334870Sstever@eecs.umich.edu pkt->makeAtomicResponse(); 10345100Ssaidi@eecs.umich.edu return tc->getCpuPtr()->ticks(1); 10353806Ssaidi@eecs.umich.edu} 10363806Ssaidi@eecs.umich.edu 10373806Ssaidi@eecs.umich.eduTick 10383806Ssaidi@eecs.umich.eduDTB::doMmuRegWrite(ThreadContext *tc, Packet *pkt) 10393806Ssaidi@eecs.umich.edu{ 10403823Ssaidi@eecs.umich.edu uint64_t data = gtoh(pkt->get<uint64_t>()); 10413823Ssaidi@eecs.umich.edu Addr va = pkt->getAddr(); 10423823Ssaidi@eecs.umich.edu ASI asi = (ASI)pkt->req->getAsi(); 10433823Ssaidi@eecs.umich.edu 10443826Ssaidi@eecs.umich.edu Addr ta_insert; 10453826Ssaidi@eecs.umich.edu Addr va_insert; 10463826Ssaidi@eecs.umich.edu Addr ct_insert; 10473826Ssaidi@eecs.umich.edu int part_insert; 10483826Ssaidi@eecs.umich.edu int entry_insert = -1; 10493826Ssaidi@eecs.umich.edu bool real_insert; 10503863Ssaidi@eecs.umich.edu bool ignore; 10513863Ssaidi@eecs.umich.edu int part_id; 10523863Ssaidi@eecs.umich.edu int ctx_id; 10533826Ssaidi@eecs.umich.edu PageTableEntry pte; 10543826Ssaidi@eecs.umich.edu 10553825Ssaidi@eecs.umich.edu DPRINTF(IPR, "Memory Mapped IPR Write: asi=%#X a=%#x d=%#X\n", 10563823Ssaidi@eecs.umich.edu (uint32_t)asi, va, data); 10573823Ssaidi@eecs.umich.edu 10584990Sgblack@eecs.umich.edu ITB * itb = tc->getITBPtr(); 10594990Sgblack@eecs.umich.edu 10603823Ssaidi@eecs.umich.edu switch (asi) { 10613823Ssaidi@eecs.umich.edu case ASI_LSU_CONTROL_REG: 10623823Ssaidi@eecs.umich.edu assert(va == 0); 10634172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_MMU_LSU_CTRL, data); 10643823Ssaidi@eecs.umich.edu break; 10653823Ssaidi@eecs.umich.edu case ASI_MMU: 10663823Ssaidi@eecs.umich.edu switch (va) { 10673823Ssaidi@eecs.umich.edu case 0x8: 10684172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_MMU_P_CONTEXT, data); 10693823Ssaidi@eecs.umich.edu break; 10703823Ssaidi@eecs.umich.edu case 0x10: 10714172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_MMU_S_CONTEXT, data); 10723823Ssaidi@eecs.umich.edu break; 10733823Ssaidi@eecs.umich.edu default: 10743823Ssaidi@eecs.umich.edu goto doMmuWriteError; 10753823Ssaidi@eecs.umich.edu } 10763823Ssaidi@eecs.umich.edu break; 10773824Ssaidi@eecs.umich.edu case ASI_QUEUE: 10783825Ssaidi@eecs.umich.edu assert(mbits(data,13,6) == data); 10794172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_QUEUE_CPU_MONDO_HEAD + 10803824Ssaidi@eecs.umich.edu (va >> 4) - 0x3c, data); 10813824Ssaidi@eecs.umich.edu break; 10823823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS0: 10833823Ssaidi@eecs.umich.edu assert(va == 0); 10844990Sgblack@eecs.umich.edu c0_tsb_ps0 = data; 10853823Ssaidi@eecs.umich.edu break; 10863823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS1: 10873823Ssaidi@eecs.umich.edu assert(va == 0); 10884990Sgblack@eecs.umich.edu c0_tsb_ps1 = data; 10893823Ssaidi@eecs.umich.edu break; 10903823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_ZERO_CONFIG: 10913823Ssaidi@eecs.umich.edu assert(va == 0); 10924990Sgblack@eecs.umich.edu c0_config = data; 10933823Ssaidi@eecs.umich.edu break; 10943823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS0: 10953823Ssaidi@eecs.umich.edu assert(va == 0); 10964990Sgblack@eecs.umich.edu itb->c0_tsb_ps0 = data; 10973823Ssaidi@eecs.umich.edu break; 10983823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS1: 10993823Ssaidi@eecs.umich.edu assert(va == 0); 11004990Sgblack@eecs.umich.edu itb->c0_tsb_ps1 = data; 11013823Ssaidi@eecs.umich.edu break; 11023823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_ZERO_CONFIG: 11033823Ssaidi@eecs.umich.edu assert(va == 0); 11044990Sgblack@eecs.umich.edu itb->c0_config = data; 11053823Ssaidi@eecs.umich.edu break; 11063823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS0: 11073823Ssaidi@eecs.umich.edu assert(va == 0); 11084990Sgblack@eecs.umich.edu cx_tsb_ps0 = data; 11093823Ssaidi@eecs.umich.edu break; 11103823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS1: 11113823Ssaidi@eecs.umich.edu assert(va == 0); 11124990Sgblack@eecs.umich.edu cx_tsb_ps1 = data; 11133823Ssaidi@eecs.umich.edu break; 11143823Ssaidi@eecs.umich.edu case ASI_DMMU_CTXT_NONZERO_CONFIG: 11153823Ssaidi@eecs.umich.edu assert(va == 0); 11164990Sgblack@eecs.umich.edu cx_config = data; 11173823Ssaidi@eecs.umich.edu break; 11183823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS0: 11193823Ssaidi@eecs.umich.edu assert(va == 0); 11204990Sgblack@eecs.umich.edu itb->cx_tsb_ps0 = data; 11213823Ssaidi@eecs.umich.edu break; 11223823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS1: 11233823Ssaidi@eecs.umich.edu assert(va == 0); 11244990Sgblack@eecs.umich.edu itb->cx_tsb_ps1 = data; 11253823Ssaidi@eecs.umich.edu break; 11263823Ssaidi@eecs.umich.edu case ASI_IMMU_CTXT_NONZERO_CONFIG: 11273823Ssaidi@eecs.umich.edu assert(va == 0); 11284990Sgblack@eecs.umich.edu itb->cx_config = data; 11293823Ssaidi@eecs.umich.edu break; 11303825Ssaidi@eecs.umich.edu case ASI_SPARC_ERROR_EN_REG: 11313825Ssaidi@eecs.umich.edu case ASI_SPARC_ERROR_STATUS_REG: 11323825Ssaidi@eecs.umich.edu warn("Ignoring write to SPARC ERROR regsiter\n"); 11333825Ssaidi@eecs.umich.edu break; 11343823Ssaidi@eecs.umich.edu case ASI_HYP_SCRATCHPAD: 11353823Ssaidi@eecs.umich.edu case ASI_SCRATCHPAD: 11364172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_SCRATCHPAD_R0 + (va >> 3), data); 11373823Ssaidi@eecs.umich.edu break; 11383826Ssaidi@eecs.umich.edu case ASI_IMMU: 11393826Ssaidi@eecs.umich.edu switch (va) { 11403906Ssaidi@eecs.umich.edu case 0x18: 11414990Sgblack@eecs.umich.edu itb->sfsr = data; 11423906Ssaidi@eecs.umich.edu break; 11433826Ssaidi@eecs.umich.edu case 0x30: 11443916Ssaidi@eecs.umich.edu sext<59>(bits(data, 59,0)); 11454990Sgblack@eecs.umich.edu itb->tag_access = data; 11463826Ssaidi@eecs.umich.edu break; 11473826Ssaidi@eecs.umich.edu default: 11483826Ssaidi@eecs.umich.edu goto doMmuWriteError; 11493826Ssaidi@eecs.umich.edu } 11503826Ssaidi@eecs.umich.edu break; 11513826Ssaidi@eecs.umich.edu case ASI_ITLB_DATA_ACCESS_REG: 11523826Ssaidi@eecs.umich.edu entry_insert = bits(va, 8,3); 11533826Ssaidi@eecs.umich.edu case ASI_ITLB_DATA_IN_REG: 11543826Ssaidi@eecs.umich.edu assert(entry_insert != -1 || mbits(va,10,9) == va); 11554990Sgblack@eecs.umich.edu ta_insert = itb->tag_access; 11563826Ssaidi@eecs.umich.edu va_insert = mbits(ta_insert, 63,13); 11573826Ssaidi@eecs.umich.edu ct_insert = mbits(ta_insert, 12,0); 11584172Ssaidi@eecs.umich.edu part_insert = tc->readMiscReg(MISCREG_MMU_PART_ID); 11593826Ssaidi@eecs.umich.edu real_insert = bits(va, 9,9); 11603826Ssaidi@eecs.umich.edu pte.populate(data, bits(va,10,10) ? PageTableEntry::sun4v : 11613826Ssaidi@eecs.umich.edu PageTableEntry::sun4u); 11623826Ssaidi@eecs.umich.edu tc->getITBPtr()->insert(va_insert, part_insert, ct_insert, real_insert, 11633826Ssaidi@eecs.umich.edu pte, entry_insert); 11643826Ssaidi@eecs.umich.edu break; 11653826Ssaidi@eecs.umich.edu case ASI_DTLB_DATA_ACCESS_REG: 11663826Ssaidi@eecs.umich.edu entry_insert = bits(va, 8,3); 11673826Ssaidi@eecs.umich.edu case ASI_DTLB_DATA_IN_REG: 11683826Ssaidi@eecs.umich.edu assert(entry_insert != -1 || mbits(va,10,9) == va); 11694990Sgblack@eecs.umich.edu ta_insert = tag_access; 11703826Ssaidi@eecs.umich.edu va_insert = mbits(ta_insert, 63,13); 11713826Ssaidi@eecs.umich.edu ct_insert = mbits(ta_insert, 12,0); 11724172Ssaidi@eecs.umich.edu part_insert = tc->readMiscReg(MISCREG_MMU_PART_ID); 11733826Ssaidi@eecs.umich.edu real_insert = bits(va, 9,9); 11743826Ssaidi@eecs.umich.edu pte.populate(data, bits(va,10,10) ? PageTableEntry::sun4v : 11753826Ssaidi@eecs.umich.edu PageTableEntry::sun4u); 11763826Ssaidi@eecs.umich.edu insert(va_insert, part_insert, ct_insert, real_insert, pte, entry_insert); 11773826Ssaidi@eecs.umich.edu break; 11783863Ssaidi@eecs.umich.edu case ASI_IMMU_DEMAP: 11793863Ssaidi@eecs.umich.edu ignore = false; 11803863Ssaidi@eecs.umich.edu ctx_id = -1; 11814172Ssaidi@eecs.umich.edu part_id = tc->readMiscReg(MISCREG_MMU_PART_ID); 11823863Ssaidi@eecs.umich.edu switch (bits(va,5,4)) { 11833863Ssaidi@eecs.umich.edu case 0: 11844172Ssaidi@eecs.umich.edu ctx_id = tc->readMiscReg(MISCREG_MMU_P_CONTEXT); 11853863Ssaidi@eecs.umich.edu break; 11863863Ssaidi@eecs.umich.edu case 1: 11873863Ssaidi@eecs.umich.edu ignore = true; 11883863Ssaidi@eecs.umich.edu break; 11893863Ssaidi@eecs.umich.edu case 3: 11903863Ssaidi@eecs.umich.edu ctx_id = 0; 11913863Ssaidi@eecs.umich.edu break; 11923863Ssaidi@eecs.umich.edu default: 11933863Ssaidi@eecs.umich.edu ignore = true; 11943863Ssaidi@eecs.umich.edu } 11953863Ssaidi@eecs.umich.edu 11963863Ssaidi@eecs.umich.edu switch(bits(va,7,6)) { 11973863Ssaidi@eecs.umich.edu case 0: // demap page 11983863Ssaidi@eecs.umich.edu if (!ignore) 11993863Ssaidi@eecs.umich.edu tc->getITBPtr()->demapPage(mbits(va,63,13), part_id, 12003863Ssaidi@eecs.umich.edu bits(va,9,9), ctx_id); 12013863Ssaidi@eecs.umich.edu break; 12023863Ssaidi@eecs.umich.edu case 1: //demap context 12033863Ssaidi@eecs.umich.edu if (!ignore) 12043863Ssaidi@eecs.umich.edu tc->getITBPtr()->demapContext(part_id, ctx_id); 12053863Ssaidi@eecs.umich.edu break; 12063863Ssaidi@eecs.umich.edu case 2: 12073863Ssaidi@eecs.umich.edu tc->getITBPtr()->demapAll(part_id); 12083863Ssaidi@eecs.umich.edu break; 12093863Ssaidi@eecs.umich.edu default: 12103863Ssaidi@eecs.umich.edu panic("Invalid type for IMMU demap\n"); 12113863Ssaidi@eecs.umich.edu } 12123863Ssaidi@eecs.umich.edu break; 12133823Ssaidi@eecs.umich.edu case ASI_DMMU: 12143823Ssaidi@eecs.umich.edu switch (va) { 12153906Ssaidi@eecs.umich.edu case 0x18: 12164990Sgblack@eecs.umich.edu sfsr = data; 12173906Ssaidi@eecs.umich.edu break; 12183826Ssaidi@eecs.umich.edu case 0x30: 12193916Ssaidi@eecs.umich.edu sext<59>(bits(data, 59,0)); 12204990Sgblack@eecs.umich.edu tag_access = data; 12213826Ssaidi@eecs.umich.edu break; 12223823Ssaidi@eecs.umich.edu case 0x80: 12234172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_MMU_PART_ID, data); 12243823Ssaidi@eecs.umich.edu break; 12253823Ssaidi@eecs.umich.edu default: 12263823Ssaidi@eecs.umich.edu goto doMmuWriteError; 12273823Ssaidi@eecs.umich.edu } 12283823Ssaidi@eecs.umich.edu break; 12293863Ssaidi@eecs.umich.edu case ASI_DMMU_DEMAP: 12303863Ssaidi@eecs.umich.edu ignore = false; 12313863Ssaidi@eecs.umich.edu ctx_id = -1; 12324172Ssaidi@eecs.umich.edu part_id = tc->readMiscReg(MISCREG_MMU_PART_ID); 12333863Ssaidi@eecs.umich.edu switch (bits(va,5,4)) { 12343863Ssaidi@eecs.umich.edu case 0: 12354172Ssaidi@eecs.umich.edu ctx_id = tc->readMiscReg(MISCREG_MMU_P_CONTEXT); 12363863Ssaidi@eecs.umich.edu break; 12373863Ssaidi@eecs.umich.edu case 1: 12384172Ssaidi@eecs.umich.edu ctx_id = tc->readMiscReg(MISCREG_MMU_S_CONTEXT); 12393863Ssaidi@eecs.umich.edu break; 12403863Ssaidi@eecs.umich.edu case 3: 12413863Ssaidi@eecs.umich.edu ctx_id = 0; 12423863Ssaidi@eecs.umich.edu break; 12433863Ssaidi@eecs.umich.edu default: 12443863Ssaidi@eecs.umich.edu ignore = true; 12453863Ssaidi@eecs.umich.edu } 12463863Ssaidi@eecs.umich.edu 12473863Ssaidi@eecs.umich.edu switch(bits(va,7,6)) { 12483863Ssaidi@eecs.umich.edu case 0: // demap page 12493863Ssaidi@eecs.umich.edu if (!ignore) 12503863Ssaidi@eecs.umich.edu demapPage(mbits(va,63,13), part_id, bits(va,9,9), ctx_id); 12513863Ssaidi@eecs.umich.edu break; 12523863Ssaidi@eecs.umich.edu case 1: //demap context 12533863Ssaidi@eecs.umich.edu if (!ignore) 12543863Ssaidi@eecs.umich.edu demapContext(part_id, ctx_id); 12553863Ssaidi@eecs.umich.edu break; 12563863Ssaidi@eecs.umich.edu case 2: 12573863Ssaidi@eecs.umich.edu demapAll(part_id); 12583863Ssaidi@eecs.umich.edu break; 12593863Ssaidi@eecs.umich.edu default: 12603863Ssaidi@eecs.umich.edu panic("Invalid type for IMMU demap\n"); 12613863Ssaidi@eecs.umich.edu } 12623863Ssaidi@eecs.umich.edu break; 12634103Ssaidi@eecs.umich.edu case ASI_SWVR_INTR_RECEIVE: 12644103Ssaidi@eecs.umich.edu int msb; 12654103Ssaidi@eecs.umich.edu // clear all the interrupts that aren't set in the write 12664103Ssaidi@eecs.umich.edu while(tc->getCpuPtr()->get_interrupts(IT_INT_VEC) & data) { 12674103Ssaidi@eecs.umich.edu msb = findMsbSet(tc->getCpuPtr()->get_interrupts(IT_INT_VEC) & data); 12684103Ssaidi@eecs.umich.edu tc->getCpuPtr()->clear_interrupt(IT_INT_VEC, msb); 12694103Ssaidi@eecs.umich.edu } 12704103Ssaidi@eecs.umich.edu break; 12714103Ssaidi@eecs.umich.edu case ASI_SWVR_UDB_INTR_W: 12724103Ssaidi@eecs.umich.edu tc->getSystemPtr()->threadContexts[bits(data,12,8)]->getCpuPtr()-> 12734103Ssaidi@eecs.umich.edu post_interrupt(bits(data,5,0),0); 12744103Ssaidi@eecs.umich.edu break; 12754103Ssaidi@eecs.umich.edu default: 12763823Ssaidi@eecs.umich.edudoMmuWriteError: 12773823Ssaidi@eecs.umich.edu panic("need to impl DTB::doMmuRegWrite() got asi=%#x, va=%#x d=%#x\n", 12783823Ssaidi@eecs.umich.edu (uint32_t)pkt->req->getAsi(), pkt->getAddr(), data); 12793823Ssaidi@eecs.umich.edu } 12804870Sstever@eecs.umich.edu pkt->makeAtomicResponse(); 12815100Ssaidi@eecs.umich.edu return tc->getCpuPtr()->ticks(1); 12823806Ssaidi@eecs.umich.edu} 12833806Ssaidi@eecs.umich.edu 12844997Sgblack@eecs.umich.edu#endif 12854997Sgblack@eecs.umich.edu 12863804Ssaidi@eecs.umich.eduvoid 12874070Ssaidi@eecs.umich.eduDTB::GetTsbPtr(ThreadContext *tc, Addr addr, int ctx, Addr *ptrs) 12884070Ssaidi@eecs.umich.edu{ 12894070Ssaidi@eecs.umich.edu uint64_t tag_access = mbits(addr,63,13) | mbits(ctx,12,0); 12904990Sgblack@eecs.umich.edu ITB * itb = tc->getITBPtr(); 12914070Ssaidi@eecs.umich.edu ptrs[0] = MakeTsbPtr(Ps0, tag_access, 12924990Sgblack@eecs.umich.edu c0_tsb_ps0, 12934990Sgblack@eecs.umich.edu c0_config, 12944990Sgblack@eecs.umich.edu cx_tsb_ps0, 12954990Sgblack@eecs.umich.edu cx_config); 12964070Ssaidi@eecs.umich.edu ptrs[1] = MakeTsbPtr(Ps1, tag_access, 12974990Sgblack@eecs.umich.edu c0_tsb_ps1, 12984990Sgblack@eecs.umich.edu c0_config, 12994990Sgblack@eecs.umich.edu cx_tsb_ps1, 13004990Sgblack@eecs.umich.edu cx_config); 13014070Ssaidi@eecs.umich.edu ptrs[2] = MakeTsbPtr(Ps0, tag_access, 13024990Sgblack@eecs.umich.edu itb->c0_tsb_ps0, 13034990Sgblack@eecs.umich.edu itb->c0_config, 13044990Sgblack@eecs.umich.edu itb->cx_tsb_ps0, 13054990Sgblack@eecs.umich.edu itb->cx_config); 13064070Ssaidi@eecs.umich.edu ptrs[3] = MakeTsbPtr(Ps1, tag_access, 13074990Sgblack@eecs.umich.edu itb->c0_tsb_ps1, 13084990Sgblack@eecs.umich.edu itb->c0_config, 13094990Sgblack@eecs.umich.edu itb->cx_tsb_ps1, 13104990Sgblack@eecs.umich.edu itb->cx_config); 13114070Ssaidi@eecs.umich.edu} 13124070Ssaidi@eecs.umich.edu 13134070Ssaidi@eecs.umich.edu 13144070Ssaidi@eecs.umich.edu 13154070Ssaidi@eecs.umich.edu 13164070Ssaidi@eecs.umich.edu 13174070Ssaidi@eecs.umich.eduuint64_t 13184070Ssaidi@eecs.umich.eduDTB::MakeTsbPtr(TsbPageSize ps, uint64_t tag_access, uint64_t c0_tsb, 13194070Ssaidi@eecs.umich.edu uint64_t c0_config, uint64_t cX_tsb, uint64_t cX_config) 13204070Ssaidi@eecs.umich.edu{ 13214070Ssaidi@eecs.umich.edu uint64_t tsb; 13224070Ssaidi@eecs.umich.edu uint64_t config; 13234070Ssaidi@eecs.umich.edu 13244070Ssaidi@eecs.umich.edu if (bits(tag_access, 12,0) == 0) { 13254070Ssaidi@eecs.umich.edu tsb = c0_tsb; 13264070Ssaidi@eecs.umich.edu config = c0_config; 13274070Ssaidi@eecs.umich.edu } else { 13284070Ssaidi@eecs.umich.edu tsb = cX_tsb; 13294070Ssaidi@eecs.umich.edu config = cX_config; 13304070Ssaidi@eecs.umich.edu } 13314070Ssaidi@eecs.umich.edu 13324070Ssaidi@eecs.umich.edu uint64_t ptr = mbits(tsb,63,13); 13334070Ssaidi@eecs.umich.edu bool split = bits(tsb,12,12); 13344070Ssaidi@eecs.umich.edu int tsb_size = bits(tsb,3,0); 13354070Ssaidi@eecs.umich.edu int page_size = (ps == Ps0) ? bits(config, 2,0) : bits(config,10,8); 13364070Ssaidi@eecs.umich.edu 13374070Ssaidi@eecs.umich.edu if (ps == Ps1 && split) 13384070Ssaidi@eecs.umich.edu ptr |= ULL(1) << (13 + tsb_size); 13394070Ssaidi@eecs.umich.edu ptr |= (tag_access >> (9 + page_size * 3)) & mask(12+tsb_size, 4); 13404070Ssaidi@eecs.umich.edu 13414070Ssaidi@eecs.umich.edu return ptr; 13424070Ssaidi@eecs.umich.edu} 13434070Ssaidi@eecs.umich.edu 13444070Ssaidi@eecs.umich.edu 13454070Ssaidi@eecs.umich.eduvoid 13463804Ssaidi@eecs.umich.eduTLB::serialize(std::ostream &os) 13473804Ssaidi@eecs.umich.edu{ 13484000Ssaidi@eecs.umich.edu SERIALIZE_SCALAR(size); 13494000Ssaidi@eecs.umich.edu SERIALIZE_SCALAR(usedEntries); 13504000Ssaidi@eecs.umich.edu SERIALIZE_SCALAR(lastReplaced); 13514000Ssaidi@eecs.umich.edu 13524000Ssaidi@eecs.umich.edu // convert the pointer based free list into an index based one 13534000Ssaidi@eecs.umich.edu int *free_list = (int*)malloc(sizeof(int) * size); 13544000Ssaidi@eecs.umich.edu int cntr = 0; 13554000Ssaidi@eecs.umich.edu std::list<TlbEntry*>::iterator i; 13564000Ssaidi@eecs.umich.edu i = freeList.begin(); 13574000Ssaidi@eecs.umich.edu while (i != freeList.end()) { 13584000Ssaidi@eecs.umich.edu free_list[cntr++] = ((size_t)*i - (size_t)tlb)/ sizeof(TlbEntry); 13594000Ssaidi@eecs.umich.edu i++; 13604000Ssaidi@eecs.umich.edu } 13614000Ssaidi@eecs.umich.edu SERIALIZE_SCALAR(cntr); 13624000Ssaidi@eecs.umich.edu SERIALIZE_ARRAY(free_list, cntr); 13634000Ssaidi@eecs.umich.edu 13644990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(c0_tsb_ps0); 13654990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(c0_tsb_ps1); 13664990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(c0_config); 13674990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(cx_tsb_ps0); 13684990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(cx_tsb_ps1); 13694990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(cx_config); 13704990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(sfsr); 13714990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(tag_access); 13725276Ssaidi@eecs.umich.edu 13735276Ssaidi@eecs.umich.edu for (int x = 0; x < size; x++) { 13745276Ssaidi@eecs.umich.edu nameOut(os, csprintf("%s.PTE%d", name(), x)); 13755276Ssaidi@eecs.umich.edu tlb[x].serialize(os); 13765276Ssaidi@eecs.umich.edu } 13773804Ssaidi@eecs.umich.edu} 13783804Ssaidi@eecs.umich.edu 13793804Ssaidi@eecs.umich.eduvoid 13803804Ssaidi@eecs.umich.eduTLB::unserialize(Checkpoint *cp, const std::string §ion) 13813804Ssaidi@eecs.umich.edu{ 13824000Ssaidi@eecs.umich.edu int oldSize; 13834000Ssaidi@eecs.umich.edu 13844000Ssaidi@eecs.umich.edu paramIn(cp, section, "size", oldSize); 13854000Ssaidi@eecs.umich.edu if (oldSize != size) 13864000Ssaidi@eecs.umich.edu panic("Don't support unserializing different sized TLBs\n"); 13874000Ssaidi@eecs.umich.edu UNSERIALIZE_SCALAR(usedEntries); 13884000Ssaidi@eecs.umich.edu UNSERIALIZE_SCALAR(lastReplaced); 13894000Ssaidi@eecs.umich.edu 13904000Ssaidi@eecs.umich.edu int cntr; 13914000Ssaidi@eecs.umich.edu UNSERIALIZE_SCALAR(cntr); 13924000Ssaidi@eecs.umich.edu 13934000Ssaidi@eecs.umich.edu int *free_list = (int*)malloc(sizeof(int) * cntr); 13944000Ssaidi@eecs.umich.edu freeList.clear(); 13954000Ssaidi@eecs.umich.edu UNSERIALIZE_ARRAY(free_list, cntr); 13964000Ssaidi@eecs.umich.edu for (int x = 0; x < cntr; x++) 13974000Ssaidi@eecs.umich.edu freeList.push_back(&tlb[free_list[x]]); 13984000Ssaidi@eecs.umich.edu 13994990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(c0_tsb_ps0); 14004990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(c0_tsb_ps1); 14014990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(c0_config); 14024990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(cx_tsb_ps0); 14034990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(cx_tsb_ps1); 14044990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(cx_config); 14054990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(sfsr); 14064990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(tag_access); 14075276Ssaidi@eecs.umich.edu 14085276Ssaidi@eecs.umich.edu lookupTable.clear(); 14095276Ssaidi@eecs.umich.edu for (int x = 0; x < size; x++) { 14105276Ssaidi@eecs.umich.edu tlb[x].unserialize(cp, csprintf("%s.PTE%d", section, x)); 14115276Ssaidi@eecs.umich.edu if (tlb[x].valid) 14125276Ssaidi@eecs.umich.edu lookupTable.insert(tlb[x].range, &tlb[x]); 14135276Ssaidi@eecs.umich.edu 14145276Ssaidi@eecs.umich.edu } 14154990Sgblack@eecs.umich.edu} 14164990Sgblack@eecs.umich.edu 14174990Sgblack@eecs.umich.eduvoid 14184990Sgblack@eecs.umich.eduDTB::serialize(std::ostream &os) 14194990Sgblack@eecs.umich.edu{ 14204990Sgblack@eecs.umich.edu TLB::serialize(os); 14214990Sgblack@eecs.umich.edu SERIALIZE_SCALAR(sfar); 14224990Sgblack@eecs.umich.edu} 14234990Sgblack@eecs.umich.edu 14244990Sgblack@eecs.umich.eduvoid 14254990Sgblack@eecs.umich.eduDTB::unserialize(Checkpoint *cp, const std::string §ion) 14264990Sgblack@eecs.umich.edu{ 14274990Sgblack@eecs.umich.edu TLB::unserialize(cp, section); 14284990Sgblack@eecs.umich.edu UNSERIALIZE_SCALAR(sfar); 14293804Ssaidi@eecs.umich.edu} 14303804Ssaidi@eecs.umich.edu 14314088Sbinkertn@umich.edu/* end namespace SparcISA */ } 14324088Sbinkertn@umich.edu 14334762Snate@binkert.orgSparcISA::ITB * 14344762Snate@binkert.orgSparcITBParams::create() 14353804Ssaidi@eecs.umich.edu{ 14365034Smilesck@eecs.umich.edu return new SparcISA::ITB(this); 14373804Ssaidi@eecs.umich.edu} 14383804Ssaidi@eecs.umich.edu 14394762Snate@binkert.orgSparcISA::DTB * 14404762Snate@binkert.orgSparcDTBParams::create() 14413804Ssaidi@eecs.umich.edu{ 14425034Smilesck@eecs.umich.edu return new SparcISA::DTB(this); 14433804Ssaidi@eecs.umich.edu} 1444