tlb.cc revision 11793
13569Sgblack@eecs.umich.edu/*
23569Sgblack@eecs.umich.edu * Copyright (c) 2001-2005 The Regents of The University of Michigan
33569Sgblack@eecs.umich.edu * All rights reserved.
43569Sgblack@eecs.umich.edu *
53569Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
63569Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
73569Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
83569Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
93569Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
103569Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
113569Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
123569Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
133569Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
143569Sgblack@eecs.umich.edu * this software without specific prior written permission.
153569Sgblack@eecs.umich.edu *
163569Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
173569Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
183569Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
193569Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
203569Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
213569Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
223569Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
233569Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
243569Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
253569Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
263569Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
273569Sgblack@eecs.umich.edu *
283804Ssaidi@eecs.umich.edu * Authors: Ali Saidi
293569Sgblack@eecs.umich.edu */
303569Sgblack@eecs.umich.edu
3111793Sbrandon.potter@amd.com#include "arch/sparc/tlb.hh"
3211793Sbrandon.potter@amd.com
333918Ssaidi@eecs.umich.edu#include <cstring>
343918Ssaidi@eecs.umich.edu
353804Ssaidi@eecs.umich.edu#include "arch/sparc/asi.hh"
367678Sgblack@eecs.umich.edu#include "arch/sparc/faults.hh"
376335Sgblack@eecs.umich.edu#include "arch/sparc/registers.hh"
383824Ssaidi@eecs.umich.edu#include "base/bitfield.hh"
393811Ssaidi@eecs.umich.edu#include "base/trace.hh"
408229Snate@binkert.org#include "cpu/base.hh"
413811Ssaidi@eecs.umich.edu#include "cpu/thread_context.hh"
428232Snate@binkert.org#include "debug/IPR.hh"
438232Snate@binkert.org#include "debug/TLB.hh"
443823Ssaidi@eecs.umich.edu#include "mem/packet_access.hh"
453823Ssaidi@eecs.umich.edu#include "mem/request.hh"
468751Sgblack@eecs.umich.edu#include "sim/full_system.hh"
474103Ssaidi@eecs.umich.edu#include "sim/system.hh"
483569Sgblack@eecs.umich.edu
493804Ssaidi@eecs.umich.edu/* @todo remove some of the magic constants.  -- ali
503804Ssaidi@eecs.umich.edu * */
514088Sbinkertn@umich.edunamespace SparcISA {
523569Sgblack@eecs.umich.edu
535034Smilesck@eecs.umich.eduTLB::TLB(const Params *p)
545358Sgblack@eecs.umich.edu    : BaseTLB(p), size(p->size), usedEntries(0), lastReplaced(0),
558374Sksewell@umich.edu      cacheState(0), cacheValid(false)
563804Ssaidi@eecs.umich.edu{
573804Ssaidi@eecs.umich.edu    // To make this work you'll have to change the hypervisor and OS
583804Ssaidi@eecs.umich.edu    if (size > 64)
595555Snate@binkert.org        fatal("SPARC T1 TLB registers don't support more than 64 TLB entries");
603569Sgblack@eecs.umich.edu
613804Ssaidi@eecs.umich.edu    tlb = new TlbEntry[size];
623918Ssaidi@eecs.umich.edu    std::memset(tlb, 0, sizeof(TlbEntry) * size);
633881Ssaidi@eecs.umich.edu
643881Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++)
653881Ssaidi@eecs.umich.edu        freeList.push_back(&tlb[x]);
664990Sgblack@eecs.umich.edu
674990Sgblack@eecs.umich.edu    c0_tsb_ps0 = 0;
684990Sgblack@eecs.umich.edu    c0_tsb_ps1 = 0;
694990Sgblack@eecs.umich.edu    c0_config = 0;
704990Sgblack@eecs.umich.edu    cx_tsb_ps0 = 0;
714990Sgblack@eecs.umich.edu    cx_tsb_ps1 = 0;
724990Sgblack@eecs.umich.edu    cx_config = 0;
734990Sgblack@eecs.umich.edu    sfsr = 0;
744990Sgblack@eecs.umich.edu    tag_access = 0;
756022Sgblack@eecs.umich.edu    sfar = 0;
766022Sgblack@eecs.umich.edu    cacheEntry[0] = NULL;
776022Sgblack@eecs.umich.edu    cacheEntry[1] = NULL;
783804Ssaidi@eecs.umich.edu}
793569Sgblack@eecs.umich.edu
803804Ssaidi@eecs.umich.eduvoid
813804Ssaidi@eecs.umich.eduTLB::clearUsedBits()
823804Ssaidi@eecs.umich.edu{
833804Ssaidi@eecs.umich.edu    MapIter i;
843881Ssaidi@eecs.umich.edu    for (i = lookupTable.begin(); i != lookupTable.end(); i++) {
853804Ssaidi@eecs.umich.edu        TlbEntry *t = i->second;
863804Ssaidi@eecs.umich.edu        if (!t->pte.locked()) {
873804Ssaidi@eecs.umich.edu            t->used = false;
883804Ssaidi@eecs.umich.edu            usedEntries--;
893804Ssaidi@eecs.umich.edu        }
903804Ssaidi@eecs.umich.edu    }
913804Ssaidi@eecs.umich.edu}
923569Sgblack@eecs.umich.edu
933569Sgblack@eecs.umich.edu
943804Ssaidi@eecs.umich.eduvoid
953804Ssaidi@eecs.umich.eduTLB::insert(Addr va, int partition_id, int context_id, bool real,
963826Ssaidi@eecs.umich.edu        const PageTableEntry& PTE, int entry)
973804Ssaidi@eecs.umich.edu{
983804Ssaidi@eecs.umich.edu    MapIter i;
993826Ssaidi@eecs.umich.edu    TlbEntry *new_entry = NULL;
1003907Ssaidi@eecs.umich.edu//    TlbRange tr;
1013826Ssaidi@eecs.umich.edu    int x;
1023811Ssaidi@eecs.umich.edu
1033836Ssaidi@eecs.umich.edu    cacheValid = false;
1043915Ssaidi@eecs.umich.edu    va &= ~(PTE.size()-1);
1053907Ssaidi@eecs.umich.edu /*   tr.va = va;
1063881Ssaidi@eecs.umich.edu    tr.size = PTE.size() - 1;
1073881Ssaidi@eecs.umich.edu    tr.contextId = context_id;
1083881Ssaidi@eecs.umich.edu    tr.partitionId = partition_id;
1093881Ssaidi@eecs.umich.edu    tr.real = real;
1103907Ssaidi@eecs.umich.edu*/
1113881Ssaidi@eecs.umich.edu
1125555Snate@binkert.org    DPRINTF(TLB,
1135555Snate@binkert.org        "TLB: Inserting Entry; va=%#x pa=%#x pid=%d cid=%d r=%d entryid=%d\n",
1145555Snate@binkert.org        va, PTE.paddr(), partition_id, context_id, (int)real, entry);
1153881Ssaidi@eecs.umich.edu
1163881Ssaidi@eecs.umich.edu    // Demap any entry that conflicts
1173907Ssaidi@eecs.umich.edu    for (x = 0; x < size; x++) {
1183907Ssaidi@eecs.umich.edu        if (tlb[x].range.real == real &&
1193907Ssaidi@eecs.umich.edu            tlb[x].range.partitionId == partition_id &&
1203907Ssaidi@eecs.umich.edu            tlb[x].range.va < va + PTE.size() - 1 &&
1213907Ssaidi@eecs.umich.edu            tlb[x].range.va + tlb[x].range.size >= va &&
1223907Ssaidi@eecs.umich.edu            (real || tlb[x].range.contextId == context_id ))
1233907Ssaidi@eecs.umich.edu        {
1243907Ssaidi@eecs.umich.edu            if (tlb[x].valid) {
1253907Ssaidi@eecs.umich.edu                freeList.push_front(&tlb[x]);
1263907Ssaidi@eecs.umich.edu                DPRINTF(TLB, "TLB: Conflicting entry %#X , deleting it\n", x);
1273907Ssaidi@eecs.umich.edu
1283907Ssaidi@eecs.umich.edu                tlb[x].valid = false;
1293907Ssaidi@eecs.umich.edu                if (tlb[x].used) {
1303907Ssaidi@eecs.umich.edu                    tlb[x].used = false;
1313907Ssaidi@eecs.umich.edu                    usedEntries--;
1323907Ssaidi@eecs.umich.edu                }
1333907Ssaidi@eecs.umich.edu                lookupTable.erase(tlb[x].range);
1343907Ssaidi@eecs.umich.edu            }
1353907Ssaidi@eecs.umich.edu        }
1363907Ssaidi@eecs.umich.edu    }
1373907Ssaidi@eecs.umich.edu
1383826Ssaidi@eecs.umich.edu    if (entry != -1) {
1393826Ssaidi@eecs.umich.edu        assert(entry < size && entry >= 0);
1403826Ssaidi@eecs.umich.edu        new_entry = &tlb[entry];
1413826Ssaidi@eecs.umich.edu    } else {
1423881Ssaidi@eecs.umich.edu        if (!freeList.empty()) {
1433881Ssaidi@eecs.umich.edu            new_entry = freeList.front();
1443881Ssaidi@eecs.umich.edu        } else {
1453881Ssaidi@eecs.umich.edu            x = lastReplaced;
1463881Ssaidi@eecs.umich.edu            do {
1473881Ssaidi@eecs.umich.edu                ++x;
1483881Ssaidi@eecs.umich.edu                if (x == size)
1493881Ssaidi@eecs.umich.edu                    x = 0;
1503881Ssaidi@eecs.umich.edu                if (x == lastReplaced)
1513881Ssaidi@eecs.umich.edu                    goto insertAllLocked;
1523881Ssaidi@eecs.umich.edu            } while (tlb[x].pte.locked());
1533881Ssaidi@eecs.umich.edu            lastReplaced = x;
1543881Ssaidi@eecs.umich.edu            new_entry = &tlb[x];
1553881Ssaidi@eecs.umich.edu        }
1563569Sgblack@eecs.umich.edu    }
1573569Sgblack@eecs.umich.edu
1583881Ssaidi@eecs.umich.eduinsertAllLocked:
1593804Ssaidi@eecs.umich.edu    // Update the last ently if their all locked
1603881Ssaidi@eecs.umich.edu    if (!new_entry) {
1613826Ssaidi@eecs.umich.edu        new_entry = &tlb[size-1];
1623881Ssaidi@eecs.umich.edu    }
1633881Ssaidi@eecs.umich.edu
1643881Ssaidi@eecs.umich.edu    freeList.remove(new_entry);
1653907Ssaidi@eecs.umich.edu    if (new_entry->valid && new_entry->used)
1663907Ssaidi@eecs.umich.edu        usedEntries--;
1673929Ssaidi@eecs.umich.edu    if (new_entry->valid)
1683929Ssaidi@eecs.umich.edu        lookupTable.erase(new_entry->range);
1693907Ssaidi@eecs.umich.edu
1703907Ssaidi@eecs.umich.edu
1713804Ssaidi@eecs.umich.edu    assert(PTE.valid());
1723804Ssaidi@eecs.umich.edu    new_entry->range.va = va;
1733881Ssaidi@eecs.umich.edu    new_entry->range.size = PTE.size() - 1;
1743804Ssaidi@eecs.umich.edu    new_entry->range.partitionId = partition_id;
1753804Ssaidi@eecs.umich.edu    new_entry->range.contextId = context_id;
1763804Ssaidi@eecs.umich.edu    new_entry->range.real = real;
1773804Ssaidi@eecs.umich.edu    new_entry->pte = PTE;
1783804Ssaidi@eecs.umich.edu    new_entry->used = true;;
1793804Ssaidi@eecs.umich.edu    new_entry->valid = true;
1803804Ssaidi@eecs.umich.edu    usedEntries++;
1813569Sgblack@eecs.umich.edu
1823863Ssaidi@eecs.umich.edu    i = lookupTable.insert(new_entry->range, new_entry);
1833863Ssaidi@eecs.umich.edu    assert(i != lookupTable.end());
1843804Ssaidi@eecs.umich.edu
1855555Snate@binkert.org    // If all entries have their used bit set, clear it on them all,
1865555Snate@binkert.org    // but the one we just inserted
1873804Ssaidi@eecs.umich.edu    if (usedEntries == size) {
1883804Ssaidi@eecs.umich.edu        clearUsedBits();
1893804Ssaidi@eecs.umich.edu        new_entry->used = true;
1903804Ssaidi@eecs.umich.edu        usedEntries++;
1913804Ssaidi@eecs.umich.edu    }
1923569Sgblack@eecs.umich.edu}
1933804Ssaidi@eecs.umich.edu
1943804Ssaidi@eecs.umich.edu
1953804Ssaidi@eecs.umich.eduTlbEntry*
1965555Snate@binkert.orgTLB::lookup(Addr va, int partition_id, bool real, int context_id,
1975555Snate@binkert.org            bool update_used)
1983804Ssaidi@eecs.umich.edu{
1993804Ssaidi@eecs.umich.edu    MapIter i;
2003804Ssaidi@eecs.umich.edu    TlbRange tr;
2013804Ssaidi@eecs.umich.edu    TlbEntry *t;
2023804Ssaidi@eecs.umich.edu
2033811Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Looking up entry va=%#x pid=%d cid=%d r=%d\n",
2043811Ssaidi@eecs.umich.edu            va, partition_id, context_id, real);
2053804Ssaidi@eecs.umich.edu    // Assemble full address structure
2063804Ssaidi@eecs.umich.edu    tr.va = va;
2075312Sgblack@eecs.umich.edu    tr.size = 1;
2083804Ssaidi@eecs.umich.edu    tr.contextId = context_id;
2093804Ssaidi@eecs.umich.edu    tr.partitionId = partition_id;
2103804Ssaidi@eecs.umich.edu    tr.real = real;
2113804Ssaidi@eecs.umich.edu
2123804Ssaidi@eecs.umich.edu    // Try to find the entry
2133804Ssaidi@eecs.umich.edu    i = lookupTable.find(tr);
2143804Ssaidi@eecs.umich.edu    if (i == lookupTable.end()) {
2153811Ssaidi@eecs.umich.edu        DPRINTF(TLB, "TLB: No valid entry found\n");
2163804Ssaidi@eecs.umich.edu        return NULL;
2173804Ssaidi@eecs.umich.edu    }
2183804Ssaidi@eecs.umich.edu
2193804Ssaidi@eecs.umich.edu    // Mark the entries used bit and clear other used bits in needed
2203804Ssaidi@eecs.umich.edu    t = i->second;
2213826Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Valid entry found pa: %#x size: %#x\n", t->pte.paddr(),
2223826Ssaidi@eecs.umich.edu            t->pte.size());
2234070Ssaidi@eecs.umich.edu
2245555Snate@binkert.org    // Update the used bits only if this is a real access (not a fake
2255555Snate@binkert.org    // one from virttophys()
2264070Ssaidi@eecs.umich.edu    if (!t->used && update_used) {
2273804Ssaidi@eecs.umich.edu        t->used = true;
2283804Ssaidi@eecs.umich.edu        usedEntries++;
2293804Ssaidi@eecs.umich.edu        if (usedEntries == size) {
2303804Ssaidi@eecs.umich.edu            clearUsedBits();
2313804Ssaidi@eecs.umich.edu            t->used = true;
2323804Ssaidi@eecs.umich.edu            usedEntries++;
2333804Ssaidi@eecs.umich.edu        }
2343804Ssaidi@eecs.umich.edu    }
2353804Ssaidi@eecs.umich.edu
2363804Ssaidi@eecs.umich.edu    return t;
2373804Ssaidi@eecs.umich.edu}
2383804Ssaidi@eecs.umich.edu
2393826Ssaidi@eecs.umich.eduvoid
2403826Ssaidi@eecs.umich.eduTLB::dumpAll()
2413826Ssaidi@eecs.umich.edu{
2423863Ssaidi@eecs.umich.edu    MapIter i;
2433826Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++) {
2443826Ssaidi@eecs.umich.edu        if (tlb[x].valid) {
2453826Ssaidi@eecs.umich.edu           DPRINTFN("%4d:  %#2x:%#2x %c %#4x %#8x %#8x %#16x\n",
2463826Ssaidi@eecs.umich.edu                   x, tlb[x].range.partitionId, tlb[x].range.contextId,
2473826Ssaidi@eecs.umich.edu                   tlb[x].range.real ? 'R' : ' ', tlb[x].range.size,
2483826Ssaidi@eecs.umich.edu                   tlb[x].range.va, tlb[x].pte.paddr(), tlb[x].pte());
2493826Ssaidi@eecs.umich.edu        }
2503826Ssaidi@eecs.umich.edu    }
2513826Ssaidi@eecs.umich.edu}
2523804Ssaidi@eecs.umich.edu
2533804Ssaidi@eecs.umich.eduvoid
2543804Ssaidi@eecs.umich.eduTLB::demapPage(Addr va, int partition_id, bool real, int context_id)
2553804Ssaidi@eecs.umich.edu{
2563804Ssaidi@eecs.umich.edu    TlbRange tr;
2573804Ssaidi@eecs.umich.edu    MapIter i;
2583804Ssaidi@eecs.umich.edu
2593863Ssaidi@eecs.umich.edu    DPRINTF(IPR, "TLB: Demapping Page va=%#x pid=%#d cid=%d r=%d\n",
2603863Ssaidi@eecs.umich.edu            va, partition_id, context_id, real);
2613863Ssaidi@eecs.umich.edu
2623836Ssaidi@eecs.umich.edu    cacheValid = false;
2633836Ssaidi@eecs.umich.edu
2643804Ssaidi@eecs.umich.edu    // Assemble full address structure
2653804Ssaidi@eecs.umich.edu    tr.va = va;
2665312Sgblack@eecs.umich.edu    tr.size = 1;
2673804Ssaidi@eecs.umich.edu    tr.contextId = context_id;
2683804Ssaidi@eecs.umich.edu    tr.partitionId = partition_id;
2693804Ssaidi@eecs.umich.edu    tr.real = real;
2703804Ssaidi@eecs.umich.edu
2713804Ssaidi@eecs.umich.edu    // Demap any entry that conflicts
2723804Ssaidi@eecs.umich.edu    i = lookupTable.find(tr);
2733804Ssaidi@eecs.umich.edu    if (i != lookupTable.end()) {
2743863Ssaidi@eecs.umich.edu        DPRINTF(IPR, "TLB: Demapped page\n");
2753804Ssaidi@eecs.umich.edu        i->second->valid = false;
2763804Ssaidi@eecs.umich.edu        if (i->second->used) {
2773804Ssaidi@eecs.umich.edu            i->second->used = false;
2783804Ssaidi@eecs.umich.edu            usedEntries--;
2793804Ssaidi@eecs.umich.edu        }
2803881Ssaidi@eecs.umich.edu        freeList.push_front(i->second);
2813804Ssaidi@eecs.umich.edu        lookupTable.erase(i);
2823804Ssaidi@eecs.umich.edu    }
2833804Ssaidi@eecs.umich.edu}
2843804Ssaidi@eecs.umich.edu
2853804Ssaidi@eecs.umich.eduvoid
2863804Ssaidi@eecs.umich.eduTLB::demapContext(int partition_id, int context_id)
2873804Ssaidi@eecs.umich.edu{
2883863Ssaidi@eecs.umich.edu    DPRINTF(IPR, "TLB: Demapping Context pid=%#d cid=%d\n",
2893863Ssaidi@eecs.umich.edu            partition_id, context_id);
2903836Ssaidi@eecs.umich.edu    cacheValid = false;
2915555Snate@binkert.org    for (int x = 0; x < size; x++) {
2923804Ssaidi@eecs.umich.edu        if (tlb[x].range.contextId == context_id &&
2933804Ssaidi@eecs.umich.edu            tlb[x].range.partitionId == partition_id) {
29410231Ssteve.reinhardt@amd.com            if (tlb[x].valid) {
2953881Ssaidi@eecs.umich.edu                freeList.push_front(&tlb[x]);
2963881Ssaidi@eecs.umich.edu            }
2973804Ssaidi@eecs.umich.edu            tlb[x].valid = false;
2983804Ssaidi@eecs.umich.edu            if (tlb[x].used) {
2993804Ssaidi@eecs.umich.edu                tlb[x].used = false;
3003804Ssaidi@eecs.umich.edu                usedEntries--;
3013804Ssaidi@eecs.umich.edu            }
3023804Ssaidi@eecs.umich.edu            lookupTable.erase(tlb[x].range);
3033804Ssaidi@eecs.umich.edu        }
3043804Ssaidi@eecs.umich.edu    }
3053804Ssaidi@eecs.umich.edu}
3063804Ssaidi@eecs.umich.edu
3073804Ssaidi@eecs.umich.eduvoid
3083804Ssaidi@eecs.umich.eduTLB::demapAll(int partition_id)
3093804Ssaidi@eecs.umich.edu{
3103863Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Demapping All pid=%#d\n", partition_id);
3113836Ssaidi@eecs.umich.edu    cacheValid = false;
3125555Snate@binkert.org    for (int x = 0; x < size; x++) {
3135288Sgblack@eecs.umich.edu        if (tlb[x].valid && !tlb[x].pte.locked() &&
3145288Sgblack@eecs.umich.edu                tlb[x].range.partitionId == partition_id) {
3155288Sgblack@eecs.umich.edu            freeList.push_front(&tlb[x]);
3163804Ssaidi@eecs.umich.edu            tlb[x].valid = false;
3173804Ssaidi@eecs.umich.edu            if (tlb[x].used) {
3183804Ssaidi@eecs.umich.edu                tlb[x].used = false;
3193804Ssaidi@eecs.umich.edu                usedEntries--;
3203804Ssaidi@eecs.umich.edu            }
3213804Ssaidi@eecs.umich.edu            lookupTable.erase(tlb[x].range);
3223804Ssaidi@eecs.umich.edu        }
3233804Ssaidi@eecs.umich.edu    }
3243804Ssaidi@eecs.umich.edu}
3253804Ssaidi@eecs.umich.edu
3263804Ssaidi@eecs.umich.eduvoid
3279423SAndreas.Sandberg@arm.comTLB::flushAll()
3283804Ssaidi@eecs.umich.edu{
3293836Ssaidi@eecs.umich.edu    cacheValid = false;
3305555Snate@binkert.org    lookupTable.clear();
3313836Ssaidi@eecs.umich.edu
3325555Snate@binkert.org    for (int x = 0; x < size; x++) {
33310231Ssteve.reinhardt@amd.com        if (tlb[x].valid)
3343881Ssaidi@eecs.umich.edu            freeList.push_back(&tlb[x]);
3353804Ssaidi@eecs.umich.edu        tlb[x].valid = false;
3363907Ssaidi@eecs.umich.edu        tlb[x].used = false;
3373804Ssaidi@eecs.umich.edu    }
3383804Ssaidi@eecs.umich.edu    usedEntries = 0;
3393804Ssaidi@eecs.umich.edu}
3403804Ssaidi@eecs.umich.edu
3413804Ssaidi@eecs.umich.eduuint64_t
3425555Snate@binkert.orgTLB::TteRead(int entry)
3435555Snate@binkert.org{
3443881Ssaidi@eecs.umich.edu    if (entry >= size)
3453881Ssaidi@eecs.umich.edu        panic("entry: %d\n", entry);
3463881Ssaidi@eecs.umich.edu
3473804Ssaidi@eecs.umich.edu    assert(entry < size);
3483881Ssaidi@eecs.umich.edu    if (tlb[entry].valid)
3493881Ssaidi@eecs.umich.edu        return tlb[entry].pte();
3503881Ssaidi@eecs.umich.edu    else
3513881Ssaidi@eecs.umich.edu        return (uint64_t)-1ll;
3523804Ssaidi@eecs.umich.edu}
3533804Ssaidi@eecs.umich.edu
3543804Ssaidi@eecs.umich.eduuint64_t
3555555Snate@binkert.orgTLB::TagRead(int entry)
3565555Snate@binkert.org{
3573804Ssaidi@eecs.umich.edu    assert(entry < size);
3583804Ssaidi@eecs.umich.edu    uint64_t tag;
3593881Ssaidi@eecs.umich.edu    if (!tlb[entry].valid)
3603881Ssaidi@eecs.umich.edu        return (uint64_t)-1ll;
3613804Ssaidi@eecs.umich.edu
3623881Ssaidi@eecs.umich.edu    tag = tlb[entry].range.contextId;
3633881Ssaidi@eecs.umich.edu    tag |= tlb[entry].range.va;
3643881Ssaidi@eecs.umich.edu    tag |= (uint64_t)tlb[entry].range.partitionId << 61;
3653804Ssaidi@eecs.umich.edu    tag |= tlb[entry].range.real ? ULL(1) << 60 : 0;
3663804Ssaidi@eecs.umich.edu    tag |= (uint64_t)~tlb[entry].pte._size() << 56;
3673804Ssaidi@eecs.umich.edu    return tag;
3683804Ssaidi@eecs.umich.edu}
3693804Ssaidi@eecs.umich.edu
3703804Ssaidi@eecs.umich.edubool
3713804Ssaidi@eecs.umich.eduTLB::validVirtualAddress(Addr va, bool am)
3723804Ssaidi@eecs.umich.edu{
3733804Ssaidi@eecs.umich.edu    if (am)
3743804Ssaidi@eecs.umich.edu        return true;
3753804Ssaidi@eecs.umich.edu    if (va >= StartVAddrHole && va <= EndVAddrHole)
3763804Ssaidi@eecs.umich.edu        return false;
3773804Ssaidi@eecs.umich.edu    return true;
3783804Ssaidi@eecs.umich.edu}
3793804Ssaidi@eecs.umich.edu
3803804Ssaidi@eecs.umich.eduvoid
3814990Sgblack@eecs.umich.eduTLB::writeSfsr(bool write, ContextType ct, bool se, FaultTypes ft, int asi)
3823804Ssaidi@eecs.umich.edu{
3833804Ssaidi@eecs.umich.edu    if (sfsr & 0x1)
3843804Ssaidi@eecs.umich.edu        sfsr = 0x3;
3853804Ssaidi@eecs.umich.edu    else
3863804Ssaidi@eecs.umich.edu        sfsr = 1;
3873804Ssaidi@eecs.umich.edu
3883804Ssaidi@eecs.umich.edu    if (write)
3893804Ssaidi@eecs.umich.edu        sfsr |= 1 << 2;
3903804Ssaidi@eecs.umich.edu    sfsr |= ct << 4;
3913804Ssaidi@eecs.umich.edu    if (se)
3923804Ssaidi@eecs.umich.edu        sfsr |= 1 << 6;
3933804Ssaidi@eecs.umich.edu    sfsr |= ft << 7;
3943804Ssaidi@eecs.umich.edu    sfsr |= asi << 16;
3953804Ssaidi@eecs.umich.edu}
3963804Ssaidi@eecs.umich.edu
3973826Ssaidi@eecs.umich.eduvoid
3984990Sgblack@eecs.umich.eduTLB::writeTagAccess(Addr va, int context)
3993826Ssaidi@eecs.umich.edu{
4003916Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: Writing Tag Access: va: %#X ctx: %#X value: %#X\n",
4013916Ssaidi@eecs.umich.edu            va, context, mbits(va, 63,13) | mbits(context,12,0));
4023916Ssaidi@eecs.umich.edu
4034990Sgblack@eecs.umich.edu    tag_access = mbits(va, 63,13) | mbits(context,12,0);
4043826Ssaidi@eecs.umich.edu}
4053804Ssaidi@eecs.umich.edu
4063804Ssaidi@eecs.umich.eduvoid
4076022Sgblack@eecs.umich.eduTLB::writeSfsr(Addr a, bool write, ContextType ct,
4083804Ssaidi@eecs.umich.edu        bool se, FaultTypes ft, int asi)
4093804Ssaidi@eecs.umich.edu{
4106022Sgblack@eecs.umich.edu    DPRINTF(TLB, "TLB: Fault: A=%#x w=%d ct=%d ft=%d asi=%d\n",
4113811Ssaidi@eecs.umich.edu            a, (int)write, ct, ft, asi);
4124990Sgblack@eecs.umich.edu    TLB::writeSfsr(write, ct, se, ft, asi);
4134990Sgblack@eecs.umich.edu    sfar = a;
4143804Ssaidi@eecs.umich.edu}
4153804Ssaidi@eecs.umich.edu
4163804Ssaidi@eecs.umich.eduFault
4176022Sgblack@eecs.umich.eduTLB::translateInst(RequestPtr req, ThreadContext *tc)
4183804Ssaidi@eecs.umich.edu{
4194172Ssaidi@eecs.umich.edu    uint64_t tlbdata = tc->readMiscRegNoEffect(MISCREG_TLB_DATA);
4203833Ssaidi@eecs.umich.edu
4213836Ssaidi@eecs.umich.edu    Addr vaddr = req->getVaddr();
4223836Ssaidi@eecs.umich.edu    TlbEntry *e;
4233836Ssaidi@eecs.umich.edu
4249912Sandreas@sandberg.pp.se    assert(req->getArchFlags() == ASI_IMPLICIT);
4253836Ssaidi@eecs.umich.edu
4263836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: ITB Request to translate va=%#x size=%d\n",
4273836Ssaidi@eecs.umich.edu            vaddr, req->getSize());
4283836Ssaidi@eecs.umich.edu
4293836Ssaidi@eecs.umich.edu    // Be fast if we can!
4303836Ssaidi@eecs.umich.edu    if (cacheValid && cacheState == tlbdata) {
4316022Sgblack@eecs.umich.edu        if (cacheEntry[0]) {
4326022Sgblack@eecs.umich.edu            if (cacheEntry[0]->range.va < vaddr + sizeof(MachInst) &&
4336022Sgblack@eecs.umich.edu                cacheEntry[0]->range.va + cacheEntry[0]->range.size >= vaddr) {
4346022Sgblack@eecs.umich.edu                req->setPaddr(cacheEntry[0]->pte.translate(vaddr));
4355555Snate@binkert.org                return NoFault;
4363836Ssaidi@eecs.umich.edu            }
4373836Ssaidi@eecs.umich.edu        } else {
4383836Ssaidi@eecs.umich.edu            req->setPaddr(vaddr & PAddrImplMask);
4393836Ssaidi@eecs.umich.edu            return NoFault;
4403836Ssaidi@eecs.umich.edu        }
4413836Ssaidi@eecs.umich.edu    }
4423836Ssaidi@eecs.umich.edu
4433833Ssaidi@eecs.umich.edu    bool hpriv = bits(tlbdata,0,0);
4443833Ssaidi@eecs.umich.edu    bool red = bits(tlbdata,1,1);
4453833Ssaidi@eecs.umich.edu    bool priv = bits(tlbdata,2,2);
4463833Ssaidi@eecs.umich.edu    bool addr_mask = bits(tlbdata,3,3);
4473833Ssaidi@eecs.umich.edu    bool lsu_im = bits(tlbdata,4,4);
4483833Ssaidi@eecs.umich.edu
4493833Ssaidi@eecs.umich.edu    int part_id = bits(tlbdata,15,8);
4503833Ssaidi@eecs.umich.edu    int tl = bits(tlbdata,18,16);
4513833Ssaidi@eecs.umich.edu    int pri_context = bits(tlbdata,47,32);
4523804Ssaidi@eecs.umich.edu    int context;
4533804Ssaidi@eecs.umich.edu    ContextType ct;
4543804Ssaidi@eecs.umich.edu    int asi;
4553804Ssaidi@eecs.umich.edu    bool real = false;
4563804Ssaidi@eecs.umich.edu
4573833Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: priv:%d hpriv:%d red:%d lsuim:%d part_id: %#X\n",
4583833Ssaidi@eecs.umich.edu           priv, hpriv, red, lsu_im, part_id);
4593811Ssaidi@eecs.umich.edu
4603804Ssaidi@eecs.umich.edu    if (tl > 0) {
4613804Ssaidi@eecs.umich.edu        asi = ASI_N;
4623804Ssaidi@eecs.umich.edu        ct = Nucleus;
4633804Ssaidi@eecs.umich.edu        context = 0;
4643804Ssaidi@eecs.umich.edu    } else {
4653804Ssaidi@eecs.umich.edu        asi = ASI_P;
4663804Ssaidi@eecs.umich.edu        ct = Primary;
4673833Ssaidi@eecs.umich.edu        context = pri_context;
4683804Ssaidi@eecs.umich.edu    }
4693804Ssaidi@eecs.umich.edu
4703833Ssaidi@eecs.umich.edu    if ( hpriv || red ) {
4713836Ssaidi@eecs.umich.edu        cacheValid = true;
4723836Ssaidi@eecs.umich.edu        cacheState = tlbdata;
4736022Sgblack@eecs.umich.edu        cacheEntry[0] = NULL;
4743836Ssaidi@eecs.umich.edu        req->setPaddr(vaddr & PAddrImplMask);
4753804Ssaidi@eecs.umich.edu        return NoFault;
4763804Ssaidi@eecs.umich.edu    }
4773804Ssaidi@eecs.umich.edu
4783836Ssaidi@eecs.umich.edu    // If the access is unaligned trap
4793836Ssaidi@eecs.umich.edu    if (vaddr & 0x3) {
4804990Sgblack@eecs.umich.edu        writeSfsr(false, ct, false, OtherFault, asi);
48110474Sandreas.hansson@arm.com        return std::make_shared<MemAddressNotAligned>();
4823804Ssaidi@eecs.umich.edu    }
4833804Ssaidi@eecs.umich.edu
4843804Ssaidi@eecs.umich.edu    if (addr_mask)
4853804Ssaidi@eecs.umich.edu        vaddr = vaddr & VAddrAMask;
4863804Ssaidi@eecs.umich.edu
4873804Ssaidi@eecs.umich.edu    if (!validVirtualAddress(vaddr, addr_mask)) {
4884990Sgblack@eecs.umich.edu        writeSfsr(false, ct, false, VaOutOfRange, asi);
48910474Sandreas.hansson@arm.com        return std::make_shared<InstructionAccessException>();
4903804Ssaidi@eecs.umich.edu    }
4913804Ssaidi@eecs.umich.edu
4923833Ssaidi@eecs.umich.edu    if (!lsu_im) {
4933836Ssaidi@eecs.umich.edu        e = lookup(vaddr, part_id, true);
4943804Ssaidi@eecs.umich.edu        real = true;
4953804Ssaidi@eecs.umich.edu        context = 0;
4963804Ssaidi@eecs.umich.edu    } else {
4973804Ssaidi@eecs.umich.edu        e = lookup(vaddr, part_id, false, context);
4983804Ssaidi@eecs.umich.edu    }
4993804Ssaidi@eecs.umich.edu
5003804Ssaidi@eecs.umich.edu    if (e == NULL || !e->valid) {
5014990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
5028751Sgblack@eecs.umich.edu        if (real) {
50310474Sandreas.hansson@arm.com            return std::make_shared<InstructionRealTranslationMiss>();
5048751Sgblack@eecs.umich.edu        } else {
5058751Sgblack@eecs.umich.edu            if (FullSystem)
50610474Sandreas.hansson@arm.com                return std::make_shared<FastInstructionAccessMMUMiss>();
5078751Sgblack@eecs.umich.edu            else
50810474Sandreas.hansson@arm.com                return std::make_shared<FastInstructionAccessMMUMiss>(
50910474Sandreas.hansson@arm.com                    req->getVaddr());
5108751Sgblack@eecs.umich.edu        }
5113804Ssaidi@eecs.umich.edu    }
5123804Ssaidi@eecs.umich.edu
5133804Ssaidi@eecs.umich.edu    // were not priviledged accesing priv page
5143804Ssaidi@eecs.umich.edu    if (!priv && e->pte.priv()) {
5154990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
5164990Sgblack@eecs.umich.edu        writeSfsr(false, ct, false, PrivViolation, asi);
51710474Sandreas.hansson@arm.com        return std::make_shared<InstructionAccessException>();
5183804Ssaidi@eecs.umich.edu    }
5193804Ssaidi@eecs.umich.edu
5203836Ssaidi@eecs.umich.edu    // cache translation date for next translation
5213836Ssaidi@eecs.umich.edu    cacheValid = true;
5223836Ssaidi@eecs.umich.edu    cacheState = tlbdata;
5236022Sgblack@eecs.umich.edu    cacheEntry[0] = e;
5243836Ssaidi@eecs.umich.edu
5255555Snate@binkert.org    req->setPaddr(e->pte.translate(vaddr));
5263836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
5273804Ssaidi@eecs.umich.edu    return NoFault;
5283804Ssaidi@eecs.umich.edu}
5293804Ssaidi@eecs.umich.edu
5303804Ssaidi@eecs.umich.eduFault
5316022Sgblack@eecs.umich.eduTLB::translateData(RequestPtr req, ThreadContext *tc, bool write)
5323804Ssaidi@eecs.umich.edu{
5335555Snate@binkert.org    /*
5345555Snate@binkert.org     * @todo this could really use some profiling and fixing to make
5355555Snate@binkert.org     * it faster!
5365555Snate@binkert.org     */
5374172Ssaidi@eecs.umich.edu    uint64_t tlbdata = tc->readMiscRegNoEffect(MISCREG_TLB_DATA);
5383836Ssaidi@eecs.umich.edu    Addr vaddr = req->getVaddr();
5393836Ssaidi@eecs.umich.edu    Addr size = req->getSize();
5403836Ssaidi@eecs.umich.edu    ASI asi;
5419912Sandreas@sandberg.pp.se    asi = (ASI)req->getArchFlags();
5423836Ssaidi@eecs.umich.edu    bool implicit = false;
5433836Ssaidi@eecs.umich.edu    bool hpriv = bits(tlbdata,0,0);
5445570Snate@binkert.org    bool unaligned = vaddr & (size - 1);
5453833Ssaidi@eecs.umich.edu
5463836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: DTB Request to translate va=%#x size=%d asi=%#x\n",
5473836Ssaidi@eecs.umich.edu            vaddr, size, asi);
5483836Ssaidi@eecs.umich.edu
5493929Ssaidi@eecs.umich.edu    if (lookupTable.size() != 64 - freeList.size())
5503929Ssaidi@eecs.umich.edu       panic("Lookup table size: %d tlb size: %d\n", lookupTable.size(),
5513929Ssaidi@eecs.umich.edu               freeList.size());
5523836Ssaidi@eecs.umich.edu    if (asi == ASI_IMPLICIT)
5533836Ssaidi@eecs.umich.edu        implicit = true;
5543836Ssaidi@eecs.umich.edu
5554996Sgblack@eecs.umich.edu    // Only use the fast path here if there doesn't need to be an unaligned
5564996Sgblack@eecs.umich.edu    // trap later
5574996Sgblack@eecs.umich.edu    if (!unaligned) {
5584996Sgblack@eecs.umich.edu        if (hpriv && implicit) {
5594996Sgblack@eecs.umich.edu            req->setPaddr(vaddr & PAddrImplMask);
5604996Sgblack@eecs.umich.edu            return NoFault;
5614996Sgblack@eecs.umich.edu        }
5624996Sgblack@eecs.umich.edu
5634996Sgblack@eecs.umich.edu        // Be fast if we can!
5644996Sgblack@eecs.umich.edu        if (cacheValid &&  cacheState == tlbdata) {
5654996Sgblack@eecs.umich.edu
5664996Sgblack@eecs.umich.edu
5674996Sgblack@eecs.umich.edu
5684996Sgblack@eecs.umich.edu            if (cacheEntry[0]) {
5694996Sgblack@eecs.umich.edu                TlbEntry *ce = cacheEntry[0];
5704996Sgblack@eecs.umich.edu                Addr ce_va = ce->range.va;
5714996Sgblack@eecs.umich.edu                if (cacheAsi[0] == asi &&
5724996Sgblack@eecs.umich.edu                    ce_va < vaddr + size && ce_va + ce->range.size > vaddr &&
5734996Sgblack@eecs.umich.edu                    (!write || ce->pte.writable())) {
5745555Snate@binkert.org                    req->setPaddr(ce->pte.translate(vaddr));
57510824SAndreas.Sandberg@ARM.com                    if (ce->pte.sideffect() || (ce->pte.paddr() >> 39) & 1) {
57610824SAndreas.Sandberg@ARM.com                        req->setFlags(
57710824SAndreas.Sandberg@ARM.com                            Request::UNCACHEABLE | Request::STRICT_ORDER);
57810824SAndreas.Sandberg@ARM.com                    }
5795555Snate@binkert.org                    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
5805555Snate@binkert.org                    return NoFault;
5814996Sgblack@eecs.umich.edu                } // if matched
5824996Sgblack@eecs.umich.edu            } // if cache entry valid
5834996Sgblack@eecs.umich.edu            if (cacheEntry[1]) {
5844996Sgblack@eecs.umich.edu                TlbEntry *ce = cacheEntry[1];
5854996Sgblack@eecs.umich.edu                Addr ce_va = ce->range.va;
5864996Sgblack@eecs.umich.edu                if (cacheAsi[1] == asi &&
5874996Sgblack@eecs.umich.edu                    ce_va < vaddr + size && ce_va + ce->range.size > vaddr &&
5884996Sgblack@eecs.umich.edu                    (!write || ce->pte.writable())) {
5895555Snate@binkert.org                    req->setPaddr(ce->pte.translate(vaddr));
59010824SAndreas.Sandberg@ARM.com                    if (ce->pte.sideffect() || (ce->pte.paddr() >> 39) & 1) {
59110824SAndreas.Sandberg@ARM.com                        req->setFlags(
59210824SAndreas.Sandberg@ARM.com                            Request::UNCACHEABLE | Request::STRICT_ORDER);
59310824SAndreas.Sandberg@ARM.com                    }
5945555Snate@binkert.org                    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
5955555Snate@binkert.org                    return NoFault;
5964996Sgblack@eecs.umich.edu                } // if matched
5974996Sgblack@eecs.umich.edu            } // if cache entry valid
5984996Sgblack@eecs.umich.edu        }
5993836Ssaidi@eecs.umich.edu    }
6003836Ssaidi@eecs.umich.edu
6013833Ssaidi@eecs.umich.edu    bool red = bits(tlbdata,1,1);
6023833Ssaidi@eecs.umich.edu    bool priv = bits(tlbdata,2,2);
6033833Ssaidi@eecs.umich.edu    bool addr_mask = bits(tlbdata,3,3);
6043833Ssaidi@eecs.umich.edu    bool lsu_dm = bits(tlbdata,5,5);
6053833Ssaidi@eecs.umich.edu
6063833Ssaidi@eecs.umich.edu    int part_id = bits(tlbdata,15,8);
6073833Ssaidi@eecs.umich.edu    int tl = bits(tlbdata,18,16);
6083833Ssaidi@eecs.umich.edu    int pri_context = bits(tlbdata,47,32);
6093916Ssaidi@eecs.umich.edu    int sec_context = bits(tlbdata,63,48);
6103833Ssaidi@eecs.umich.edu
6113804Ssaidi@eecs.umich.edu    bool real = false;
6123832Ssaidi@eecs.umich.edu    ContextType ct = Primary;
6133832Ssaidi@eecs.umich.edu    int context = 0;
6143804Ssaidi@eecs.umich.edu
6153804Ssaidi@eecs.umich.edu    TlbEntry *e;
6163804Ssaidi@eecs.umich.edu
6173833Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: priv:%d hpriv:%d red:%d lsudm:%d part_id: %#X\n",
6185555Snate@binkert.org            priv, hpriv, red, lsu_dm, part_id);
6193804Ssaidi@eecs.umich.edu
6203804Ssaidi@eecs.umich.edu    if (implicit) {
6213804Ssaidi@eecs.umich.edu        if (tl > 0) {
6223804Ssaidi@eecs.umich.edu            asi = ASI_N;
6233804Ssaidi@eecs.umich.edu            ct = Nucleus;
6243804Ssaidi@eecs.umich.edu            context = 0;
6253804Ssaidi@eecs.umich.edu        } else {
6263804Ssaidi@eecs.umich.edu            asi = ASI_P;
6273804Ssaidi@eecs.umich.edu            ct = Primary;
6283833Ssaidi@eecs.umich.edu            context = pri_context;
6293804Ssaidi@eecs.umich.edu        }
6303910Ssaidi@eecs.umich.edu    } else {
6313804Ssaidi@eecs.umich.edu        // We need to check for priv level/asi priv
6327741Sgblack@eecs.umich.edu        if (!priv && !hpriv && !asiIsUnPriv(asi)) {
6333804Ssaidi@eecs.umich.edu            // It appears that context should be Nucleus in these cases?
6344990Sgblack@eecs.umich.edu            writeSfsr(vaddr, write, Nucleus, false, IllegalAsi, asi);
63510474Sandreas.hansson@arm.com            return std::make_shared<PrivilegedAction>();
6363804Ssaidi@eecs.umich.edu        }
6373910Ssaidi@eecs.umich.edu
6387741Sgblack@eecs.umich.edu        if (!hpriv && asiIsHPriv(asi)) {
6394990Sgblack@eecs.umich.edu            writeSfsr(vaddr, write, Nucleus, false, IllegalAsi, asi);
64010474Sandreas.hansson@arm.com            return std::make_shared<DataAccessException>();
6413804Ssaidi@eecs.umich.edu        }
6423804Ssaidi@eecs.umich.edu
6437741Sgblack@eecs.umich.edu        if (asiIsPrimary(asi)) {
6443910Ssaidi@eecs.umich.edu            context = pri_context;
6453910Ssaidi@eecs.umich.edu            ct = Primary;
6467741Sgblack@eecs.umich.edu        } else if (asiIsSecondary(asi)) {
6473910Ssaidi@eecs.umich.edu            context = sec_context;
6483910Ssaidi@eecs.umich.edu            ct = Secondary;
6497741Sgblack@eecs.umich.edu        } else if (asiIsNucleus(asi)) {
6503910Ssaidi@eecs.umich.edu            ct = Nucleus;
6513910Ssaidi@eecs.umich.edu            context = 0;
6523910Ssaidi@eecs.umich.edu        } else {  // ????
6533910Ssaidi@eecs.umich.edu            ct = Primary;
6543910Ssaidi@eecs.umich.edu            context = pri_context;
6553910Ssaidi@eecs.umich.edu        }
6563902Ssaidi@eecs.umich.edu    }
6573804Ssaidi@eecs.umich.edu
6583926Ssaidi@eecs.umich.edu    if (!implicit && asi != ASI_P && asi != ASI_S) {
6597741Sgblack@eecs.umich.edu        if (asiIsLittle(asi))
6603804Ssaidi@eecs.umich.edu            panic("Little Endian ASIs not supported\n");
6614989Sgblack@eecs.umich.edu
6624989Sgblack@eecs.umich.edu        //XXX It's unclear from looking at the documentation how a no fault
6637741Sgblack@eecs.umich.edu        // load differs from a regular one, other than what happens concerning
6647741Sgblack@eecs.umich.edu        // nfo and e bits in the TTE
6657741Sgblack@eecs.umich.edu//        if (asiIsNoFault(asi))
6664989Sgblack@eecs.umich.edu//            panic("No Fault ASIs not supported\n");
6673856Ssaidi@eecs.umich.edu
6687741Sgblack@eecs.umich.edu        if (asiIsPartialStore(asi))
6693804Ssaidi@eecs.umich.edu            panic("Partial Store ASIs not supported\n");
6704103Ssaidi@eecs.umich.edu
6717741Sgblack@eecs.umich.edu        if (asiIsCmt(asi))
6724191Ssaidi@eecs.umich.edu            panic("Cmt ASI registers not implmented\n");
6734191Ssaidi@eecs.umich.edu
6747741Sgblack@eecs.umich.edu        if (asiIsInterrupt(asi))
6754103Ssaidi@eecs.umich.edu            goto handleIntRegAccess;
6767741Sgblack@eecs.umich.edu        if (asiIsMmu(asi))
6773804Ssaidi@eecs.umich.edu            goto handleMmuRegAccess;
6787741Sgblack@eecs.umich.edu        if (asiIsScratchPad(asi))
6793804Ssaidi@eecs.umich.edu            goto handleScratchRegAccess;
6807741Sgblack@eecs.umich.edu        if (asiIsQueue(asi))
6813824Ssaidi@eecs.umich.edu            goto handleQueueRegAccess;
6827741Sgblack@eecs.umich.edu        if (asiIsSparcError(asi))
6833825Ssaidi@eecs.umich.edu            goto handleSparcErrorRegAccess;
6843823Ssaidi@eecs.umich.edu
6857741Sgblack@eecs.umich.edu        if (!asiIsReal(asi) && !asiIsNucleus(asi) && !asiIsAsIfUser(asi) &&
6867741Sgblack@eecs.umich.edu                !asiIsTwin(asi) && !asiIsBlock(asi) && !asiIsNoFault(asi))
6873823Ssaidi@eecs.umich.edu            panic("Accessing ASI %#X. Should we?\n", asi);
6883804Ssaidi@eecs.umich.edu    }
6893804Ssaidi@eecs.umich.edu
6903826Ssaidi@eecs.umich.edu    // If the asi is unaligned trap
6914996Sgblack@eecs.umich.edu    if (unaligned) {
6924990Sgblack@eecs.umich.edu        writeSfsr(vaddr, false, ct, false, OtherFault, asi);
69310474Sandreas.hansson@arm.com        return std::make_shared<MemAddressNotAligned>();
6943826Ssaidi@eecs.umich.edu    }
6953826Ssaidi@eecs.umich.edu
6963826Ssaidi@eecs.umich.edu    if (addr_mask)
6973826Ssaidi@eecs.umich.edu        vaddr = vaddr & VAddrAMask;
6983826Ssaidi@eecs.umich.edu
6993826Ssaidi@eecs.umich.edu    if (!validVirtualAddress(vaddr, addr_mask)) {
7004990Sgblack@eecs.umich.edu        writeSfsr(vaddr, false, ct, true, VaOutOfRange, asi);
70110474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
7023826Ssaidi@eecs.umich.edu    }
7033826Ssaidi@eecs.umich.edu
7047741Sgblack@eecs.umich.edu    if ((!lsu_dm && !hpriv && !red) || asiIsReal(asi)) {
7053804Ssaidi@eecs.umich.edu        real = true;
7063804Ssaidi@eecs.umich.edu        context = 0;
7075555Snate@binkert.org    }
7083804Ssaidi@eecs.umich.edu
7097741Sgblack@eecs.umich.edu    if (hpriv && (implicit || (!asiIsAsIfUser(asi) && !asiIsReal(asi)))) {
7103836Ssaidi@eecs.umich.edu        req->setPaddr(vaddr & PAddrImplMask);
7113804Ssaidi@eecs.umich.edu        return NoFault;
7123804Ssaidi@eecs.umich.edu    }
7133804Ssaidi@eecs.umich.edu
7143836Ssaidi@eecs.umich.edu    e = lookup(vaddr, part_id, real, context);
7153804Ssaidi@eecs.umich.edu
7163804Ssaidi@eecs.umich.edu    if (e == NULL || !e->valid) {
7174990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7183811Ssaidi@eecs.umich.edu        DPRINTF(TLB, "TLB: DTB Failed to find matching TLB entry\n");
7198751Sgblack@eecs.umich.edu        if (real) {
72010474Sandreas.hansson@arm.com            return std::make_shared<DataRealTranslationMiss>();
7218751Sgblack@eecs.umich.edu        } else {
7228751Sgblack@eecs.umich.edu            if (FullSystem)
72310474Sandreas.hansson@arm.com                return std::make_shared<FastDataAccessMMUMiss>();
7248751Sgblack@eecs.umich.edu            else
72510474Sandreas.hansson@arm.com                return std::make_shared<FastDataAccessMMUMiss>(
72610474Sandreas.hansson@arm.com                    req->getVaddr());
7278751Sgblack@eecs.umich.edu        }
7283804Ssaidi@eecs.umich.edu
7293804Ssaidi@eecs.umich.edu    }
7303804Ssaidi@eecs.umich.edu
7313928Ssaidi@eecs.umich.edu    if (!priv && e->pte.priv()) {
7324990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7334990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), PrivViolation, asi);
73410474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
7353928Ssaidi@eecs.umich.edu    }
7363804Ssaidi@eecs.umich.edu
7373804Ssaidi@eecs.umich.edu    if (write && !e->pte.writable()) {
7384990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7394990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), OtherFault, asi);
74010474Sandreas.hansson@arm.com        return std::make_shared<FastDataAccessProtection>();
7413804Ssaidi@eecs.umich.edu    }
7423804Ssaidi@eecs.umich.edu
7437741Sgblack@eecs.umich.edu    if (e->pte.nofault() && !asiIsNoFault(asi)) {
7444990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7454990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), LoadFromNfo, asi);
74610474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
7473804Ssaidi@eecs.umich.edu    }
7483804Ssaidi@eecs.umich.edu
7497741Sgblack@eecs.umich.edu    if (e->pte.sideffect() && asiIsNoFault(asi)) {
7504990Sgblack@eecs.umich.edu        writeTagAccess(vaddr, context);
7514990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, ct, e->pte.sideffect(), SideEffect, asi);
75210474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
7533928Ssaidi@eecs.umich.edu    }
7543928Ssaidi@eecs.umich.edu
7554090Ssaidi@eecs.umich.edu    if (e->pte.sideffect() || (e->pte.paddr() >> 39) & 1)
75610824SAndreas.Sandberg@ARM.com        req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
7573804Ssaidi@eecs.umich.edu
7583836Ssaidi@eecs.umich.edu    // cache translation date for next translation
7593836Ssaidi@eecs.umich.edu    cacheState = tlbdata;
7603881Ssaidi@eecs.umich.edu    if (!cacheValid) {
7613881Ssaidi@eecs.umich.edu        cacheEntry[1] = NULL;
7623881Ssaidi@eecs.umich.edu        cacheEntry[0] = NULL;
7633881Ssaidi@eecs.umich.edu    }
7643881Ssaidi@eecs.umich.edu
7653836Ssaidi@eecs.umich.edu    if (cacheEntry[0] != e && cacheEntry[1] != e) {
7663836Ssaidi@eecs.umich.edu        cacheEntry[1] = cacheEntry[0];
7673836Ssaidi@eecs.umich.edu        cacheEntry[0] = e;
7683836Ssaidi@eecs.umich.edu        cacheAsi[1] = cacheAsi[0];
7693836Ssaidi@eecs.umich.edu        cacheAsi[0] = asi;
7703836Ssaidi@eecs.umich.edu        if (implicit)
7713836Ssaidi@eecs.umich.edu            cacheAsi[0] = (ASI)0;
7723836Ssaidi@eecs.umich.edu    }
7733881Ssaidi@eecs.umich.edu    cacheValid = true;
7745555Snate@binkert.org    req->setPaddr(e->pte.translate(vaddr));
7753836Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: %#X -> %#X\n", vaddr, req->getPaddr());
7763804Ssaidi@eecs.umich.edu    return NoFault;
7774103Ssaidi@eecs.umich.edu
7783806Ssaidi@eecs.umich.edu    /** Normal flow ends here. */
7794103Ssaidi@eecs.umich.eduhandleIntRegAccess:
7804103Ssaidi@eecs.umich.edu    if (!hpriv) {
7814990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
7824103Ssaidi@eecs.umich.edu        if (priv)
78310474Sandreas.hansson@arm.com            return std::make_shared<DataAccessException>();
7844103Ssaidi@eecs.umich.edu         else
78510474Sandreas.hansson@arm.com             return std::make_shared<PrivilegedAction>();
7864103Ssaidi@eecs.umich.edu    }
7874103Ssaidi@eecs.umich.edu
7885570Snate@binkert.org    if ((asi == ASI_SWVR_UDB_INTR_W && !write) ||
7895570Snate@binkert.org        (asi == ASI_SWVR_UDB_INTR_R && write)) {
7904990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
79110474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
7924103Ssaidi@eecs.umich.edu    }
7934103Ssaidi@eecs.umich.edu
7944103Ssaidi@eecs.umich.edu    goto regAccessOk;
7954103Ssaidi@eecs.umich.edu
7963804Ssaidi@eecs.umich.edu
7973806Ssaidi@eecs.umich.eduhandleScratchRegAccess:
7983806Ssaidi@eecs.umich.edu    if (vaddr > 0x38 || (vaddr >= 0x20 && vaddr < 0x30 && !hpriv)) {
7994990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
80010474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
8013806Ssaidi@eecs.umich.edu    }
8023824Ssaidi@eecs.umich.edu    goto regAccessOk;
8033824Ssaidi@eecs.umich.edu
8043824Ssaidi@eecs.umich.eduhandleQueueRegAccess:
8053824Ssaidi@eecs.umich.edu    if (!priv  && !hpriv) {
8064990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
80710474Sandreas.hansson@arm.com        return std::make_shared<PrivilegedAction>();
8083824Ssaidi@eecs.umich.edu    }
8095570Snate@binkert.org    if ((!hpriv && vaddr & 0xF) || vaddr > 0x3f8 || vaddr < 0x3c0) {
8104990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
81110474Sandreas.hansson@arm.com        return std::make_shared<DataAccessException>();
8123824Ssaidi@eecs.umich.edu    }
8133824Ssaidi@eecs.umich.edu    goto regAccessOk;
8143824Ssaidi@eecs.umich.edu
8153825Ssaidi@eecs.umich.eduhandleSparcErrorRegAccess:
8163825Ssaidi@eecs.umich.edu    if (!hpriv) {
8174990Sgblack@eecs.umich.edu        writeSfsr(vaddr, write, Primary, true, IllegalAsi, asi);
8184070Ssaidi@eecs.umich.edu        if (priv)
81910474Sandreas.hansson@arm.com            return std::make_shared<DataAccessException>();
8204070Ssaidi@eecs.umich.edu         else
82110474Sandreas.hansson@arm.com             return std::make_shared<PrivilegedAction>();
8223825Ssaidi@eecs.umich.edu    }
8233825Ssaidi@eecs.umich.edu    goto regAccessOk;
8243825Ssaidi@eecs.umich.edu
8253825Ssaidi@eecs.umich.edu
8263824Ssaidi@eecs.umich.eduregAccessOk:
8273804Ssaidi@eecs.umich.eduhandleMmuRegAccess:
8283811Ssaidi@eecs.umich.edu    DPRINTF(TLB, "TLB: DTB Translating MM IPR access\n");
8298105Sgblack@eecs.umich.edu    req->setFlags(Request::MMAPPED_IPR);
8303806Ssaidi@eecs.umich.edu    req->setPaddr(req->getVaddr());
8313806Ssaidi@eecs.umich.edu    return NoFault;
8323804Ssaidi@eecs.umich.edu};
8333804Ssaidi@eecs.umich.edu
8346022Sgblack@eecs.umich.eduFault
8356023Snate@binkert.orgTLB::translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode)
8366022Sgblack@eecs.umich.edu{
8376023Snate@binkert.org    if (mode == Execute)
8386022Sgblack@eecs.umich.edu        return translateInst(req, tc);
8396022Sgblack@eecs.umich.edu    else
8406023Snate@binkert.org        return translateData(req, tc, mode == Write);
8416022Sgblack@eecs.umich.edu}
8426022Sgblack@eecs.umich.edu
8435894Sgblack@eecs.umich.eduvoid
8446022Sgblack@eecs.umich.eduTLB::translateTiming(RequestPtr req, ThreadContext *tc,
8456023Snate@binkert.org        Translation *translation, Mode mode)
8465894Sgblack@eecs.umich.edu{
8475894Sgblack@eecs.umich.edu    assert(translation);
8486023Snate@binkert.org    translation->finish(translateAtomic(req, tc, mode), req, tc, mode);
8495894Sgblack@eecs.umich.edu}
8505894Sgblack@eecs.umich.edu
8518888Sgeoffrey.blake@arm.comFault
8528888Sgeoffrey.blake@arm.comTLB::translateFunctional(RequestPtr req, ThreadContext *tc, Mode mode)
8538888Sgeoffrey.blake@arm.com{
8548888Sgeoffrey.blake@arm.com    panic("Not implemented\n");
8558888Sgeoffrey.blake@arm.com    return NoFault;
8568888Sgeoffrey.blake@arm.com}
8578888Sgeoffrey.blake@arm.com
8589738Sandreas@sandberg.pp.seFault
8599738Sandreas@sandberg.pp.seTLB::finalizePhysical(RequestPtr req, ThreadContext *tc, Mode mode) const
8609738Sandreas@sandberg.pp.se{
8619738Sandreas@sandberg.pp.se    return NoFault;
8629738Sandreas@sandberg.pp.se}
8639738Sandreas@sandberg.pp.se
8649180Sandreas.hansson@arm.comCycles
8656022Sgblack@eecs.umich.eduTLB::doMmuRegRead(ThreadContext *tc, Packet *pkt)
8663806Ssaidi@eecs.umich.edu{
8673823Ssaidi@eecs.umich.edu    Addr va = pkt->getAddr();
8689912Sandreas@sandberg.pp.se    ASI asi = (ASI)pkt->req->getArchFlags();
8694070Ssaidi@eecs.umich.edu    uint64_t temp;
8703823Ssaidi@eecs.umich.edu
8713823Ssaidi@eecs.umich.edu    DPRINTF(IPR, "Memory Mapped IPR Read: asi=%#X a=%#x\n",
8729912Sandreas@sandberg.pp.se         (uint32_t)pkt->req->getArchFlags(), pkt->getAddr());
8733823Ssaidi@eecs.umich.edu
8746022Sgblack@eecs.umich.edu    TLB *itb = tc->getITBPtr();
8754990Sgblack@eecs.umich.edu
8763823Ssaidi@eecs.umich.edu    switch (asi) {
8773823Ssaidi@eecs.umich.edu      case ASI_LSU_CONTROL_REG:
8783823Ssaidi@eecs.umich.edu        assert(va == 0);
8794172Ssaidi@eecs.umich.edu        pkt->set(tc->readMiscReg(MISCREG_MMU_LSU_CTRL));
8803823Ssaidi@eecs.umich.edu        break;
8813823Ssaidi@eecs.umich.edu      case ASI_MMU:
8823823Ssaidi@eecs.umich.edu        switch (va) {
8833823Ssaidi@eecs.umich.edu          case 0x8:
8844172Ssaidi@eecs.umich.edu            pkt->set(tc->readMiscReg(MISCREG_MMU_P_CONTEXT));
8853823Ssaidi@eecs.umich.edu            break;
8863823Ssaidi@eecs.umich.edu          case 0x10:
8874172Ssaidi@eecs.umich.edu            pkt->set(tc->readMiscReg(MISCREG_MMU_S_CONTEXT));
8883823Ssaidi@eecs.umich.edu            break;
8893823Ssaidi@eecs.umich.edu          default:
8903823Ssaidi@eecs.umich.edu            goto doMmuReadError;
8913823Ssaidi@eecs.umich.edu        }
8923823Ssaidi@eecs.umich.edu        break;
8933824Ssaidi@eecs.umich.edu      case ASI_QUEUE:
8944172Ssaidi@eecs.umich.edu        pkt->set(tc->readMiscReg(MISCREG_QUEUE_CPU_MONDO_HEAD +
8953824Ssaidi@eecs.umich.edu                    (va >> 4) - 0x3c));
8963824Ssaidi@eecs.umich.edu        break;
8973823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS0:
8983823Ssaidi@eecs.umich.edu        assert(va == 0);
8994990Sgblack@eecs.umich.edu        pkt->set(c0_tsb_ps0);
9003823Ssaidi@eecs.umich.edu        break;
9013823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS1:
9023823Ssaidi@eecs.umich.edu        assert(va == 0);
9034990Sgblack@eecs.umich.edu        pkt->set(c0_tsb_ps1);
9043823Ssaidi@eecs.umich.edu        break;
9053823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_CONFIG:
9063823Ssaidi@eecs.umich.edu        assert(va == 0);
9074990Sgblack@eecs.umich.edu        pkt->set(c0_config);
9083823Ssaidi@eecs.umich.edu        break;
9093823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS0:
9103823Ssaidi@eecs.umich.edu        assert(va == 0);
9114990Sgblack@eecs.umich.edu        pkt->set(itb->c0_tsb_ps0);
9123823Ssaidi@eecs.umich.edu        break;
9133823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS1:
9143823Ssaidi@eecs.umich.edu        assert(va == 0);
9154990Sgblack@eecs.umich.edu        pkt->set(itb->c0_tsb_ps1);
9163823Ssaidi@eecs.umich.edu        break;
9173823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_CONFIG:
9183823Ssaidi@eecs.umich.edu        assert(va == 0);
9194990Sgblack@eecs.umich.edu        pkt->set(itb->c0_config);
9203823Ssaidi@eecs.umich.edu        break;
9213823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS0:
9223823Ssaidi@eecs.umich.edu        assert(va == 0);
9234990Sgblack@eecs.umich.edu        pkt->set(cx_tsb_ps0);
9243823Ssaidi@eecs.umich.edu        break;
9253823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS1:
9263823Ssaidi@eecs.umich.edu        assert(va == 0);
9274990Sgblack@eecs.umich.edu        pkt->set(cx_tsb_ps1);
9283823Ssaidi@eecs.umich.edu        break;
9293823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_CONFIG:
9303823Ssaidi@eecs.umich.edu        assert(va == 0);
9314990Sgblack@eecs.umich.edu        pkt->set(cx_config);
9323823Ssaidi@eecs.umich.edu        break;
9333823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS0:
9343823Ssaidi@eecs.umich.edu        assert(va == 0);
9354990Sgblack@eecs.umich.edu        pkt->set(itb->cx_tsb_ps0);
9363823Ssaidi@eecs.umich.edu        break;
9373823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS1:
9383823Ssaidi@eecs.umich.edu        assert(va == 0);
9394990Sgblack@eecs.umich.edu        pkt->set(itb->cx_tsb_ps1);
9403823Ssaidi@eecs.umich.edu        break;
9413823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_CONFIG:
9423823Ssaidi@eecs.umich.edu        assert(va == 0);
9434990Sgblack@eecs.umich.edu        pkt->set(itb->cx_config);
9443823Ssaidi@eecs.umich.edu        break;
9453826Ssaidi@eecs.umich.edu      case ASI_SPARC_ERROR_STATUS_REG:
9463912Ssaidi@eecs.umich.edu        pkt->set((uint64_t)0);
9473826Ssaidi@eecs.umich.edu        break;
9483823Ssaidi@eecs.umich.edu      case ASI_HYP_SCRATCHPAD:
9493823Ssaidi@eecs.umich.edu      case ASI_SCRATCHPAD:
9504172Ssaidi@eecs.umich.edu        pkt->set(tc->readMiscReg(MISCREG_SCRATCHPAD_R0 + (va >> 3)));
9513823Ssaidi@eecs.umich.edu        break;
9523826Ssaidi@eecs.umich.edu      case ASI_IMMU:
9533826Ssaidi@eecs.umich.edu        switch (va) {
9543833Ssaidi@eecs.umich.edu          case 0x0:
9554990Sgblack@eecs.umich.edu            temp = itb->tag_access;
9563833Ssaidi@eecs.umich.edu            pkt->set(bits(temp,63,22) | bits(temp,12,0) << 48);
9573833Ssaidi@eecs.umich.edu            break;
9583906Ssaidi@eecs.umich.edu          case 0x18:
9594990Sgblack@eecs.umich.edu            pkt->set(itb->sfsr);
9603906Ssaidi@eecs.umich.edu            break;
9613826Ssaidi@eecs.umich.edu          case 0x30:
9624990Sgblack@eecs.umich.edu            pkt->set(itb->tag_access);
9633826Ssaidi@eecs.umich.edu            break;
9643826Ssaidi@eecs.umich.edu          default:
9653826Ssaidi@eecs.umich.edu            goto doMmuReadError;
9663826Ssaidi@eecs.umich.edu        }
9673826Ssaidi@eecs.umich.edu        break;
9683823Ssaidi@eecs.umich.edu      case ASI_DMMU:
9693823Ssaidi@eecs.umich.edu        switch (va) {
9703833Ssaidi@eecs.umich.edu          case 0x0:
9714990Sgblack@eecs.umich.edu            temp = tag_access;
9723833Ssaidi@eecs.umich.edu            pkt->set(bits(temp,63,22) | bits(temp,12,0) << 48);
9733833Ssaidi@eecs.umich.edu            break;
9743906Ssaidi@eecs.umich.edu          case 0x18:
9754990Sgblack@eecs.umich.edu            pkt->set(sfsr);
9763906Ssaidi@eecs.umich.edu            break;
9773906Ssaidi@eecs.umich.edu          case 0x20:
9784990Sgblack@eecs.umich.edu            pkt->set(sfar);
9793906Ssaidi@eecs.umich.edu            break;
9803826Ssaidi@eecs.umich.edu          case 0x30:
9814990Sgblack@eecs.umich.edu            pkt->set(tag_access);
9823826Ssaidi@eecs.umich.edu            break;
9833823Ssaidi@eecs.umich.edu          case 0x80:
9844172Ssaidi@eecs.umich.edu            pkt->set(tc->readMiscReg(MISCREG_MMU_PART_ID));
9853823Ssaidi@eecs.umich.edu            break;
9863823Ssaidi@eecs.umich.edu          default:
9873823Ssaidi@eecs.umich.edu                goto doMmuReadError;
9883823Ssaidi@eecs.umich.edu        }
9893823Ssaidi@eecs.umich.edu        break;
9903833Ssaidi@eecs.umich.edu      case ASI_DMMU_TSB_PS0_PTR_REG:
9914070Ssaidi@eecs.umich.edu        pkt->set(MakeTsbPtr(Ps0,
9924990Sgblack@eecs.umich.edu            tag_access,
9934990Sgblack@eecs.umich.edu            c0_tsb_ps0,
9944990Sgblack@eecs.umich.edu            c0_config,
9954990Sgblack@eecs.umich.edu            cx_tsb_ps0,
9964990Sgblack@eecs.umich.edu            cx_config));
9973833Ssaidi@eecs.umich.edu        break;
9983833Ssaidi@eecs.umich.edu      case ASI_DMMU_TSB_PS1_PTR_REG:
9994070Ssaidi@eecs.umich.edu        pkt->set(MakeTsbPtr(Ps1,
10004990Sgblack@eecs.umich.edu                tag_access,
10014990Sgblack@eecs.umich.edu                c0_tsb_ps1,
10024990Sgblack@eecs.umich.edu                c0_config,
10034990Sgblack@eecs.umich.edu                cx_tsb_ps1,
10044990Sgblack@eecs.umich.edu                cx_config));
10053833Ssaidi@eecs.umich.edu        break;
10063899Ssaidi@eecs.umich.edu      case ASI_IMMU_TSB_PS0_PTR_REG:
10074070Ssaidi@eecs.umich.edu          pkt->set(MakeTsbPtr(Ps0,
10084990Sgblack@eecs.umich.edu                itb->tag_access,
10094990Sgblack@eecs.umich.edu                itb->c0_tsb_ps0,
10104990Sgblack@eecs.umich.edu                itb->c0_config,
10114990Sgblack@eecs.umich.edu                itb->cx_tsb_ps0,
10124990Sgblack@eecs.umich.edu                itb->cx_config));
10133899Ssaidi@eecs.umich.edu        break;
10143899Ssaidi@eecs.umich.edu      case ASI_IMMU_TSB_PS1_PTR_REG:
10154070Ssaidi@eecs.umich.edu          pkt->set(MakeTsbPtr(Ps1,
10164990Sgblack@eecs.umich.edu                itb->tag_access,
10174990Sgblack@eecs.umich.edu                itb->c0_tsb_ps1,
10184990Sgblack@eecs.umich.edu                itb->c0_config,
10194990Sgblack@eecs.umich.edu                itb->cx_tsb_ps1,
10204990Sgblack@eecs.umich.edu                itb->cx_config));
10213899Ssaidi@eecs.umich.edu        break;
10224103Ssaidi@eecs.umich.edu      case ASI_SWVR_INTR_RECEIVE:
10235646Sgblack@eecs.umich.edu        {
10245646Sgblack@eecs.umich.edu            SparcISA::Interrupts * interrupts =
10255646Sgblack@eecs.umich.edu                dynamic_cast<SparcISA::Interrupts *>(
102611150Smitch.hayenga@arm.com                        tc->getCpuPtr()->getInterruptController(0));
10275646Sgblack@eecs.umich.edu            pkt->set(interrupts->get_vec(IT_INT_VEC));
10285646Sgblack@eecs.umich.edu        }
10294103Ssaidi@eecs.umich.edu        break;
10304103Ssaidi@eecs.umich.edu      case ASI_SWVR_UDB_INTR_R:
10315646Sgblack@eecs.umich.edu        {
10325646Sgblack@eecs.umich.edu            SparcISA::Interrupts * interrupts =
10335646Sgblack@eecs.umich.edu                dynamic_cast<SparcISA::Interrupts *>(
103411150Smitch.hayenga@arm.com                        tc->getCpuPtr()->getInterruptController(0));
10355646Sgblack@eecs.umich.edu            temp = findMsbSet(interrupts->get_vec(IT_INT_VEC));
103611150Smitch.hayenga@arm.com            tc->getCpuPtr()->clearInterrupt(0, IT_INT_VEC, temp);
10375646Sgblack@eecs.umich.edu            pkt->set(temp);
10385646Sgblack@eecs.umich.edu        }
10394103Ssaidi@eecs.umich.edu        break;
10403823Ssaidi@eecs.umich.edu      default:
10413823Ssaidi@eecs.umich.edudoMmuReadError:
10423823Ssaidi@eecs.umich.edu        panic("need to impl DTB::doMmuRegRead() got asi=%#x, va=%#x\n",
10433823Ssaidi@eecs.umich.edu            (uint32_t)asi, va);
10443823Ssaidi@eecs.umich.edu    }
10454870Sstever@eecs.umich.edu    pkt->makeAtomicResponse();
10469180Sandreas.hansson@arm.com    return Cycles(1);
10473806Ssaidi@eecs.umich.edu}
10483806Ssaidi@eecs.umich.edu
10499180Sandreas.hansson@arm.comCycles
10506022Sgblack@eecs.umich.eduTLB::doMmuRegWrite(ThreadContext *tc, Packet *pkt)
10513806Ssaidi@eecs.umich.edu{
10527518Sgblack@eecs.umich.edu    uint64_t data = pkt->get<uint64_t>();
10533823Ssaidi@eecs.umich.edu    Addr va = pkt->getAddr();
10549912Sandreas@sandberg.pp.se    ASI asi = (ASI)pkt->req->getArchFlags();
10553823Ssaidi@eecs.umich.edu
10563826Ssaidi@eecs.umich.edu    Addr ta_insert;
10573826Ssaidi@eecs.umich.edu    Addr va_insert;
10583826Ssaidi@eecs.umich.edu    Addr ct_insert;
10593826Ssaidi@eecs.umich.edu    int part_insert;
10603826Ssaidi@eecs.umich.edu    int entry_insert = -1;
10613826Ssaidi@eecs.umich.edu    bool real_insert;
10623863Ssaidi@eecs.umich.edu    bool ignore;
10633863Ssaidi@eecs.umich.edu    int part_id;
10643863Ssaidi@eecs.umich.edu    int ctx_id;
10653826Ssaidi@eecs.umich.edu    PageTableEntry pte;
10663826Ssaidi@eecs.umich.edu
10673825Ssaidi@eecs.umich.edu    DPRINTF(IPR, "Memory Mapped IPR Write: asi=%#X a=%#x d=%#X\n",
10683823Ssaidi@eecs.umich.edu         (uint32_t)asi, va, data);
10693823Ssaidi@eecs.umich.edu
10706022Sgblack@eecs.umich.edu    TLB *itb = tc->getITBPtr();
10714990Sgblack@eecs.umich.edu
10723823Ssaidi@eecs.umich.edu    switch (asi) {
10733823Ssaidi@eecs.umich.edu      case ASI_LSU_CONTROL_REG:
10743823Ssaidi@eecs.umich.edu        assert(va == 0);
10754172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_MMU_LSU_CTRL, data);
10763823Ssaidi@eecs.umich.edu        break;
10773823Ssaidi@eecs.umich.edu      case ASI_MMU:
10783823Ssaidi@eecs.umich.edu        switch (va) {
10793823Ssaidi@eecs.umich.edu          case 0x8:
10804172Ssaidi@eecs.umich.edu            tc->setMiscReg(MISCREG_MMU_P_CONTEXT, data);
10813823Ssaidi@eecs.umich.edu            break;
10823823Ssaidi@eecs.umich.edu          case 0x10:
10834172Ssaidi@eecs.umich.edu            tc->setMiscReg(MISCREG_MMU_S_CONTEXT, data);
10843823Ssaidi@eecs.umich.edu            break;
10853823Ssaidi@eecs.umich.edu          default:
10863823Ssaidi@eecs.umich.edu            goto doMmuWriteError;
10873823Ssaidi@eecs.umich.edu        }
10883823Ssaidi@eecs.umich.edu        break;
10893824Ssaidi@eecs.umich.edu      case ASI_QUEUE:
10903825Ssaidi@eecs.umich.edu        assert(mbits(data,13,6) == data);
10914172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_QUEUE_CPU_MONDO_HEAD +
10923824Ssaidi@eecs.umich.edu                    (va >> 4) - 0x3c, data);
10933824Ssaidi@eecs.umich.edu        break;
10943823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS0:
10953823Ssaidi@eecs.umich.edu        assert(va == 0);
10964990Sgblack@eecs.umich.edu        c0_tsb_ps0 = data;
10973823Ssaidi@eecs.umich.edu        break;
10983823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_TSB_BASE_PS1:
10993823Ssaidi@eecs.umich.edu        assert(va == 0);
11004990Sgblack@eecs.umich.edu        c0_tsb_ps1 = data;
11013823Ssaidi@eecs.umich.edu        break;
11023823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_ZERO_CONFIG:
11033823Ssaidi@eecs.umich.edu        assert(va == 0);
11044990Sgblack@eecs.umich.edu        c0_config = data;
11053823Ssaidi@eecs.umich.edu        break;
11063823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS0:
11073823Ssaidi@eecs.umich.edu        assert(va == 0);
11084990Sgblack@eecs.umich.edu        itb->c0_tsb_ps0 = data;
11093823Ssaidi@eecs.umich.edu        break;
11103823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_TSB_BASE_PS1:
11113823Ssaidi@eecs.umich.edu        assert(va == 0);
11124990Sgblack@eecs.umich.edu        itb->c0_tsb_ps1 = data;
11133823Ssaidi@eecs.umich.edu        break;
11143823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_ZERO_CONFIG:
11153823Ssaidi@eecs.umich.edu        assert(va == 0);
11164990Sgblack@eecs.umich.edu        itb->c0_config = data;
11173823Ssaidi@eecs.umich.edu        break;
11183823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS0:
11193823Ssaidi@eecs.umich.edu        assert(va == 0);
11204990Sgblack@eecs.umich.edu        cx_tsb_ps0 = data;
11213823Ssaidi@eecs.umich.edu        break;
11223823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_TSB_BASE_PS1:
11233823Ssaidi@eecs.umich.edu        assert(va == 0);
11244990Sgblack@eecs.umich.edu        cx_tsb_ps1 = data;
11253823Ssaidi@eecs.umich.edu        break;
11263823Ssaidi@eecs.umich.edu      case ASI_DMMU_CTXT_NONZERO_CONFIG:
11273823Ssaidi@eecs.umich.edu        assert(va == 0);
11284990Sgblack@eecs.umich.edu        cx_config = data;
11293823Ssaidi@eecs.umich.edu        break;
11303823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS0:
11313823Ssaidi@eecs.umich.edu        assert(va == 0);
11324990Sgblack@eecs.umich.edu        itb->cx_tsb_ps0 = data;
11333823Ssaidi@eecs.umich.edu        break;
11343823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_TSB_BASE_PS1:
11353823Ssaidi@eecs.umich.edu        assert(va == 0);
11364990Sgblack@eecs.umich.edu        itb->cx_tsb_ps1 = data;
11373823Ssaidi@eecs.umich.edu        break;
11383823Ssaidi@eecs.umich.edu      case ASI_IMMU_CTXT_NONZERO_CONFIG:
11393823Ssaidi@eecs.umich.edu        assert(va == 0);
11404990Sgblack@eecs.umich.edu        itb->cx_config = data;
11413823Ssaidi@eecs.umich.edu        break;
11423825Ssaidi@eecs.umich.edu      case ASI_SPARC_ERROR_EN_REG:
11433825Ssaidi@eecs.umich.edu      case ASI_SPARC_ERROR_STATUS_REG:
11445823Ssaidi@eecs.umich.edu        inform("Ignoring write to SPARC ERROR regsiter\n");
11453825Ssaidi@eecs.umich.edu        break;
11463823Ssaidi@eecs.umich.edu      case ASI_HYP_SCRATCHPAD:
11473823Ssaidi@eecs.umich.edu      case ASI_SCRATCHPAD:
11484172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_SCRATCHPAD_R0 + (va >> 3), data);
11493823Ssaidi@eecs.umich.edu        break;
11503826Ssaidi@eecs.umich.edu      case ASI_IMMU:
11513826Ssaidi@eecs.umich.edu        switch (va) {
11523906Ssaidi@eecs.umich.edu          case 0x18:
11534990Sgblack@eecs.umich.edu            itb->sfsr = data;
11543906Ssaidi@eecs.umich.edu            break;
11553826Ssaidi@eecs.umich.edu          case 0x30:
11563916Ssaidi@eecs.umich.edu            sext<59>(bits(data, 59,0));
11574990Sgblack@eecs.umich.edu            itb->tag_access = data;
11583826Ssaidi@eecs.umich.edu            break;
11593826Ssaidi@eecs.umich.edu          default:
11603826Ssaidi@eecs.umich.edu            goto doMmuWriteError;
11613826Ssaidi@eecs.umich.edu        }
11623826Ssaidi@eecs.umich.edu        break;
11633826Ssaidi@eecs.umich.edu      case ASI_ITLB_DATA_ACCESS_REG:
11643826Ssaidi@eecs.umich.edu        entry_insert = bits(va, 8,3);
11653826Ssaidi@eecs.umich.edu      case ASI_ITLB_DATA_IN_REG:
11663826Ssaidi@eecs.umich.edu        assert(entry_insert != -1 || mbits(va,10,9) == va);
11674990Sgblack@eecs.umich.edu        ta_insert = itb->tag_access;
11683826Ssaidi@eecs.umich.edu        va_insert = mbits(ta_insert, 63,13);
11693826Ssaidi@eecs.umich.edu        ct_insert = mbits(ta_insert, 12,0);
11704172Ssaidi@eecs.umich.edu        part_insert = tc->readMiscReg(MISCREG_MMU_PART_ID);
11713826Ssaidi@eecs.umich.edu        real_insert = bits(va, 9,9);
11723826Ssaidi@eecs.umich.edu        pte.populate(data, bits(va,10,10) ? PageTableEntry::sun4v :
11733826Ssaidi@eecs.umich.edu                PageTableEntry::sun4u);
11743826Ssaidi@eecs.umich.edu        tc->getITBPtr()->insert(va_insert, part_insert, ct_insert, real_insert,
11753826Ssaidi@eecs.umich.edu                pte, entry_insert);
11763826Ssaidi@eecs.umich.edu        break;
11773826Ssaidi@eecs.umich.edu      case ASI_DTLB_DATA_ACCESS_REG:
11783826Ssaidi@eecs.umich.edu        entry_insert = bits(va, 8,3);
11793826Ssaidi@eecs.umich.edu      case ASI_DTLB_DATA_IN_REG:
11803826Ssaidi@eecs.umich.edu        assert(entry_insert != -1 || mbits(va,10,9) == va);
11814990Sgblack@eecs.umich.edu        ta_insert = tag_access;
11823826Ssaidi@eecs.umich.edu        va_insert = mbits(ta_insert, 63,13);
11833826Ssaidi@eecs.umich.edu        ct_insert = mbits(ta_insert, 12,0);
11844172Ssaidi@eecs.umich.edu        part_insert = tc->readMiscReg(MISCREG_MMU_PART_ID);
11853826Ssaidi@eecs.umich.edu        real_insert = bits(va, 9,9);
11863826Ssaidi@eecs.umich.edu        pte.populate(data, bits(va,10,10) ? PageTableEntry::sun4v :
11873826Ssaidi@eecs.umich.edu                PageTableEntry::sun4u);
11885555Snate@binkert.org        insert(va_insert, part_insert, ct_insert, real_insert, pte,
11895555Snate@binkert.org               entry_insert);
11903826Ssaidi@eecs.umich.edu        break;
11913863Ssaidi@eecs.umich.edu      case ASI_IMMU_DEMAP:
11923863Ssaidi@eecs.umich.edu        ignore = false;
11933863Ssaidi@eecs.umich.edu        ctx_id = -1;
11944172Ssaidi@eecs.umich.edu        part_id =  tc->readMiscReg(MISCREG_MMU_PART_ID);
11953863Ssaidi@eecs.umich.edu        switch (bits(va,5,4)) {
11963863Ssaidi@eecs.umich.edu          case 0:
11974172Ssaidi@eecs.umich.edu            ctx_id = tc->readMiscReg(MISCREG_MMU_P_CONTEXT);
11983863Ssaidi@eecs.umich.edu            break;
11993863Ssaidi@eecs.umich.edu          case 1:
12003863Ssaidi@eecs.umich.edu            ignore = true;
12013863Ssaidi@eecs.umich.edu            break;
12023863Ssaidi@eecs.umich.edu          case 3:
12033863Ssaidi@eecs.umich.edu            ctx_id = 0;
12043863Ssaidi@eecs.umich.edu            break;
12053863Ssaidi@eecs.umich.edu          default:
12063863Ssaidi@eecs.umich.edu            ignore = true;
12073863Ssaidi@eecs.umich.edu        }
12083863Ssaidi@eecs.umich.edu
12097741Sgblack@eecs.umich.edu        switch (bits(va,7,6)) {
12103863Ssaidi@eecs.umich.edu          case 0: // demap page
12113863Ssaidi@eecs.umich.edu            if (!ignore)
12123863Ssaidi@eecs.umich.edu                tc->getITBPtr()->demapPage(mbits(va,63,13), part_id,
12133863Ssaidi@eecs.umich.edu                        bits(va,9,9), ctx_id);
12143863Ssaidi@eecs.umich.edu            break;
12157741Sgblack@eecs.umich.edu          case 1: // demap context
12163863Ssaidi@eecs.umich.edu            if (!ignore)
12173863Ssaidi@eecs.umich.edu                tc->getITBPtr()->demapContext(part_id, ctx_id);
12183863Ssaidi@eecs.umich.edu            break;
12193863Ssaidi@eecs.umich.edu          case 2:
12203863Ssaidi@eecs.umich.edu            tc->getITBPtr()->demapAll(part_id);
12213863Ssaidi@eecs.umich.edu            break;
12223863Ssaidi@eecs.umich.edu          default:
12233863Ssaidi@eecs.umich.edu            panic("Invalid type for IMMU demap\n");
12243863Ssaidi@eecs.umich.edu        }
12253863Ssaidi@eecs.umich.edu        break;
12263823Ssaidi@eecs.umich.edu      case ASI_DMMU:
12273823Ssaidi@eecs.umich.edu        switch (va) {
12283906Ssaidi@eecs.umich.edu          case 0x18:
12294990Sgblack@eecs.umich.edu            sfsr = data;
12303906Ssaidi@eecs.umich.edu            break;
12313826Ssaidi@eecs.umich.edu          case 0x30:
12323916Ssaidi@eecs.umich.edu            sext<59>(bits(data, 59,0));
12334990Sgblack@eecs.umich.edu            tag_access = data;
12343826Ssaidi@eecs.umich.edu            break;
12353823Ssaidi@eecs.umich.edu          case 0x80:
12364172Ssaidi@eecs.umich.edu            tc->setMiscReg(MISCREG_MMU_PART_ID, data);
12373823Ssaidi@eecs.umich.edu            break;
12383823Ssaidi@eecs.umich.edu          default:
12393823Ssaidi@eecs.umich.edu            goto doMmuWriteError;
12403823Ssaidi@eecs.umich.edu        }
12413823Ssaidi@eecs.umich.edu        break;
12423863Ssaidi@eecs.umich.edu      case ASI_DMMU_DEMAP:
12433863Ssaidi@eecs.umich.edu        ignore = false;
12443863Ssaidi@eecs.umich.edu        ctx_id = -1;
12454172Ssaidi@eecs.umich.edu        part_id =  tc->readMiscReg(MISCREG_MMU_PART_ID);
12463863Ssaidi@eecs.umich.edu        switch (bits(va,5,4)) {
12473863Ssaidi@eecs.umich.edu          case 0:
12484172Ssaidi@eecs.umich.edu            ctx_id = tc->readMiscReg(MISCREG_MMU_P_CONTEXT);
12493863Ssaidi@eecs.umich.edu            break;
12503863Ssaidi@eecs.umich.edu          case 1:
12514172Ssaidi@eecs.umich.edu            ctx_id = tc->readMiscReg(MISCREG_MMU_S_CONTEXT);
12523863Ssaidi@eecs.umich.edu            break;
12533863Ssaidi@eecs.umich.edu          case 3:
12543863Ssaidi@eecs.umich.edu            ctx_id = 0;
12553863Ssaidi@eecs.umich.edu            break;
12563863Ssaidi@eecs.umich.edu          default:
12573863Ssaidi@eecs.umich.edu            ignore = true;
12583863Ssaidi@eecs.umich.edu        }
12593863Ssaidi@eecs.umich.edu
12607741Sgblack@eecs.umich.edu        switch (bits(va,7,6)) {
12613863Ssaidi@eecs.umich.edu          case 0: // demap page
12623863Ssaidi@eecs.umich.edu            if (!ignore)
12633863Ssaidi@eecs.umich.edu                demapPage(mbits(va,63,13), part_id, bits(va,9,9), ctx_id);
12643863Ssaidi@eecs.umich.edu            break;
12657741Sgblack@eecs.umich.edu          case 1: // demap context
12663863Ssaidi@eecs.umich.edu            if (!ignore)
12673863Ssaidi@eecs.umich.edu                demapContext(part_id, ctx_id);
12683863Ssaidi@eecs.umich.edu            break;
12693863Ssaidi@eecs.umich.edu          case 2:
12703863Ssaidi@eecs.umich.edu            demapAll(part_id);
12713863Ssaidi@eecs.umich.edu            break;
12723863Ssaidi@eecs.umich.edu          default:
12733863Ssaidi@eecs.umich.edu            panic("Invalid type for IMMU demap\n");
12743863Ssaidi@eecs.umich.edu        }
12753863Ssaidi@eecs.umich.edu        break;
12764103Ssaidi@eecs.umich.edu       case ASI_SWVR_INTR_RECEIVE:
12775646Sgblack@eecs.umich.edu        {
12785646Sgblack@eecs.umich.edu            int msb;
12795646Sgblack@eecs.umich.edu            // clear all the interrupts that aren't set in the write
12805646Sgblack@eecs.umich.edu            SparcISA::Interrupts * interrupts =
12815646Sgblack@eecs.umich.edu                dynamic_cast<SparcISA::Interrupts *>(
128211150Smitch.hayenga@arm.com                        tc->getCpuPtr()->getInterruptController(0));
12835704Snate@binkert.org            while (interrupts->get_vec(IT_INT_VEC) & data) {
12845646Sgblack@eecs.umich.edu                msb = findMsbSet(interrupts->get_vec(IT_INT_VEC) & data);
128511150Smitch.hayenga@arm.com                tc->getCpuPtr()->clearInterrupt(0, IT_INT_VEC, msb);
12865646Sgblack@eecs.umich.edu            }
12874103Ssaidi@eecs.umich.edu        }
12884103Ssaidi@eecs.umich.edu        break;
12894103Ssaidi@eecs.umich.edu      case ASI_SWVR_UDB_INTR_W:
12904103Ssaidi@eecs.umich.edu            tc->getSystemPtr()->threadContexts[bits(data,12,8)]->getCpuPtr()->
129111150Smitch.hayenga@arm.com            postInterrupt(0, bits(data, 5, 0), 0);
12924103Ssaidi@eecs.umich.edu        break;
12935555Snate@binkert.org      default:
12943823Ssaidi@eecs.umich.edudoMmuWriteError:
12953823Ssaidi@eecs.umich.edu        panic("need to impl DTB::doMmuRegWrite() got asi=%#x, va=%#x d=%#x\n",
12969912Sandreas@sandberg.pp.se            (uint32_t)pkt->req->getArchFlags(), pkt->getAddr(), data);
12973823Ssaidi@eecs.umich.edu    }
12984870Sstever@eecs.umich.edu    pkt->makeAtomicResponse();
12999180Sandreas.hansson@arm.com    return Cycles(1);
13003806Ssaidi@eecs.umich.edu}
13013806Ssaidi@eecs.umich.edu
13023804Ssaidi@eecs.umich.eduvoid
13036022Sgblack@eecs.umich.eduTLB::GetTsbPtr(ThreadContext *tc, Addr addr, int ctx, Addr *ptrs)
13044070Ssaidi@eecs.umich.edu{
13054070Ssaidi@eecs.umich.edu    uint64_t tag_access = mbits(addr,63,13) | mbits(ctx,12,0);
13066022Sgblack@eecs.umich.edu    TLB * itb = tc->getITBPtr();
13074070Ssaidi@eecs.umich.edu    ptrs[0] = MakeTsbPtr(Ps0, tag_access,
13084990Sgblack@eecs.umich.edu                c0_tsb_ps0,
13094990Sgblack@eecs.umich.edu                c0_config,
13104990Sgblack@eecs.umich.edu                cx_tsb_ps0,
13114990Sgblack@eecs.umich.edu                cx_config);
13124070Ssaidi@eecs.umich.edu    ptrs[1] = MakeTsbPtr(Ps1, tag_access,
13134990Sgblack@eecs.umich.edu                c0_tsb_ps1,
13144990Sgblack@eecs.umich.edu                c0_config,
13154990Sgblack@eecs.umich.edu                cx_tsb_ps1,
13164990Sgblack@eecs.umich.edu                cx_config);
13174070Ssaidi@eecs.umich.edu    ptrs[2] = MakeTsbPtr(Ps0, tag_access,
13184990Sgblack@eecs.umich.edu                itb->c0_tsb_ps0,
13194990Sgblack@eecs.umich.edu                itb->c0_config,
13204990Sgblack@eecs.umich.edu                itb->cx_tsb_ps0,
13214990Sgblack@eecs.umich.edu                itb->cx_config);
13224070Ssaidi@eecs.umich.edu    ptrs[3] = MakeTsbPtr(Ps1, tag_access,
13234990Sgblack@eecs.umich.edu                itb->c0_tsb_ps1,
13244990Sgblack@eecs.umich.edu                itb->c0_config,
13254990Sgblack@eecs.umich.edu                itb->cx_tsb_ps1,
13264990Sgblack@eecs.umich.edu                itb->cx_config);
13274070Ssaidi@eecs.umich.edu}
13284070Ssaidi@eecs.umich.edu
13294070Ssaidi@eecs.umich.eduuint64_t
13306022Sgblack@eecs.umich.eduTLB::MakeTsbPtr(TsbPageSize ps, uint64_t tag_access, uint64_t c0_tsb,
13314070Ssaidi@eecs.umich.edu        uint64_t c0_config, uint64_t cX_tsb, uint64_t cX_config)
13324070Ssaidi@eecs.umich.edu{
13334070Ssaidi@eecs.umich.edu    uint64_t tsb;
13344070Ssaidi@eecs.umich.edu    uint64_t config;
13354070Ssaidi@eecs.umich.edu
13364070Ssaidi@eecs.umich.edu    if (bits(tag_access, 12,0) == 0) {
13374070Ssaidi@eecs.umich.edu        tsb = c0_tsb;
13384070Ssaidi@eecs.umich.edu        config = c0_config;
13394070Ssaidi@eecs.umich.edu    } else {
13404070Ssaidi@eecs.umich.edu        tsb = cX_tsb;
13414070Ssaidi@eecs.umich.edu        config = cX_config;
13424070Ssaidi@eecs.umich.edu    }
13434070Ssaidi@eecs.umich.edu
13444070Ssaidi@eecs.umich.edu    uint64_t ptr = mbits(tsb,63,13);
13454070Ssaidi@eecs.umich.edu    bool split = bits(tsb,12,12);
13464070Ssaidi@eecs.umich.edu    int tsb_size = bits(tsb,3,0);
13474070Ssaidi@eecs.umich.edu    int page_size = (ps == Ps0) ? bits(config, 2,0) : bits(config,10,8);
13484070Ssaidi@eecs.umich.edu
13494070Ssaidi@eecs.umich.edu    if (ps == Ps1  && split)
13504070Ssaidi@eecs.umich.edu        ptr |= ULL(1) << (13 + tsb_size);
13514070Ssaidi@eecs.umich.edu    ptr |= (tag_access >> (9 + page_size * 3)) & mask(12+tsb_size, 4);
13524070Ssaidi@eecs.umich.edu
13534070Ssaidi@eecs.umich.edu    return ptr;
13544070Ssaidi@eecs.umich.edu}
13554070Ssaidi@eecs.umich.edu
13564070Ssaidi@eecs.umich.eduvoid
135710905Sandreas.sandberg@arm.comTLB::serialize(CheckpointOut &cp) const
13583804Ssaidi@eecs.umich.edu{
13594000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(size);
13604000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(usedEntries);
13614000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(lastReplaced);
13624000Ssaidi@eecs.umich.edu
13634000Ssaidi@eecs.umich.edu    // convert the pointer based free list into an index based one
136410905Sandreas.sandberg@arm.com    std::vector<int> free_list;
136510905Sandreas.sandberg@arm.com    for (const TlbEntry *entry : freeList)
136610905Sandreas.sandberg@arm.com        free_list.push_back(entry - tlb);
136710905Sandreas.sandberg@arm.com
136810905Sandreas.sandberg@arm.com    SERIALIZE_CONTAINER(free_list);
13694000Ssaidi@eecs.umich.edu
13704990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(c0_tsb_ps0);
13714990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(c0_tsb_ps1);
13724990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(c0_config);
13734990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cx_tsb_ps0);
13744990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cx_tsb_ps1);
13754990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(cx_config);
13764990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(sfsr);
13774990Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(tag_access);
13785276Ssaidi@eecs.umich.edu
13795276Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++) {
138010905Sandreas.sandberg@arm.com        ScopedCheckpointSection sec(cp, csprintf("PTE%d", x));
138110905Sandreas.sandberg@arm.com        tlb[x].serialize(cp);
13825276Ssaidi@eecs.umich.edu    }
13836022Sgblack@eecs.umich.edu    SERIALIZE_SCALAR(sfar);
13843804Ssaidi@eecs.umich.edu}
13853804Ssaidi@eecs.umich.edu
13863804Ssaidi@eecs.umich.eduvoid
138710905Sandreas.sandberg@arm.comTLB::unserialize(CheckpointIn &cp)
13883804Ssaidi@eecs.umich.edu{
13894000Ssaidi@eecs.umich.edu    int oldSize;
13904000Ssaidi@eecs.umich.edu
139110905Sandreas.sandberg@arm.com    paramIn(cp, "size", oldSize);
13924000Ssaidi@eecs.umich.edu    if (oldSize != size)
13934000Ssaidi@eecs.umich.edu        panic("Don't support unserializing different sized TLBs\n");
13944000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(usedEntries);
13954000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(lastReplaced);
13964000Ssaidi@eecs.umich.edu
139710905Sandreas.sandberg@arm.com    std::vector<int> free_list;
139810905Sandreas.sandberg@arm.com    UNSERIALIZE_CONTAINER(free_list);
13994000Ssaidi@eecs.umich.edu    freeList.clear();
140010905Sandreas.sandberg@arm.com    for (int idx : free_list)
140110905Sandreas.sandberg@arm.com        freeList.push_back(&tlb[idx]);
14024000Ssaidi@eecs.umich.edu
14034990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(c0_tsb_ps0);
14044990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(c0_tsb_ps1);
14054990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(c0_config);
14064990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cx_tsb_ps0);
14074990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cx_tsb_ps1);
14084990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(cx_config);
14094990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(sfsr);
14104990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(tag_access);
14115276Ssaidi@eecs.umich.edu
14125276Ssaidi@eecs.umich.edu    lookupTable.clear();
14135276Ssaidi@eecs.umich.edu    for (int x = 0; x < size; x++) {
141410905Sandreas.sandberg@arm.com        ScopedCheckpointSection sec(cp, csprintf("PTE%d", x));
141510905Sandreas.sandberg@arm.com        tlb[x].unserialize(cp);
14165276Ssaidi@eecs.umich.edu        if (tlb[x].valid)
14175276Ssaidi@eecs.umich.edu            lookupTable.insert(tlb[x].range, &tlb[x]);
14185276Ssaidi@eecs.umich.edu
14195276Ssaidi@eecs.umich.edu    }
14204990Sgblack@eecs.umich.edu    UNSERIALIZE_SCALAR(sfar);
14213804Ssaidi@eecs.umich.edu}
14223804Ssaidi@eecs.umich.edu
14237811Ssteve.reinhardt@amd.com} // namespace SparcISA
14244088Sbinkertn@umich.edu
14256022Sgblack@eecs.umich.eduSparcISA::TLB *
14266022Sgblack@eecs.umich.eduSparcTLBParams::create()
14273804Ssaidi@eecs.umich.edu{
14286022Sgblack@eecs.umich.edu    return new SparcISA::TLB(this);
14293804Ssaidi@eecs.umich.edu}
1430