isa_traits.hh revision 2469
1/* 2 * Copyright (c) 2003-2005 The Regents of The University of Michigan 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions are 7 * met: redistributions of source code must retain the above copyright 8 * notice, this list of conditions and the following disclaimer; 9 * redistributions in binary form must reproduce the above copyright 10 * notice, this list of conditions and the following disclaimer in the 11 * documentation and/or other materials provided with the distribution; 12 * neither the name of the copyright holders nor the names of its 13 * contributors may be used to endorse or promote products derived from 14 * this software without specific prior written permission. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29#ifndef __ARCH_SPARC_ISA_TRAITS_HH__ 30#define __ARCH_SPARC_ISA_TRAITS_HH__ 31 32#include "base/misc.hh" 33#include "config/full_system.hh" 34#include "sim/host.hh" 35 36class ExecContext; 37class FastCPU; 38//class FullCPU; 39class Checkpoint; 40 41class StaticInst; 42class StaticInstPtr; 43 44namespace BigEndianGuest {} 45 46#if !FULL_SYSTEM 47class SyscallReturn 48{ 49 public: 50 template <class T> 51 SyscallReturn(T v, bool s) 52 { 53 retval = (uint64_t)v; 54 success = s; 55 } 56 57 template <class T> 58 SyscallReturn(T v) 59 { 60 success = (v >= 0); 61 retval = (uint64_t)v; 62 } 63 64 ~SyscallReturn() {} 65 66 SyscallReturn& operator=(const SyscallReturn& s) 67 { 68 retval = s.retval; 69 success = s.success; 70 return *this; 71 } 72 73 bool successful() { return success; } 74 uint64_t value() { return retval; } 75 76 private: 77 uint64_t retval; 78 bool success; 79}; 80 81#endif 82 83 84namespace SparcISA 85{ 86 87 // These enumerate all the registers for dependence tracking. 88 enum DependenceTags { 89 // 0..31 are the integer regs 0..31 90 // 32..63 are the FP regs 0..31, i.e. use (reg + FP_Base_DepTag) 91 FP_Base_DepTag = 32, 92 Ctrl_Base_DepTag = 96, 93 }; 94 95 //This makes sure the big endian versions of certain functions are used. 96 using namespace BigEndianGuest; 97 98 typedef uint32_t MachInst; 99 typedef uint64_t ExtMachInst; 100 101 const int NumIntRegs = 32; 102 const int NumFloatRegs = 64; 103 const int NumMiscRegs = 32; 104 105 // semantically meaningful register indices 106 const int ZeroReg = 0; // architecturally meaningful 107 // the rest of these depend on the ABI 108 const int StackPointerReg = 14; 109 const int ReturnAddressReg = 31; // post call, precall is 15 110 const int ReturnValueReg = 8; // Post return, 24 is pre-return. 111 const int FramePointerReg = 30; 112 const int ArgumentReg0 = 8; 113 const int ArgumentReg1 = 9; 114 const int ArgumentReg2 = 10; 115 const int ArgumentReg3 = 11; 116 const int ArgumentReg4 = 12; 117 const int ArgumentReg5 = 13; 118 // Some OS syscall sue a second register (o1) to return a second value 119 const int SyscallPseudoReturnReg = ArgumentReg1; 120 121 //XXX These numbers are bogus 122 const int MaxInstSrcRegs = 3; 123 const int MaxInstDestRegs = 2; 124 125 typedef uint64_t IntReg; 126 127 // control register file contents 128 typedef uint64_t MiscReg; 129 130 typedef double FloatReg; 131 typedef uint64_t FloatRegBits; 132 133 //8K. This value is implmentation specific; and should probably 134 //be somewhere else. 135 const int LogVMPageSize = 13; 136 const int VMPageSize = (1 << LogVMPageSize); 137 138 //Why does both the previous set of constants and this one exist? 139 const int PageShift = 13; 140 const int PageBytes = ULL(1) << PageShift; 141 142 const int BranchPredAddrShiftAmt = 2; 143 144 const int WordBytes = 4; 145 const int HalfwordBytes = 2; 146 const int ByteBytes = 1; 147 148 void serialize(std::ostream & os); 149 150 void unserialize(Checkpoint *cp, const std::string §ion); 151 152 StaticInstPtr decodeInst(ExtMachInst); 153 154 // return a no-op instruction... used for instruction fetch faults 155 extern const MachInst NoopMachInst; 156 157 // Instruction address compression hooks 158 inline Addr realPCToFetchPC(const Addr &addr) 159 { 160 return addr; 161 } 162 163 inline Addr fetchPCToRealPC(const Addr &addr) 164 { 165 return addr; 166 } 167 168 // the size of "fetched" instructions (not necessarily the size 169 // of real instructions for PISA) 170 inline size_t fetchInstSize() 171 { 172 return sizeof(MachInst); 173 } 174 175 /** 176 * Function to insure ISA semantics about 0 registers. 177 * @param xc The execution context. 178 */ 179 template <class XC> 180 void zeroRegisters(XC *xc); 181} 182 183#include "arch/sparc/regfile.hh" 184 185namespace SparcISA 186{ 187 188#if !FULL_SYSTEM 189 static inline void setSyscallReturn(SyscallReturn return_value, 190 RegFile *regs) 191 { 192 // check for error condition. SPARC syscall convention is to 193 // indicate success/failure in reg the carry bit of the ccr 194 // and put the return value itself in the standard return value reg (). 195 if (return_value.successful()) { 196 // no error 197 regs->miscRegs.setReg(MISCREG_CCR_ICC_C, 0); 198 regs->intRegFile[ReturnValueReg] = return_value.value(); 199 } else { 200 // got an error, return details 201 regs->miscRegs.setReg(MISCREG_CCR_ICC_C, 1); 202 regs->intRegFile[ReturnValueReg] = -return_value.value(); 203 } 204 } 205#endif 206}; 207 208#endif // __ARCH_SPARC_ISA_TRAITS_HH__ 209