isa_traits.hh revision 4641
12023SN/A/* 22023SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan 32023SN/A * All rights reserved. 42023SN/A * 52023SN/A * Redistribution and use in source and binary forms, with or without 62023SN/A * modification, are permitted provided that the following conditions are 72023SN/A * met: redistributions of source code must retain the above copyright 82023SN/A * notice, this list of conditions and the following disclaimer; 92023SN/A * redistributions in binary form must reproduce the above copyright 102023SN/A * notice, this list of conditions and the following disclaimer in the 112023SN/A * documentation and/or other materials provided with the distribution; 122023SN/A * neither the name of the copyright holders nor the names of its 132023SN/A * contributors may be used to endorse or promote products derived from 142023SN/A * this software without specific prior written permission. 152023SN/A * 162023SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172023SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182023SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192023SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202023SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212023SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222023SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232023SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242023SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252023SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262023SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665Ssaidi@eecs.umich.edu * 282972Sgblack@eecs.umich.edu * Authors: Gabe Black 293804Ssaidi@eecs.umich.edu * Ali Saidi 302023SN/A */ 312023SN/A 322023SN/A#ifndef __ARCH_SPARC_ISA_TRAITS_HH__ 332023SN/A#define __ARCH_SPARC_ISA_TRAITS_HH__ 342023SN/A 352972Sgblack@eecs.umich.edu#include "arch/sparc/types.hh" 363752Sgblack@eecs.umich.edu#include "arch/sparc/sparc_traits.hh" 372225SN/A#include "config/full_system.hh" 383809Sgblack@eecs.umich.edu#include "sim/host.hh" 392225SN/A 402225SN/Aclass StaticInstPtr; 412023SN/A 422458SN/Anamespace BigEndianGuest {} 432023SN/A 442458SN/Anamespace SparcISA 452458SN/A{ 462972Sgblack@eecs.umich.edu class RegFile; 472972Sgblack@eecs.umich.edu 483809Sgblack@eecs.umich.edu const int MachineBytes = 8; 493809Sgblack@eecs.umich.edu 502972Sgblack@eecs.umich.edu //This makes sure the big endian versions of certain functions are used. 512972Sgblack@eecs.umich.edu using namespace BigEndianGuest; 522972Sgblack@eecs.umich.edu 533437Sgblack@eecs.umich.edu // SPARC has a delay slot 543093Sksewell@umich.edu #define ISA_HAS_DELAY_SLOT 1 553093Sksewell@umich.edu 563414Sgblack@eecs.umich.edu // SPARC NOP (sethi %(hi(0), g0) 573414Sgblack@eecs.umich.edu const MachInst NoopMachInst = 0x01000000; 582972Sgblack@eecs.umich.edu 592469SN/A // These enumerate all the registers for dependence tracking. 602469SN/A enum DependenceTags { 614641Sgblack@eecs.umich.edu FP_Base_DepTag = 32*3+9, 623980Sgblack@eecs.umich.edu Ctrl_Base_DepTag = FP_Base_DepTag + 64 632469SN/A }; 642469SN/A 652458SN/A // semantically meaningful register indices 662458SN/A const int ZeroReg = 0; // architecturally meaningful 672458SN/A // the rest of these depend on the ABI 682458SN/A const int StackPointerReg = 14; 692458SN/A const int ReturnAddressReg = 31; // post call, precall is 15 702458SN/A const int ReturnValueReg = 8; // Post return, 24 is pre-return. 712458SN/A const int FramePointerReg = 30; 722458SN/A const int ArgumentReg0 = 8; 732458SN/A const int ArgumentReg1 = 9; 742458SN/A const int ArgumentReg2 = 10; 752458SN/A const int ArgumentReg3 = 11; 762458SN/A const int ArgumentReg4 = 12; 772458SN/A const int ArgumentReg5 = 13; 782510SN/A // Some OS syscall use a second register (o1) to return a second value 792458SN/A const int SyscallPseudoReturnReg = ArgumentReg1; 802458SN/A 812458SN/A //XXX These numbers are bogus 822525SN/A const int MaxInstSrcRegs = 8; 832561SN/A const int MaxInstDestRegs = 9; 842458SN/A 852458SN/A //8K. This value is implmentation specific; and should probably 862458SN/A //be somewhere else. 872458SN/A const int LogVMPageSize = 13; 882458SN/A const int VMPageSize = (1 << LogVMPageSize); 892458SN/A 904070Ssaidi@eecs.umich.edu // real address virtual mapping 914070Ssaidi@eecs.umich.edu // sort of like alpha super page, but less frequently used 924070Ssaidi@eecs.umich.edu const Addr SegKPMEnd = ULL(0xfffffffc00000000); 934070Ssaidi@eecs.umich.edu const Addr SegKPMBase = ULL(0xfffffac000000000); 944070Ssaidi@eecs.umich.edu 952458SN/A //Why does both the previous set of constants and this one exist? 962458SN/A const int PageShift = 13; 973756Sgblack@eecs.umich.edu const int PageBytes = 1ULL << PageShift; 982458SN/A 992458SN/A const int BranchPredAddrShiftAmt = 2; 1002458SN/A 1012469SN/A StaticInstPtr decodeInst(ExtMachInst); 1022458SN/A 1033804Ssaidi@eecs.umich.edu#if FULL_SYSTEM 1043804Ssaidi@eecs.umich.edu // I don't know what it's for, so I don't 1053804Ssaidi@eecs.umich.edu // know what SPARC's value should be 1063804Ssaidi@eecs.umich.edu // For loading... XXX This maybe could be USegEnd?? --ali 1073804Ssaidi@eecs.umich.edu const Addr LoadAddrMask = ULL(0xffffffffff); 1083804Ssaidi@eecs.umich.edu 1093804Ssaidi@eecs.umich.edu /////////// TLB Stuff //////////// 1103804Ssaidi@eecs.umich.edu const Addr StartVAddrHole = ULL(0x0000800000000000); 1113804Ssaidi@eecs.umich.edu const Addr EndVAddrHole = ULL(0xFFFF7FFFFFFFFFFF); 1123804Ssaidi@eecs.umich.edu const Addr VAddrAMask = ULL(0xFFFFFFFF); 1133804Ssaidi@eecs.umich.edu const Addr PAddrImplMask = ULL(0x000000FFFFFFFFFF); 1143804Ssaidi@eecs.umich.edu const Addr BytesInPageMask = ULL(0x1FFF); 1153804Ssaidi@eecs.umich.edu 1164103Ssaidi@eecs.umich.edu enum InterruptTypes 1174103Ssaidi@eecs.umich.edu { 1184103Ssaidi@eecs.umich.edu IT_TRAP_LEVEL_ZERO, 1194103Ssaidi@eecs.umich.edu IT_HINTP, 1204103Ssaidi@eecs.umich.edu IT_INT_VEC, 1214103Ssaidi@eecs.umich.edu IT_CPU_MONDO, 1224103Ssaidi@eecs.umich.edu IT_DEV_MONDO, 1234103Ssaidi@eecs.umich.edu IT_RES_ERROR, 1244103Ssaidi@eecs.umich.edu IT_SOFT_INT, 1254103Ssaidi@eecs.umich.edu NumInterruptTypes 1264103Ssaidi@eecs.umich.edu }; 1274103Ssaidi@eecs.umich.edu 1283804Ssaidi@eecs.umich.edu#endif 1292458SN/A} 1302458SN/A 1312023SN/A#endif // __ARCH_SPARC_ISA_TRAITS_HH__ 132