faults.cc revision 8784
12221SN/A/* 22221SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan 32221SN/A * All rights reserved. 42221SN/A * 52221SN/A * Redistribution and use in source and binary forms, with or without 62221SN/A * modification, are permitted provided that the following conditions are 72221SN/A * met: redistributions of source code must retain the above copyright 82221SN/A * notice, this list of conditions and the following disclaimer; 92221SN/A * redistributions in binary form must reproduce the above copyright 102221SN/A * notice, this list of conditions and the following disclaimer in the 112221SN/A * documentation and/or other materials provided with the distribution; 122221SN/A * neither the name of the copyright holders nor the names of its 132221SN/A * contributors may be used to endorse or promote products derived from 142221SN/A * this software without specific prior written permission. 152221SN/A * 162221SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172221SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182221SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192221SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202221SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212221SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222221SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232221SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242221SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252221SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262221SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665Ssaidi@eecs.umich.edu * 282665Ssaidi@eecs.umich.edu * Authors: Gabe Black 292665Ssaidi@eecs.umich.edu * Kevin Lim 302221SN/A */ 312221SN/A 323415Sgblack@eecs.umich.edu#include <algorithm> 333415Sgblack@eecs.umich.edu 342223SN/A#include "arch/sparc/faults.hh" 353415Sgblack@eecs.umich.edu#include "arch/sparc/isa_traits.hh" 368778Sgblack@eecs.umich.edu#include "arch/sparc/process.hh" 373578Sgblack@eecs.umich.edu#include "arch/sparc/types.hh" 383415Sgblack@eecs.umich.edu#include "base/bitfield.hh" 393415Sgblack@eecs.umich.edu#include "base/trace.hh" 408750Sgblack@eecs.umich.edu#include "sim/full_system.hh" 413415Sgblack@eecs.umich.edu#include "cpu/base.hh" 422680Sktlim@umich.edu#include "cpu/thread_context.hh" 433415Sgblack@eecs.umich.edu#include "mem/page_table.hh" 442800Ssaidi@eecs.umich.edu#include "sim/process.hh" 458750Sgblack@eecs.umich.edu#include "sim/full_system.hh" 462221SN/A 473415Sgblack@eecs.umich.eduusing namespace std; 483415Sgblack@eecs.umich.edu 492223SN/Anamespace SparcISA 502221SN/A{ 512221SN/A 523573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 533576Sgblack@eecs.umich.edu SparcFault<PowerOnReset>::vals = 543576Sgblack@eecs.umich.edu {"power_on_reset", 0x001, 0, {H, H, H}}; 552221SN/A 563573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 573576Sgblack@eecs.umich.edu SparcFault<WatchDogReset>::vals = 583576Sgblack@eecs.umich.edu {"watch_dog_reset", 0x002, 120, {H, H, H}}; 592221SN/A 603573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 613576Sgblack@eecs.umich.edu SparcFault<ExternallyInitiatedReset>::vals = 623576Sgblack@eecs.umich.edu {"externally_initiated_reset", 0x003, 110, {H, H, H}}; 632221SN/A 643573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 653576Sgblack@eecs.umich.edu SparcFault<SoftwareInitiatedReset>::vals = 663576Sgblack@eecs.umich.edu {"software_initiated_reset", 0x004, 130, {SH, SH, H}}; 672221SN/A 683573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 693576Sgblack@eecs.umich.edu SparcFault<REDStateException>::vals = 703576Sgblack@eecs.umich.edu {"RED_state_exception", 0x005, 1, {H, H, H}}; 712221SN/A 723573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 733576Sgblack@eecs.umich.edu SparcFault<StoreError>::vals = 743576Sgblack@eecs.umich.edu {"store_error", 0x007, 201, {H, H, H}}; 752221SN/A 763573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 773576Sgblack@eecs.umich.edu SparcFault<InstructionAccessException>::vals = 783576Sgblack@eecs.umich.edu {"instruction_access_exception", 0x008, 300, {H, H, H}}; 793576Sgblack@eecs.umich.edu 803576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005 813576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals 823576Sgblack@eecs.umich.edu SparcFault<InstructionAccessMMUMiss>::vals = 833576Sgblack@eecs.umich.edu {"inst_mmu", 0x009, 2, {H, H, H}};*/ 842221SN/A 853573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 863576Sgblack@eecs.umich.edu SparcFault<InstructionAccessError>::vals = 873576Sgblack@eecs.umich.edu {"instruction_access_error", 0x00A, 400, {H, H, H}}; 882221SN/A 893573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 903576Sgblack@eecs.umich.edu SparcFault<IllegalInstruction>::vals = 913576Sgblack@eecs.umich.edu {"illegal_instruction", 0x010, 620, {H, H, H}}; 922221SN/A 933573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 943576Sgblack@eecs.umich.edu SparcFault<PrivilegedOpcode>::vals = 953576Sgblack@eecs.umich.edu {"privileged_opcode", 0x011, 700, {P, SH, SH}}; 963576Sgblack@eecs.umich.edu 973576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005 983576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals 993576Sgblack@eecs.umich.edu SparcFault<UnimplementedLDD>::vals = 1003576Sgblack@eecs.umich.edu {"unimp_ldd", 0x012, 6, {H, H, H}};*/ 1013576Sgblack@eecs.umich.edu 1023576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005 1033576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals 1043576Sgblack@eecs.umich.edu SparcFault<UnimplementedSTD>::vals = 1053576Sgblack@eecs.umich.edu {"unimp_std", 0x013, 6, {H, H, H}};*/ 1062221SN/A 1073573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1083576Sgblack@eecs.umich.edu SparcFault<FpDisabled>::vals = 1093576Sgblack@eecs.umich.edu {"fp_disabled", 0x020, 800, {P, P, H}}; 1102221SN/A 1113573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1123576Sgblack@eecs.umich.edu SparcFault<FpExceptionIEEE754>::vals = 1133576Sgblack@eecs.umich.edu {"fp_exception_ieee_754", 0x021, 1110, {P, P, H}}; 1142221SN/A 1153573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1163576Sgblack@eecs.umich.edu SparcFault<FpExceptionOther>::vals = 1173576Sgblack@eecs.umich.edu {"fp_exception_other", 0x022, 1110, {P, P, H}}; 1182221SN/A 1193573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1203576Sgblack@eecs.umich.edu SparcFault<TagOverflow>::vals = 1213576Sgblack@eecs.umich.edu {"tag_overflow", 0x023, 1400, {P, P, H}}; 1222221SN/A 1233573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1243576Sgblack@eecs.umich.edu SparcFault<CleanWindow>::vals = 1253576Sgblack@eecs.umich.edu {"clean_window", 0x024, 1010, {P, P, H}}; 1262221SN/A 1273573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1283576Sgblack@eecs.umich.edu SparcFault<DivisionByZero>::vals = 1293576Sgblack@eecs.umich.edu {"division_by_zero", 0x028, 1500, {P, P, H}}; 1302223SN/A 1313573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1323576Sgblack@eecs.umich.edu SparcFault<InternalProcessorError>::vals = 1333576Sgblack@eecs.umich.edu {"internal_processor_error", 0x029, 4, {H, H, H}}; 1342223SN/A 1353573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1363576Sgblack@eecs.umich.edu SparcFault<InstructionInvalidTSBEntry>::vals = 1373576Sgblack@eecs.umich.edu {"instruction_invalid_tsb_entry", 0x02A, 210, {H, H, SH}}; 1382223SN/A 1393573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1403576Sgblack@eecs.umich.edu SparcFault<DataInvalidTSBEntry>::vals = 1413576Sgblack@eecs.umich.edu {"data_invalid_tsb_entry", 0x02B, 1203, {H, H, H}}; 1422223SN/A 1433573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1443576Sgblack@eecs.umich.edu SparcFault<DataAccessException>::vals = 1453576Sgblack@eecs.umich.edu {"data_access_exception", 0x030, 1201, {H, H, H}}; 1463576Sgblack@eecs.umich.edu 1473576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005 1483576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals 1493576Sgblack@eecs.umich.edu SparcFault<DataAccessMMUMiss>::vals = 1503576Sgblack@eecs.umich.edu {"data_mmu", 0x031, 12, {H, H, H}};*/ 1512223SN/A 1523573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1533576Sgblack@eecs.umich.edu SparcFault<DataAccessError>::vals = 1543576Sgblack@eecs.umich.edu {"data_access_error", 0x032, 1210, {H, H, H}}; 1552223SN/A 1563573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1573576Sgblack@eecs.umich.edu SparcFault<DataAccessProtection>::vals = 1583576Sgblack@eecs.umich.edu {"data_access_protection", 0x033, 1207, {H, H, H}}; 1592223SN/A 1603573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1613576Sgblack@eecs.umich.edu SparcFault<MemAddressNotAligned>::vals = 1623576Sgblack@eecs.umich.edu {"mem_address_not_aligned", 0x034, 1020, {H, H, H}}; 1632223SN/A 1643573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1653576Sgblack@eecs.umich.edu SparcFault<LDDFMemAddressNotAligned>::vals = 1663576Sgblack@eecs.umich.edu {"LDDF_mem_address_not_aligned", 0x035, 1010, {H, H, H}}; 1672223SN/A 1683573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1693576Sgblack@eecs.umich.edu SparcFault<STDFMemAddressNotAligned>::vals = 1703576Sgblack@eecs.umich.edu {"STDF_mem_address_not_aligned", 0x036, 1010, {H, H, H}}; 1712223SN/A 1723573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1733576Sgblack@eecs.umich.edu SparcFault<PrivilegedAction>::vals = 1743576Sgblack@eecs.umich.edu {"privileged_action", 0x037, 1110, {H, H, SH}}; 1752223SN/A 1763573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1773576Sgblack@eecs.umich.edu SparcFault<LDQFMemAddressNotAligned>::vals = 1783576Sgblack@eecs.umich.edu {"LDQF_mem_address_not_aligned", 0x038, 1010, {H, H, H}}; 1792223SN/A 1803573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1813576Sgblack@eecs.umich.edu SparcFault<STQFMemAddressNotAligned>::vals = 1823576Sgblack@eecs.umich.edu {"STQF_mem_address_not_aligned", 0x039, 1010, {H, H, H}}; 1832223SN/A 1843573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1853576Sgblack@eecs.umich.edu SparcFault<InstructionRealTranslationMiss>::vals = 1863576Sgblack@eecs.umich.edu {"instruction_real_translation_miss", 0x03E, 208, {H, H, SH}}; 1872223SN/A 1883573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1893576Sgblack@eecs.umich.edu SparcFault<DataRealTranslationMiss>::vals = 1903576Sgblack@eecs.umich.edu {"data_real_translation_miss", 0x03F, 1203, {H, H, H}}; 1912223SN/A 1923576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005 1933576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals 1943576Sgblack@eecs.umich.edu SparcFault<AsyncDataError>::vals = 1953576Sgblack@eecs.umich.edu {"async_data", 0x040, 2, {H, H, H}};*/ 1962527SN/A 1973573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 1983576Sgblack@eecs.umich.edu SparcFault<InterruptLevelN>::vals = 1993890Ssaidi@eecs.umich.edu {"interrupt_level_n", 0x040, 0, {P, P, SH}}; 2002223SN/A 2013573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2023576Sgblack@eecs.umich.edu SparcFault<HstickMatch>::vals = 2033576Sgblack@eecs.umich.edu {"hstick_match", 0x05E, 1601, {H, H, H}}; 2042223SN/A 2053573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2063576Sgblack@eecs.umich.edu SparcFault<TrapLevelZero>::vals = 2073576Sgblack@eecs.umich.edu {"trap_level_zero", 0x05F, 202, {H, H, SH}}; 2082223SN/A 2093573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2104103Ssaidi@eecs.umich.edu SparcFault<InterruptVector>::vals = 2114103Ssaidi@eecs.umich.edu {"interrupt_vector", 0x060, 2630, {H, H, H}}; 2124103Ssaidi@eecs.umich.edu 2134103Ssaidi@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2143576Sgblack@eecs.umich.edu SparcFault<PAWatchpoint>::vals = 2153576Sgblack@eecs.umich.edu {"PA_watchpoint", 0x061, 1209, {H, H, H}}; 2162223SN/A 2173573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2183576Sgblack@eecs.umich.edu SparcFault<VAWatchpoint>::vals = 2193576Sgblack@eecs.umich.edu {"VA_watchpoint", 0x062, 1120, {P, P, SH}}; 2202223SN/A 2213573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2223576Sgblack@eecs.umich.edu SparcFault<FastInstructionAccessMMUMiss>::vals = 2233576Sgblack@eecs.umich.edu {"fast_instruction_access_MMU_miss", 0x064, 208, {H, H, SH}}; 2243576Sgblack@eecs.umich.edu 2253576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2263576Sgblack@eecs.umich.edu SparcFault<FastDataAccessMMUMiss>::vals = 2273576Sgblack@eecs.umich.edu {"fast_data_access_MMU_miss", 0x068, 1203, {H, H, H}}; 2283576Sgblack@eecs.umich.edu 2293576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2303576Sgblack@eecs.umich.edu SparcFault<FastDataAccessProtection>::vals = 2313576Sgblack@eecs.umich.edu {"fast_data_access_protection", 0x06C, 1207, {H, H, H}}; 2323576Sgblack@eecs.umich.edu 2333576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2343576Sgblack@eecs.umich.edu SparcFault<InstructionBreakpoint>::vals = 2353576Sgblack@eecs.umich.edu {"instruction_break", 0x076, 610, {H, H, H}}; 2363576Sgblack@eecs.umich.edu 2373576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2383576Sgblack@eecs.umich.edu SparcFault<CpuMondo>::vals = 2393576Sgblack@eecs.umich.edu {"cpu_mondo", 0x07C, 1608, {P, P, SH}}; 2403576Sgblack@eecs.umich.edu 2413576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2423576Sgblack@eecs.umich.edu SparcFault<DevMondo>::vals = 2433576Sgblack@eecs.umich.edu {"dev_mondo", 0x07D, 1611, {P, P, SH}}; 2443576Sgblack@eecs.umich.edu 2453576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2463893Shsul@eecs.umich.edu SparcFault<ResumableError>::vals = 2473576Sgblack@eecs.umich.edu {"resume_error", 0x07E, 3330, {P, P, SH}}; 2483576Sgblack@eecs.umich.edu 2493576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2503576Sgblack@eecs.umich.edu SparcFault<SpillNNormal>::vals = 2513576Sgblack@eecs.umich.edu {"spill_n_normal", 0x080, 900, {P, P, H}}; 2523576Sgblack@eecs.umich.edu 2533576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2543576Sgblack@eecs.umich.edu SparcFault<SpillNOther>::vals = 2553576Sgblack@eecs.umich.edu {"spill_n_other", 0x0A0, 900, {P, P, H}}; 2563576Sgblack@eecs.umich.edu 2573576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2583576Sgblack@eecs.umich.edu SparcFault<FillNNormal>::vals = 2593576Sgblack@eecs.umich.edu {"fill_n_normal", 0x0C0, 900, {P, P, H}}; 2603576Sgblack@eecs.umich.edu 2613576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2623576Sgblack@eecs.umich.edu SparcFault<FillNOther>::vals = 2633576Sgblack@eecs.umich.edu {"fill_n_other", 0x0E0, 900, {P, P, H}}; 2643576Sgblack@eecs.umich.edu 2653576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals 2663576Sgblack@eecs.umich.edu SparcFault<TrapInstruction>::vals = 2673576Sgblack@eecs.umich.edu {"trap_instruction", 0x100, 1602, {P, P, H}}; 2682223SN/A 2693415Sgblack@eecs.umich.edu/** 2703578Sgblack@eecs.umich.edu * This causes the thread context to enter RED state. This causes the side 2713578Sgblack@eecs.umich.edu * effects which go with entering RED state because of a trap. 2723415Sgblack@eecs.umich.edu */ 2733415Sgblack@eecs.umich.edu 2747741Sgblack@eecs.umich.eduvoid 2757741Sgblack@eecs.umich.eduenterREDState(ThreadContext *tc) 2763415Sgblack@eecs.umich.edu{ 2773578Sgblack@eecs.umich.edu //@todo Disable the mmu? 2783578Sgblack@eecs.umich.edu //@todo Disable watchpoints? 2794172Ssaidi@eecs.umich.edu MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE); 2807741Sgblack@eecs.umich.edu // HPSTATE.red = 1 2813578Sgblack@eecs.umich.edu HPSTATE |= (1 << 5); 2827741Sgblack@eecs.umich.edu // HPSTATE.hpriv = 1 2833578Sgblack@eecs.umich.edu HPSTATE |= (1 << 2); 2844172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_HPSTATE, HPSTATE); 2857741Sgblack@eecs.umich.edu // PSTATE.priv is set to 1 here. The manual says it should be 0, but 2867741Sgblack@eecs.umich.edu // Legion sets it to 1. 2874172Ssaidi@eecs.umich.edu MiscReg PSTATE = tc->readMiscRegNoEffect(MISCREG_PSTATE); 2883746Sgblack@eecs.umich.edu PSTATE |= (1 << 2); 2894172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_PSTATE, PSTATE); 2903578Sgblack@eecs.umich.edu} 2913578Sgblack@eecs.umich.edu 2923578Sgblack@eecs.umich.edu/** 2933578Sgblack@eecs.umich.edu * This sets everything up for a RED state trap except for actually jumping to 2943578Sgblack@eecs.umich.edu * the handler. 2953578Sgblack@eecs.umich.edu */ 2963578Sgblack@eecs.umich.edu 2977741Sgblack@eecs.umich.eduvoid 2987741Sgblack@eecs.umich.edudoREDFault(ThreadContext *tc, TrapType tt) 2993578Sgblack@eecs.umich.edu{ 3004172Ssaidi@eecs.umich.edu MiscReg TL = tc->readMiscRegNoEffect(MISCREG_TL); 3014172Ssaidi@eecs.umich.edu MiscReg TSTATE = tc->readMiscRegNoEffect(MISCREG_TSTATE); 3024172Ssaidi@eecs.umich.edu MiscReg PSTATE = tc->readMiscRegNoEffect(MISCREG_PSTATE); 3034172Ssaidi@eecs.umich.edu MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE); 3043761Sgblack@eecs.umich.edu MiscReg CCR = tc->readIntReg(NumIntArchRegs + 2); 3054172Ssaidi@eecs.umich.edu MiscReg ASI = tc->readMiscRegNoEffect(MISCREG_ASI); 3064172Ssaidi@eecs.umich.edu MiscReg CWP = tc->readMiscRegNoEffect(MISCREG_CWP); 3074172Ssaidi@eecs.umich.edu MiscReg CANSAVE = tc->readMiscRegNoEffect(NumIntArchRegs + 3); 3084172Ssaidi@eecs.umich.edu MiscReg GL = tc->readMiscRegNoEffect(MISCREG_GL); 3097720Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 3103578Sgblack@eecs.umich.edu 3113578Sgblack@eecs.umich.edu TL++; 3123578Sgblack@eecs.umich.edu 3137720Sgblack@eecs.umich.edu Addr pcMask = bits(PSTATE, 3) ? mask(32) : mask(64); 3143928Ssaidi@eecs.umich.edu 3157741Sgblack@eecs.umich.edu // set TSTATE.gl to gl 3163578Sgblack@eecs.umich.edu replaceBits(TSTATE, 42, 40, GL); 3177741Sgblack@eecs.umich.edu // set TSTATE.ccr to ccr 3183578Sgblack@eecs.umich.edu replaceBits(TSTATE, 39, 32, CCR); 3197741Sgblack@eecs.umich.edu // set TSTATE.asi to asi 3203578Sgblack@eecs.umich.edu replaceBits(TSTATE, 31, 24, ASI); 3217741Sgblack@eecs.umich.edu // set TSTATE.pstate to pstate 3223578Sgblack@eecs.umich.edu replaceBits(TSTATE, 20, 8, PSTATE); 3237741Sgblack@eecs.umich.edu // set TSTATE.cwp to cwp 3243578Sgblack@eecs.umich.edu replaceBits(TSTATE, 4, 0, CWP); 3253578Sgblack@eecs.umich.edu 3267741Sgblack@eecs.umich.edu // Write back TSTATE 3274172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TSTATE, TSTATE); 3283578Sgblack@eecs.umich.edu 3297741Sgblack@eecs.umich.edu // set TPC to PC 3307720Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TPC, pc.pc() & pcMask); 3317741Sgblack@eecs.umich.edu // set TNPC to NPC 3327720Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TNPC, pc.npc() & pcMask); 3333578Sgblack@eecs.umich.edu 3347741Sgblack@eecs.umich.edu // set HTSTATE.hpstate to hpstate 3354172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_HTSTATE, HPSTATE); 3363578Sgblack@eecs.umich.edu 3377741Sgblack@eecs.umich.edu // TT = trap type; 3384172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TT, tt); 3393578Sgblack@eecs.umich.edu 3407741Sgblack@eecs.umich.edu // Update GL 3414172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_GL, min<int>(GL+1, MaxGL)); 3423578Sgblack@eecs.umich.edu 3433926Ssaidi@eecs.umich.edu PSTATE = mbits(PSTATE, 2, 2); // just save the priv bit 3447741Sgblack@eecs.umich.edu PSTATE |= (1 << 4); // set PSTATE.pef to 1 3454172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_PSTATE, PSTATE); 3463578Sgblack@eecs.umich.edu 3477741Sgblack@eecs.umich.edu // set HPSTATE.red to 1 3483578Sgblack@eecs.umich.edu HPSTATE |= (1 << 5); 3497741Sgblack@eecs.umich.edu // set HPSTATE.hpriv to 1 3503578Sgblack@eecs.umich.edu HPSTATE |= (1 << 2); 3517741Sgblack@eecs.umich.edu // set HPSTATE.ibe to 0 3523578Sgblack@eecs.umich.edu HPSTATE &= ~(1 << 10); 3537741Sgblack@eecs.umich.edu // set HPSTATE.tlz to 0 3543578Sgblack@eecs.umich.edu HPSTATE &= ~(1 << 0); 3554172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_HPSTATE, HPSTATE); 3563578Sgblack@eecs.umich.edu 3573578Sgblack@eecs.umich.edu bool changedCWP = true; 3583893Shsul@eecs.umich.edu if (tt == 0x24) 3593415Sgblack@eecs.umich.edu CWP++; 3603893Shsul@eecs.umich.edu else if (0x80 <= tt && tt <= 0xbf) 3613415Sgblack@eecs.umich.edu CWP += (CANSAVE + 2); 3623893Shsul@eecs.umich.edu else if (0xc0 <= tt && tt <= 0xff) 3633415Sgblack@eecs.umich.edu CWP--; 3643415Sgblack@eecs.umich.edu else 3653415Sgblack@eecs.umich.edu changedCWP = false; 3663420Sgblack@eecs.umich.edu 3677741Sgblack@eecs.umich.edu if (changedCWP) { 3683415Sgblack@eecs.umich.edu CWP = (CWP + NWindows) % NWindows; 3694172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_CWP, CWP); 3703415Sgblack@eecs.umich.edu } 3713415Sgblack@eecs.umich.edu} 3723415Sgblack@eecs.umich.edu 3737741Sgblack@eecs.umich.edu/** 3747741Sgblack@eecs.umich.edu * This sets everything up for a normal trap except for actually jumping to 3757741Sgblack@eecs.umich.edu * the handler. 3767741Sgblack@eecs.umich.edu */ 3777741Sgblack@eecs.umich.edu 3787741Sgblack@eecs.umich.eduvoid 3797741Sgblack@eecs.umich.edudoNormalFault(ThreadContext *tc, TrapType tt, bool gotoHpriv) 3807741Sgblack@eecs.umich.edu{ 3817741Sgblack@eecs.umich.edu MiscReg TL = tc->readMiscRegNoEffect(MISCREG_TL); 3827741Sgblack@eecs.umich.edu MiscReg TSTATE = tc->readMiscRegNoEffect(MISCREG_TSTATE); 3837741Sgblack@eecs.umich.edu MiscReg PSTATE = tc->readMiscRegNoEffect(MISCREG_PSTATE); 3847741Sgblack@eecs.umich.edu MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE); 3857741Sgblack@eecs.umich.edu MiscReg CCR = tc->readIntReg(NumIntArchRegs + 2); 3867741Sgblack@eecs.umich.edu MiscReg ASI = tc->readMiscRegNoEffect(MISCREG_ASI); 3877741Sgblack@eecs.umich.edu MiscReg CWP = tc->readMiscRegNoEffect(MISCREG_CWP); 3887741Sgblack@eecs.umich.edu MiscReg CANSAVE = tc->readIntReg(NumIntArchRegs + 3); 3897741Sgblack@eecs.umich.edu MiscReg GL = tc->readMiscRegNoEffect(MISCREG_GL); 3907741Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 3917741Sgblack@eecs.umich.edu 3927741Sgblack@eecs.umich.edu // Increment the trap level 3937741Sgblack@eecs.umich.edu TL++; 3947741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TL, TL); 3957741Sgblack@eecs.umich.edu 3967741Sgblack@eecs.umich.edu Addr pcMask = bits(PSTATE, 3) ? mask(32) : mask(64); 3977741Sgblack@eecs.umich.edu 3987741Sgblack@eecs.umich.edu // Save off state 3997741Sgblack@eecs.umich.edu 4007741Sgblack@eecs.umich.edu // set TSTATE.gl to gl 4017741Sgblack@eecs.umich.edu replaceBits(TSTATE, 42, 40, GL); 4027741Sgblack@eecs.umich.edu // set TSTATE.ccr to ccr 4037741Sgblack@eecs.umich.edu replaceBits(TSTATE, 39, 32, CCR); 4047741Sgblack@eecs.umich.edu // set TSTATE.asi to asi 4057741Sgblack@eecs.umich.edu replaceBits(TSTATE, 31, 24, ASI); 4067741Sgblack@eecs.umich.edu // set TSTATE.pstate to pstate 4077741Sgblack@eecs.umich.edu replaceBits(TSTATE, 20, 8, PSTATE); 4087741Sgblack@eecs.umich.edu // set TSTATE.cwp to cwp 4097741Sgblack@eecs.umich.edu replaceBits(TSTATE, 4, 0, CWP); 4107741Sgblack@eecs.umich.edu 4117741Sgblack@eecs.umich.edu // Write back TSTATE 4127741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TSTATE, TSTATE); 4137741Sgblack@eecs.umich.edu 4147741Sgblack@eecs.umich.edu // set TPC to PC 4157741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TPC, pc.pc() & pcMask); 4167741Sgblack@eecs.umich.edu // set TNPC to NPC 4177741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TNPC, pc.npc() & pcMask); 4187741Sgblack@eecs.umich.edu 4197741Sgblack@eecs.umich.edu // set HTSTATE.hpstate to hpstate 4207741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_HTSTATE, HPSTATE); 4217741Sgblack@eecs.umich.edu 4227741Sgblack@eecs.umich.edu // TT = trap type; 4237741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TT, tt); 4247741Sgblack@eecs.umich.edu 4257741Sgblack@eecs.umich.edu // Update the global register level 4267741Sgblack@eecs.umich.edu if (!gotoHpriv) 4277741Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_GL, min<int>(GL + 1, MaxPGL)); 4287741Sgblack@eecs.umich.edu else 4297741Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_GL, min<int>(GL + 1, MaxGL)); 4307741Sgblack@eecs.umich.edu 4317741Sgblack@eecs.umich.edu // PSTATE.mm is unchanged 4327741Sgblack@eecs.umich.edu PSTATE |= (1 << 4); // PSTATE.pef = whether or not an fpu is present 4337741Sgblack@eecs.umich.edu PSTATE &= ~(1 << 3); // PSTATE.am = 0 4347741Sgblack@eecs.umich.edu PSTATE &= ~(1 << 1); // PSTATE.ie = 0 4357741Sgblack@eecs.umich.edu // PSTATE.tle is unchanged 4367741Sgblack@eecs.umich.edu // PSTATE.tct = 0 4377741Sgblack@eecs.umich.edu 4387741Sgblack@eecs.umich.edu if (gotoHpriv) { 4397741Sgblack@eecs.umich.edu PSTATE &= ~(1 << 9); // PSTATE.cle = 0 4407741Sgblack@eecs.umich.edu // The manual says PSTATE.priv should be 0, but Legion leaves it alone 4417741Sgblack@eecs.umich.edu HPSTATE &= ~(1 << 5); // HPSTATE.red = 0 4427741Sgblack@eecs.umich.edu HPSTATE |= (1 << 2); // HPSTATE.hpriv = 1 4437741Sgblack@eecs.umich.edu HPSTATE &= ~(1 << 10); // HPSTATE.ibe = 0 4447741Sgblack@eecs.umich.edu // HPSTATE.tlz is unchanged 4457741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_HPSTATE, HPSTATE); 4467741Sgblack@eecs.umich.edu } else { // we are going to priv 4477741Sgblack@eecs.umich.edu PSTATE |= (1 << 2); // PSTATE.priv = 1 4487741Sgblack@eecs.umich.edu replaceBits(PSTATE, 9, 9, PSTATE >> 8); // PSTATE.cle = PSTATE.tle 4497741Sgblack@eecs.umich.edu } 4507741Sgblack@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_PSTATE, PSTATE); 4517741Sgblack@eecs.umich.edu 4527741Sgblack@eecs.umich.edu 4537741Sgblack@eecs.umich.edu bool changedCWP = true; 4547741Sgblack@eecs.umich.edu if (tt == 0x24) 4557741Sgblack@eecs.umich.edu CWP++; 4567741Sgblack@eecs.umich.edu else if (0x80 <= tt && tt <= 0xbf) 4577741Sgblack@eecs.umich.edu CWP += (CANSAVE + 2); 4587741Sgblack@eecs.umich.edu else if (0xc0 <= tt && tt <= 0xff) 4597741Sgblack@eecs.umich.edu CWP--; 4607741Sgblack@eecs.umich.edu else 4617741Sgblack@eecs.umich.edu changedCWP = false; 4627741Sgblack@eecs.umich.edu 4637741Sgblack@eecs.umich.edu if (changedCWP) { 4647741Sgblack@eecs.umich.edu CWP = (CWP + NWindows) % NWindows; 4657741Sgblack@eecs.umich.edu tc->setMiscReg(MISCREG_CWP, CWP); 4667741Sgblack@eecs.umich.edu } 4677741Sgblack@eecs.umich.edu} 4687741Sgblack@eecs.umich.edu 4697741Sgblack@eecs.umich.eduvoid 4707741Sgblack@eecs.umich.edugetREDVector(MiscReg TT, Addr &PC, Addr &NPC) 4713578Sgblack@eecs.umich.edu{ 4723585Sgblack@eecs.umich.edu //XXX The following constant might belong in a header file. 4733603Ssaidi@eecs.umich.edu const Addr RSTVAddr = 0xFFF0000000ULL; 4743595Sgblack@eecs.umich.edu PC = RSTVAddr | ((TT << 5) & 0xFF); 4753578Sgblack@eecs.umich.edu NPC = PC + sizeof(MachInst); 4763578Sgblack@eecs.umich.edu} 4773578Sgblack@eecs.umich.edu 4787741Sgblack@eecs.umich.eduvoid 4797741Sgblack@eecs.umich.edugetHyperVector(ThreadContext * tc, Addr &PC, Addr &NPC, MiscReg TT) 4803578Sgblack@eecs.umich.edu{ 4814172Ssaidi@eecs.umich.edu Addr HTBA = tc->readMiscRegNoEffect(MISCREG_HTBA); 4823578Sgblack@eecs.umich.edu PC = (HTBA & ~mask(14)) | ((TT << 5) & mask(14)); 4833578Sgblack@eecs.umich.edu NPC = PC + sizeof(MachInst); 4843578Sgblack@eecs.umich.edu} 4853578Sgblack@eecs.umich.edu 4867741Sgblack@eecs.umich.eduvoid 4877741Sgblack@eecs.umich.edugetPrivVector(ThreadContext *tc, Addr &PC, Addr &NPC, MiscReg TT, MiscReg TL) 4883578Sgblack@eecs.umich.edu{ 4894172Ssaidi@eecs.umich.edu Addr TBA = tc->readMiscRegNoEffect(MISCREG_TBA); 4903578Sgblack@eecs.umich.edu PC = (TBA & ~mask(15)) | 4913578Sgblack@eecs.umich.edu (TL > 1 ? (1 << 14) : 0) | 4923578Sgblack@eecs.umich.edu ((TT << 5) & mask(14)); 4933578Sgblack@eecs.umich.edu NPC = PC + sizeof(MachInst); 4943578Sgblack@eecs.umich.edu} 4953578Sgblack@eecs.umich.edu 4967741Sgblack@eecs.umich.eduvoid 4977741Sgblack@eecs.umich.eduSparcFaultBase::invoke(ThreadContext * tc, StaticInstPtr inst) 4982221SN/A{ 4992680Sktlim@umich.edu FaultBase::invoke(tc); 5008750Sgblack@eecs.umich.edu if (!FullSystem) 5018750Sgblack@eecs.umich.edu return; 5028750Sgblack@eecs.umich.edu 5032223SN/A countStat()++; 5042221SN/A 5057741Sgblack@eecs.umich.edu // We can refer to this to see what the trap level -was-, but something 5067741Sgblack@eecs.umich.edu // in the middle could change it in the regfile out from under us. 5074172Ssaidi@eecs.umich.edu MiscReg tl = tc->readMiscRegNoEffect(MISCREG_TL); 5084172Ssaidi@eecs.umich.edu MiscReg tt = tc->readMiscRegNoEffect(MISCREG_TT); 5094172Ssaidi@eecs.umich.edu MiscReg pstate = tc->readMiscRegNoEffect(MISCREG_PSTATE); 5104172Ssaidi@eecs.umich.edu MiscReg hpstate = tc->readMiscRegNoEffect(MISCREG_HPSTATE); 5113578Sgblack@eecs.umich.edu 5123578Sgblack@eecs.umich.edu Addr PC, NPC; 5133578Sgblack@eecs.umich.edu 5143578Sgblack@eecs.umich.edu PrivilegeLevel current; 5153893Shsul@eecs.umich.edu if (hpstate & HPSTATE::hpriv) 5163746Sgblack@eecs.umich.edu current = Hyperprivileged; 5173893Shsul@eecs.umich.edu else if (pstate & PSTATE::priv) 5183578Sgblack@eecs.umich.edu current = Privileged; 5193578Sgblack@eecs.umich.edu else 5203746Sgblack@eecs.umich.edu current = User; 5213578Sgblack@eecs.umich.edu 5223578Sgblack@eecs.umich.edu PrivilegeLevel level = getNextLevel(current); 5233578Sgblack@eecs.umich.edu 5243893Shsul@eecs.umich.edu if ((hpstate & HPSTATE::red) || (tl == MaxTL - 1)) { 5253595Sgblack@eecs.umich.edu getREDVector(5, PC, NPC); 5263893Shsul@eecs.umich.edu doREDFault(tc, tt); 5277741Sgblack@eecs.umich.edu // This changes the hpstate and pstate, so we need to make sure we 5287741Sgblack@eecs.umich.edu // save the old version on the trap stack in doREDFault. 5293578Sgblack@eecs.umich.edu enterREDState(tc); 5303893Shsul@eecs.umich.edu } else if (tl == MaxTL) { 5313825Ssaidi@eecs.umich.edu panic("Should go to error state here.. crap\n"); 5327741Sgblack@eecs.umich.edu // Do error_state somehow? 5337741Sgblack@eecs.umich.edu // Probably inject a WDR fault using the interrupt mechanism. 5347741Sgblack@eecs.umich.edu // What should the PC and NPC be set to? 5353893Shsul@eecs.umich.edu } else if (tl > MaxPTL && level == Privileged) { 5367741Sgblack@eecs.umich.edu // guest_watchdog fault 5373578Sgblack@eecs.umich.edu doNormalFault(tc, trapType(), true); 5383585Sgblack@eecs.umich.edu getHyperVector(tc, PC, NPC, 2); 5393893Shsul@eecs.umich.edu } else if (level == Hyperprivileged || 5405570Snate@binkert.org (level == Privileged && trapType() >= 384)) { 5413578Sgblack@eecs.umich.edu doNormalFault(tc, trapType(), true); 5423585Sgblack@eecs.umich.edu getHyperVector(tc, PC, NPC, trapType()); 5433826Ssaidi@eecs.umich.edu } else { 5443578Sgblack@eecs.umich.edu doNormalFault(tc, trapType(), false); 5457741Sgblack@eecs.umich.edu getPrivVector(tc, PC, NPC, trapType(), tl + 1); 5463578Sgblack@eecs.umich.edu } 5473578Sgblack@eecs.umich.edu 5487720Sgblack@eecs.umich.edu PCState pc; 5497720Sgblack@eecs.umich.edu pc.pc(PC); 5507720Sgblack@eecs.umich.edu pc.npc(NPC); 5517720Sgblack@eecs.umich.edu pc.nnpc(NPC + sizeof(MachInst)); 5527720Sgblack@eecs.umich.edu pc.upc(0); 5537720Sgblack@eecs.umich.edu pc.nupc(1); 5547720Sgblack@eecs.umich.edu tc->pcState(pc); 5553420Sgblack@eecs.umich.edu} 5562221SN/A 5577741Sgblack@eecs.umich.eduvoid 5587741Sgblack@eecs.umich.eduPowerOnReset::invoke(ThreadContext *tc, StaticInstPtr inst) 5593523Sgblack@eecs.umich.edu{ 5607741Sgblack@eecs.umich.edu // For SPARC, when a system is first started, there is a power 5617741Sgblack@eecs.umich.edu // on reset Trap which sets the processor into the following state. 5627741Sgblack@eecs.umich.edu // Bits that aren't set aren't defined on startup. 5633595Sgblack@eecs.umich.edu 5644172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TL, MaxTL); 5654172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TT, trapType()); 5664172Ssaidi@eecs.umich.edu tc->setMiscReg(MISCREG_GL, MaxGL); 5673595Sgblack@eecs.umich.edu 5687741Sgblack@eecs.umich.edu // Turn on pef and priv, set everything else to 0 5694172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_PSTATE, (1 << 4) | (1 << 2)); 5703595Sgblack@eecs.umich.edu 5717741Sgblack@eecs.umich.edu // Turn on red and hpriv, set everything else to 0 5724172Ssaidi@eecs.umich.edu MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE); 5737741Sgblack@eecs.umich.edu // HPSTATE.red = 1 5743628Sgblack@eecs.umich.edu HPSTATE |= (1 << 5); 5757741Sgblack@eecs.umich.edu // HPSTATE.hpriv = 1 5763628Sgblack@eecs.umich.edu HPSTATE |= (1 << 2); 5777741Sgblack@eecs.umich.edu // HPSTATE.ibe = 0 5783628Sgblack@eecs.umich.edu HPSTATE &= ~(1 << 10); 5797741Sgblack@eecs.umich.edu // HPSTATE.tlz = 0 5803628Sgblack@eecs.umich.edu HPSTATE &= ~(1 << 0); 5814172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_HPSTATE, HPSTATE); 5823595Sgblack@eecs.umich.edu 5837741Sgblack@eecs.umich.edu // The tick register is unreadable by nonprivileged software 5844172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_TICK, 1ULL << 63); 5853595Sgblack@eecs.umich.edu 5867741Sgblack@eecs.umich.edu // Enter RED state. We do this last so that the actual state preserved in 5877741Sgblack@eecs.umich.edu // the trap stack is the state from before this fault. 5883746Sgblack@eecs.umich.edu enterREDState(tc); 5893746Sgblack@eecs.umich.edu 5903595Sgblack@eecs.umich.edu Addr PC, NPC; 5913595Sgblack@eecs.umich.edu getREDVector(trapType(), PC, NPC); 5927720Sgblack@eecs.umich.edu 5937720Sgblack@eecs.umich.edu PCState pc; 5947720Sgblack@eecs.umich.edu pc.pc(PC); 5957720Sgblack@eecs.umich.edu pc.npc(NPC); 5967720Sgblack@eecs.umich.edu pc.nnpc(NPC + sizeof(MachInst)); 5977720Sgblack@eecs.umich.edu pc.upc(0); 5987720Sgblack@eecs.umich.edu pc.nupc(1); 5997720Sgblack@eecs.umich.edu tc->pcState(pc); 6003595Sgblack@eecs.umich.edu 6017741Sgblack@eecs.umich.edu // These registers are specified as "undefined" after a POR, and they 6027741Sgblack@eecs.umich.edu // should have reasonable values after the miscregfile is reset 6033523Sgblack@eecs.umich.edu /* 6043595Sgblack@eecs.umich.edu // Clear all the soft interrupt bits 6053595Sgblack@eecs.umich.edu softint = 0; 6063595Sgblack@eecs.umich.edu // disable timer compare interrupts, reset tick_cmpr 6074172Ssaidi@eecs.umich.edu tc->setMiscRegNoEffect(MISCREG_ 6083595Sgblack@eecs.umich.edu tick_cmprFields.int_dis = 1; 6093523Sgblack@eecs.umich.edu tick_cmprFields.tick_cmpr = 0; // Reset to 0 for pretty printing 6107741Sgblack@eecs.umich.edu stickFields.npt = 1; // The TICK register is unreadable by by !priv 6113523Sgblack@eecs.umich.edu stick_cmprFields.int_dis = 1; // disable timer compare interrupts 6123523Sgblack@eecs.umich.edu stick_cmprFields.tick_cmpr = 0; // Reset to 0 for pretty printing 6133523Sgblack@eecs.umich.edu 6143523Sgblack@eecs.umich.edu tt[tl] = _trapType; 6153523Sgblack@eecs.umich.edu 6163523Sgblack@eecs.umich.edu hintp = 0; // no interrupts pending 6173523Sgblack@eecs.umich.edu hstick_cmprFields.int_dis = 1; // disable timer compare interrupts 6183523Sgblack@eecs.umich.edu hstick_cmprFields.tick_cmpr = 0; // Reset to 0 for pretty printing 6193523Sgblack@eecs.umich.edu */ 6202221SN/A} 6212221SN/A 6227741Sgblack@eecs.umich.eduvoid 6237741Sgblack@eecs.umich.eduFastInstructionAccessMMUMiss::invoke(ThreadContext *tc, StaticInstPtr inst) 6244997Sgblack@eecs.umich.edu{ 6258767Sgblack@eecs.umich.edu if (FullSystem) { 6268767Sgblack@eecs.umich.edu SparcFaultBase::invoke(tc, inst); 6274997Sgblack@eecs.umich.edu } else { 6288767Sgblack@eecs.umich.edu Process *p = tc->getProcessPtr(); 6298767Sgblack@eecs.umich.edu TlbEntry entry; 6308767Sgblack@eecs.umich.edu bool success = p->pTable->lookup(vaddr, entry); 6318767Sgblack@eecs.umich.edu if (!success) { 6328767Sgblack@eecs.umich.edu panic("Tried to execute unmapped address %#x.\n", vaddr); 6338767Sgblack@eecs.umich.edu } else { 6348767Sgblack@eecs.umich.edu Addr alignedVaddr = p->pTable->pageAlign(vaddr); 6358767Sgblack@eecs.umich.edu tc->getITBPtr()->insert(alignedVaddr, 0 /*partition id*/, 6368767Sgblack@eecs.umich.edu p->M5_pid /*context id*/, false, entry.pte); 6378767Sgblack@eecs.umich.edu } 6384997Sgblack@eecs.umich.edu } 6394997Sgblack@eecs.umich.edu} 6404997Sgblack@eecs.umich.edu 6417741Sgblack@eecs.umich.eduvoid 6427741Sgblack@eecs.umich.eduFastDataAccessMMUMiss::invoke(ThreadContext *tc, StaticInstPtr inst) 6434997Sgblack@eecs.umich.edu{ 6448767Sgblack@eecs.umich.edu if (FullSystem) { 6458767Sgblack@eecs.umich.edu SparcFaultBase::invoke(tc, inst); 6468767Sgblack@eecs.umich.edu } else { 6478767Sgblack@eecs.umich.edu Process *p = tc->getProcessPtr(); 6488767Sgblack@eecs.umich.edu TlbEntry entry; 6498767Sgblack@eecs.umich.edu bool success = p->pTable->lookup(vaddr, entry); 6508767Sgblack@eecs.umich.edu if (!success) { 6518767Sgblack@eecs.umich.edu if (p->fixupStackFault(vaddr)) 6528767Sgblack@eecs.umich.edu success = p->pTable->lookup(vaddr, entry); 6538767Sgblack@eecs.umich.edu } 6548767Sgblack@eecs.umich.edu if (!success) { 6558767Sgblack@eecs.umich.edu panic("Tried to access unmapped address %#x.\n", vaddr); 6568767Sgblack@eecs.umich.edu } else { 6578767Sgblack@eecs.umich.edu Addr alignedVaddr = p->pTable->pageAlign(vaddr); 6588767Sgblack@eecs.umich.edu tc->getDTBPtr()->insert(alignedVaddr, 0 /*partition id*/, 6598767Sgblack@eecs.umich.edu p->M5_pid /*context id*/, false, entry.pte); 6608767Sgblack@eecs.umich.edu } 6614997Sgblack@eecs.umich.edu } 6624997Sgblack@eecs.umich.edu} 6634997Sgblack@eecs.umich.edu 6647741Sgblack@eecs.umich.eduvoid 6657741Sgblack@eecs.umich.eduSpillNNormal::invoke(ThreadContext *tc, StaticInstPtr inst) 6663415Sgblack@eecs.umich.edu{ 6678778Sgblack@eecs.umich.edu if (FullSystem) { 6688778Sgblack@eecs.umich.edu SparcFaultBase::invoke(tc, inst); 6698778Sgblack@eecs.umich.edu } else { 6708778Sgblack@eecs.umich.edu doNormalFault(tc, trapType(), false); 6713415Sgblack@eecs.umich.edu 6728778Sgblack@eecs.umich.edu Process *p = tc->getProcessPtr(); 6733415Sgblack@eecs.umich.edu 6748778Sgblack@eecs.umich.edu //XXX This will only work in faults from a SparcLiveProcess 6758778Sgblack@eecs.umich.edu SparcLiveProcess *lp = dynamic_cast<SparcLiveProcess *>(p); 6768778Sgblack@eecs.umich.edu assert(lp); 6773415Sgblack@eecs.umich.edu 6788778Sgblack@eecs.umich.edu // Then adjust the PC and NPC 6798778Sgblack@eecs.umich.edu tc->pcState(lp->readSpillStart()); 6808778Sgblack@eecs.umich.edu } 6813415Sgblack@eecs.umich.edu} 6823415Sgblack@eecs.umich.edu 6837741Sgblack@eecs.umich.eduvoid 6847741Sgblack@eecs.umich.eduFillNNormal::invoke(ThreadContext *tc, StaticInstPtr inst) 6853415Sgblack@eecs.umich.edu{ 6868778Sgblack@eecs.umich.edu if (FullSystem) { 6878778Sgblack@eecs.umich.edu SparcFaultBase::invoke(tc, inst); 6888778Sgblack@eecs.umich.edu } else { 6898778Sgblack@eecs.umich.edu doNormalFault(tc, trapType(), false); 6903415Sgblack@eecs.umich.edu 6918778Sgblack@eecs.umich.edu Process *p = tc->getProcessPtr(); 6923415Sgblack@eecs.umich.edu 6938778Sgblack@eecs.umich.edu //XXX This will only work in faults from a SparcLiveProcess 6948778Sgblack@eecs.umich.edu SparcLiveProcess *lp = dynamic_cast<SparcLiveProcess *>(p); 6958778Sgblack@eecs.umich.edu assert(lp); 6963415Sgblack@eecs.umich.edu 6978778Sgblack@eecs.umich.edu // Then adjust the PC and NPC 6988778Sgblack@eecs.umich.edu tc->pcState(lp->readFillStart()); 6998778Sgblack@eecs.umich.edu } 7003415Sgblack@eecs.umich.edu} 7013415Sgblack@eecs.umich.edu 7027741Sgblack@eecs.umich.eduvoid 7037741Sgblack@eecs.umich.eduTrapInstruction::invoke(ThreadContext *tc, StaticInstPtr inst) 7044111Sgblack@eecs.umich.edu{ 7058778Sgblack@eecs.umich.edu if (FullSystem) { 7068778Sgblack@eecs.umich.edu SparcFaultBase::invoke(tc, inst); 7078778Sgblack@eecs.umich.edu } else { 7088778Sgblack@eecs.umich.edu // In SE, this mechanism is how the process requests a service from 7098778Sgblack@eecs.umich.edu // the operating system. We'll get the process object from the thread 7108778Sgblack@eecs.umich.edu // context and let it service the request. 7114111Sgblack@eecs.umich.edu 7128778Sgblack@eecs.umich.edu Process *p = tc->getProcessPtr(); 7134111Sgblack@eecs.umich.edu 7148778Sgblack@eecs.umich.edu SparcLiveProcess *lp = dynamic_cast<SparcLiveProcess *>(p); 7158778Sgblack@eecs.umich.edu assert(lp); 7164111Sgblack@eecs.umich.edu 7178778Sgblack@eecs.umich.edu lp->handleTrap(_n, tc); 7184111Sgblack@eecs.umich.edu 7198778Sgblack@eecs.umich.edu // We need to explicitly advance the pc, since that's not done for us 7208778Sgblack@eecs.umich.edu // on a faulting instruction 7218778Sgblack@eecs.umich.edu PCState pc = tc->pcState(); 7228778Sgblack@eecs.umich.edu pc.advance(); 7238778Sgblack@eecs.umich.edu tc->pcState(pc); 7248778Sgblack@eecs.umich.edu } 7254111Sgblack@eecs.umich.edu} 7264111Sgblack@eecs.umich.edu 7272223SN/A} // namespace SparcISA 7282221SN/A 729