faults.cc revision 8205
12221SN/A/*
22221SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
32221SN/A * All rights reserved.
42221SN/A *
52221SN/A * Redistribution and use in source and binary forms, with or without
62221SN/A * modification, are permitted provided that the following conditions are
72221SN/A * met: redistributions of source code must retain the above copyright
82221SN/A * notice, this list of conditions and the following disclaimer;
92221SN/A * redistributions in binary form must reproduce the above copyright
102221SN/A * notice, this list of conditions and the following disclaimer in the
112221SN/A * documentation and/or other materials provided with the distribution;
122221SN/A * neither the name of the copyright holders nor the names of its
132221SN/A * contributors may be used to endorse or promote products derived from
142221SN/A * this software without specific prior written permission.
152221SN/A *
162221SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172221SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182221SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192221SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202221SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212221SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222221SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232221SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242221SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252221SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262221SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Gabe Black
292665Ssaidi@eecs.umich.edu *          Kevin Lim
302221SN/A */
312221SN/A
323415Sgblack@eecs.umich.edu#include <algorithm>
333415Sgblack@eecs.umich.edu
342223SN/A#include "arch/sparc/faults.hh"
353415Sgblack@eecs.umich.edu#include "arch/sparc/isa_traits.hh"
363578Sgblack@eecs.umich.edu#include "arch/sparc/types.hh"
373415Sgblack@eecs.umich.edu#include "base/bitfield.hh"
383415Sgblack@eecs.umich.edu#include "base/trace.hh"
393523Sgblack@eecs.umich.edu#include "config/full_system.hh"
403415Sgblack@eecs.umich.edu#include "cpu/base.hh"
412680Sktlim@umich.edu#include "cpu/thread_context.hh"
422800Ssaidi@eecs.umich.edu#if !FULL_SYSTEM
433523Sgblack@eecs.umich.edu#include "arch/sparc/process.hh"
443415Sgblack@eecs.umich.edu#include "mem/page_table.hh"
452800Ssaidi@eecs.umich.edu#include "sim/process.hh"
462800Ssaidi@eecs.umich.edu#endif
472221SN/A
483415Sgblack@eecs.umich.eduusing namespace std;
493415Sgblack@eecs.umich.edu
502223SN/Anamespace SparcISA
512221SN/A{
522221SN/A
533573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
543576Sgblack@eecs.umich.edu    SparcFault<PowerOnReset>::vals =
553576Sgblack@eecs.umich.edu    {"power_on_reset", 0x001, 0, {H, H, H}};
562221SN/A
573573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
583576Sgblack@eecs.umich.edu    SparcFault<WatchDogReset>::vals =
593576Sgblack@eecs.umich.edu    {"watch_dog_reset", 0x002, 120, {H, H, H}};
602221SN/A
613573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
623576Sgblack@eecs.umich.edu    SparcFault<ExternallyInitiatedReset>::vals =
633576Sgblack@eecs.umich.edu    {"externally_initiated_reset", 0x003, 110, {H, H, H}};
642221SN/A
653573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
663576Sgblack@eecs.umich.edu    SparcFault<SoftwareInitiatedReset>::vals =
673576Sgblack@eecs.umich.edu    {"software_initiated_reset", 0x004, 130, {SH, SH, H}};
682221SN/A
693573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
703576Sgblack@eecs.umich.edu    SparcFault<REDStateException>::vals =
713576Sgblack@eecs.umich.edu    {"RED_state_exception", 0x005, 1, {H, H, H}};
722221SN/A
733573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
743576Sgblack@eecs.umich.edu    SparcFault<StoreError>::vals =
753576Sgblack@eecs.umich.edu    {"store_error", 0x007, 201, {H, H, H}};
762221SN/A
773573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
783576Sgblack@eecs.umich.edu    SparcFault<InstructionAccessException>::vals =
793576Sgblack@eecs.umich.edu    {"instruction_access_exception", 0x008, 300, {H, H, H}};
803576Sgblack@eecs.umich.edu
813576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005
823576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals
833576Sgblack@eecs.umich.edu    SparcFault<InstructionAccessMMUMiss>::vals =
843576Sgblack@eecs.umich.edu    {"inst_mmu", 0x009, 2, {H, H, H}};*/
852221SN/A
863573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
873576Sgblack@eecs.umich.edu    SparcFault<InstructionAccessError>::vals =
883576Sgblack@eecs.umich.edu    {"instruction_access_error", 0x00A, 400, {H, H, H}};
892221SN/A
903573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
913576Sgblack@eecs.umich.edu    SparcFault<IllegalInstruction>::vals =
923576Sgblack@eecs.umich.edu    {"illegal_instruction", 0x010, 620, {H, H, H}};
932221SN/A
943573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
953576Sgblack@eecs.umich.edu    SparcFault<PrivilegedOpcode>::vals =
963576Sgblack@eecs.umich.edu    {"privileged_opcode", 0x011, 700, {P, SH, SH}};
973576Sgblack@eecs.umich.edu
983576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005
993576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals
1003576Sgblack@eecs.umich.edu    SparcFault<UnimplementedLDD>::vals =
1013576Sgblack@eecs.umich.edu    {"unimp_ldd", 0x012, 6, {H, H, H}};*/
1023576Sgblack@eecs.umich.edu
1033576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005
1043576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals
1053576Sgblack@eecs.umich.edu    SparcFault<UnimplementedSTD>::vals =
1063576Sgblack@eecs.umich.edu    {"unimp_std", 0x013, 6, {H, H, H}};*/
1072221SN/A
1083573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1093576Sgblack@eecs.umich.edu    SparcFault<FpDisabled>::vals =
1103576Sgblack@eecs.umich.edu    {"fp_disabled", 0x020, 800, {P, P, H}};
1112221SN/A
1123573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1133576Sgblack@eecs.umich.edu    SparcFault<FpExceptionIEEE754>::vals =
1143576Sgblack@eecs.umich.edu    {"fp_exception_ieee_754", 0x021, 1110, {P, P, H}};
1152221SN/A
1163573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1173576Sgblack@eecs.umich.edu    SparcFault<FpExceptionOther>::vals =
1183576Sgblack@eecs.umich.edu    {"fp_exception_other", 0x022, 1110, {P, P, H}};
1192221SN/A
1203573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1213576Sgblack@eecs.umich.edu    SparcFault<TagOverflow>::vals =
1223576Sgblack@eecs.umich.edu    {"tag_overflow", 0x023, 1400, {P, P, H}};
1232221SN/A
1243573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1253576Sgblack@eecs.umich.edu    SparcFault<CleanWindow>::vals =
1263576Sgblack@eecs.umich.edu    {"clean_window", 0x024, 1010, {P, P, H}};
1272221SN/A
1283573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1293576Sgblack@eecs.umich.edu    SparcFault<DivisionByZero>::vals =
1303576Sgblack@eecs.umich.edu    {"division_by_zero", 0x028, 1500, {P, P, H}};
1312223SN/A
1323573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1333576Sgblack@eecs.umich.edu    SparcFault<InternalProcessorError>::vals =
1343576Sgblack@eecs.umich.edu    {"internal_processor_error", 0x029, 4, {H, H, H}};
1352223SN/A
1363573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1373576Sgblack@eecs.umich.edu    SparcFault<InstructionInvalidTSBEntry>::vals =
1383576Sgblack@eecs.umich.edu    {"instruction_invalid_tsb_entry", 0x02A, 210, {H, H, SH}};
1392223SN/A
1403573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1413576Sgblack@eecs.umich.edu    SparcFault<DataInvalidTSBEntry>::vals =
1423576Sgblack@eecs.umich.edu    {"data_invalid_tsb_entry", 0x02B, 1203, {H, H, H}};
1432223SN/A
1443573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1453576Sgblack@eecs.umich.edu    SparcFault<DataAccessException>::vals =
1463576Sgblack@eecs.umich.edu    {"data_access_exception", 0x030, 1201, {H, H, H}};
1473576Sgblack@eecs.umich.edu
1483576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005
1493576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals
1503576Sgblack@eecs.umich.edu    SparcFault<DataAccessMMUMiss>::vals =
1513576Sgblack@eecs.umich.edu    {"data_mmu", 0x031, 12, {H, H, H}};*/
1522223SN/A
1533573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1543576Sgblack@eecs.umich.edu    SparcFault<DataAccessError>::vals =
1553576Sgblack@eecs.umich.edu    {"data_access_error", 0x032, 1210, {H, H, H}};
1562223SN/A
1573573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1583576Sgblack@eecs.umich.edu    SparcFault<DataAccessProtection>::vals =
1593576Sgblack@eecs.umich.edu    {"data_access_protection", 0x033, 1207, {H, H, H}};
1602223SN/A
1613573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1623576Sgblack@eecs.umich.edu    SparcFault<MemAddressNotAligned>::vals =
1633576Sgblack@eecs.umich.edu    {"mem_address_not_aligned", 0x034, 1020, {H, H, H}};
1642223SN/A
1653573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1663576Sgblack@eecs.umich.edu    SparcFault<LDDFMemAddressNotAligned>::vals =
1673576Sgblack@eecs.umich.edu    {"LDDF_mem_address_not_aligned", 0x035, 1010, {H, H, H}};
1682223SN/A
1693573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1703576Sgblack@eecs.umich.edu    SparcFault<STDFMemAddressNotAligned>::vals =
1713576Sgblack@eecs.umich.edu    {"STDF_mem_address_not_aligned", 0x036, 1010, {H, H, H}};
1722223SN/A
1733573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1743576Sgblack@eecs.umich.edu    SparcFault<PrivilegedAction>::vals =
1753576Sgblack@eecs.umich.edu    {"privileged_action", 0x037, 1110, {H, H, SH}};
1762223SN/A
1773573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1783576Sgblack@eecs.umich.edu    SparcFault<LDQFMemAddressNotAligned>::vals =
1793576Sgblack@eecs.umich.edu    {"LDQF_mem_address_not_aligned", 0x038, 1010, {H, H, H}};
1802223SN/A
1813573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1823576Sgblack@eecs.umich.edu    SparcFault<STQFMemAddressNotAligned>::vals =
1833576Sgblack@eecs.umich.edu    {"STQF_mem_address_not_aligned", 0x039, 1010, {H, H, H}};
1842223SN/A
1853573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1863576Sgblack@eecs.umich.edu    SparcFault<InstructionRealTranslationMiss>::vals =
1873576Sgblack@eecs.umich.edu    {"instruction_real_translation_miss", 0x03E, 208, {H, H, SH}};
1882223SN/A
1893573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1903576Sgblack@eecs.umich.edu    SparcFault<DataRealTranslationMiss>::vals =
1913576Sgblack@eecs.umich.edu    {"data_real_translation_miss", 0x03F, 1203, {H, H, H}};
1922223SN/A
1933576Sgblack@eecs.umich.edu//XXX This trap is apparently dropped from ua2005
1943576Sgblack@eecs.umich.edu/*template<> SparcFaultBase::FaultVals
1953576Sgblack@eecs.umich.edu    SparcFault<AsyncDataError>::vals =
1963576Sgblack@eecs.umich.edu    {"async_data", 0x040, 2, {H, H, H}};*/
1972527SN/A
1983573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
1993576Sgblack@eecs.umich.edu    SparcFault<InterruptLevelN>::vals =
2003890Ssaidi@eecs.umich.edu    {"interrupt_level_n", 0x040, 0, {P, P, SH}};
2012223SN/A
2023573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2033576Sgblack@eecs.umich.edu    SparcFault<HstickMatch>::vals =
2043576Sgblack@eecs.umich.edu    {"hstick_match", 0x05E, 1601, {H, H, H}};
2052223SN/A
2063573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2073576Sgblack@eecs.umich.edu    SparcFault<TrapLevelZero>::vals =
2083576Sgblack@eecs.umich.edu    {"trap_level_zero", 0x05F, 202, {H, H, SH}};
2092223SN/A
2103573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2114103Ssaidi@eecs.umich.edu    SparcFault<InterruptVector>::vals =
2124103Ssaidi@eecs.umich.edu    {"interrupt_vector", 0x060, 2630, {H, H, H}};
2134103Ssaidi@eecs.umich.edu
2144103Ssaidi@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2153576Sgblack@eecs.umich.edu    SparcFault<PAWatchpoint>::vals =
2163576Sgblack@eecs.umich.edu    {"PA_watchpoint", 0x061, 1209, {H, H, H}};
2172223SN/A
2183573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2193576Sgblack@eecs.umich.edu    SparcFault<VAWatchpoint>::vals =
2203576Sgblack@eecs.umich.edu    {"VA_watchpoint", 0x062, 1120, {P, P, SH}};
2212223SN/A
2223573Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2233576Sgblack@eecs.umich.edu    SparcFault<FastInstructionAccessMMUMiss>::vals =
2243576Sgblack@eecs.umich.edu    {"fast_instruction_access_MMU_miss", 0x064, 208, {H, H, SH}};
2253576Sgblack@eecs.umich.edu
2263576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2273576Sgblack@eecs.umich.edu    SparcFault<FastDataAccessMMUMiss>::vals =
2283576Sgblack@eecs.umich.edu    {"fast_data_access_MMU_miss", 0x068, 1203, {H, H, H}};
2293576Sgblack@eecs.umich.edu
2303576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2313576Sgblack@eecs.umich.edu    SparcFault<FastDataAccessProtection>::vals =
2323576Sgblack@eecs.umich.edu    {"fast_data_access_protection", 0x06C, 1207, {H, H, H}};
2333576Sgblack@eecs.umich.edu
2343576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2353576Sgblack@eecs.umich.edu    SparcFault<InstructionBreakpoint>::vals =
2363576Sgblack@eecs.umich.edu    {"instruction_break", 0x076, 610, {H, H, H}};
2373576Sgblack@eecs.umich.edu
2383576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2393576Sgblack@eecs.umich.edu    SparcFault<CpuMondo>::vals =
2403576Sgblack@eecs.umich.edu    {"cpu_mondo", 0x07C, 1608, {P, P, SH}};
2413576Sgblack@eecs.umich.edu
2423576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2433576Sgblack@eecs.umich.edu    SparcFault<DevMondo>::vals =
2443576Sgblack@eecs.umich.edu    {"dev_mondo", 0x07D, 1611, {P, P, SH}};
2453576Sgblack@eecs.umich.edu
2463576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2473893Shsul@eecs.umich.edu    SparcFault<ResumableError>::vals =
2483576Sgblack@eecs.umich.edu    {"resume_error", 0x07E, 3330, {P, P, SH}};
2493576Sgblack@eecs.umich.edu
2503576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2513576Sgblack@eecs.umich.edu    SparcFault<SpillNNormal>::vals =
2523576Sgblack@eecs.umich.edu    {"spill_n_normal", 0x080, 900, {P, P, H}};
2533576Sgblack@eecs.umich.edu
2543576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2553576Sgblack@eecs.umich.edu    SparcFault<SpillNOther>::vals =
2563576Sgblack@eecs.umich.edu    {"spill_n_other", 0x0A0, 900, {P, P, H}};
2573576Sgblack@eecs.umich.edu
2583576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2593576Sgblack@eecs.umich.edu    SparcFault<FillNNormal>::vals =
2603576Sgblack@eecs.umich.edu    {"fill_n_normal", 0x0C0, 900, {P, P, H}};
2613576Sgblack@eecs.umich.edu
2623576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2633576Sgblack@eecs.umich.edu    SparcFault<FillNOther>::vals =
2643576Sgblack@eecs.umich.edu    {"fill_n_other", 0x0E0, 900, {P, P, H}};
2653576Sgblack@eecs.umich.edu
2663576Sgblack@eecs.umich.edutemplate<> SparcFaultBase::FaultVals
2673576Sgblack@eecs.umich.edu    SparcFault<TrapInstruction>::vals =
2683576Sgblack@eecs.umich.edu    {"trap_instruction", 0x100, 1602, {P, P, H}};
2692223SN/A
2703415Sgblack@eecs.umich.edu/**
2713578Sgblack@eecs.umich.edu * This causes the thread context to enter RED state. This causes the side
2723578Sgblack@eecs.umich.edu * effects which go with entering RED state because of a trap.
2733415Sgblack@eecs.umich.edu */
2743415Sgblack@eecs.umich.edu
2757741Sgblack@eecs.umich.eduvoid
2767741Sgblack@eecs.umich.eduenterREDState(ThreadContext *tc)
2773415Sgblack@eecs.umich.edu{
2783578Sgblack@eecs.umich.edu    //@todo Disable the mmu?
2793578Sgblack@eecs.umich.edu    //@todo Disable watchpoints?
2804172Ssaidi@eecs.umich.edu    MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE);
2817741Sgblack@eecs.umich.edu    // HPSTATE.red = 1
2823578Sgblack@eecs.umich.edu    HPSTATE |= (1 << 5);
2837741Sgblack@eecs.umich.edu    // HPSTATE.hpriv = 1
2843578Sgblack@eecs.umich.edu    HPSTATE |= (1 << 2);
2854172Ssaidi@eecs.umich.edu    tc->setMiscReg(MISCREG_HPSTATE, HPSTATE);
2867741Sgblack@eecs.umich.edu    // PSTATE.priv is set to 1 here. The manual says it should be 0, but
2877741Sgblack@eecs.umich.edu    // Legion sets it to 1.
2884172Ssaidi@eecs.umich.edu    MiscReg PSTATE = tc->readMiscRegNoEffect(MISCREG_PSTATE);
2893746Sgblack@eecs.umich.edu    PSTATE |= (1 << 2);
2904172Ssaidi@eecs.umich.edu    tc->setMiscReg(MISCREG_PSTATE, PSTATE);
2913578Sgblack@eecs.umich.edu}
2923578Sgblack@eecs.umich.edu
2933578Sgblack@eecs.umich.edu/**
2943578Sgblack@eecs.umich.edu * This sets everything up for a RED state trap except for actually jumping to
2953578Sgblack@eecs.umich.edu * the handler.
2963578Sgblack@eecs.umich.edu */
2973578Sgblack@eecs.umich.edu
2987741Sgblack@eecs.umich.eduvoid
2997741Sgblack@eecs.umich.edudoREDFault(ThreadContext *tc, TrapType tt)
3003578Sgblack@eecs.umich.edu{
3014172Ssaidi@eecs.umich.edu    MiscReg TL = tc->readMiscRegNoEffect(MISCREG_TL);
3024172Ssaidi@eecs.umich.edu    MiscReg TSTATE = tc->readMiscRegNoEffect(MISCREG_TSTATE);
3034172Ssaidi@eecs.umich.edu    MiscReg PSTATE = tc->readMiscRegNoEffect(MISCREG_PSTATE);
3044172Ssaidi@eecs.umich.edu    MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE);
3053761Sgblack@eecs.umich.edu    MiscReg CCR = tc->readIntReg(NumIntArchRegs + 2);
3064172Ssaidi@eecs.umich.edu    MiscReg ASI = tc->readMiscRegNoEffect(MISCREG_ASI);
3074172Ssaidi@eecs.umich.edu    MiscReg CWP = tc->readMiscRegNoEffect(MISCREG_CWP);
3084172Ssaidi@eecs.umich.edu    MiscReg CANSAVE = tc->readMiscRegNoEffect(NumIntArchRegs + 3);
3094172Ssaidi@eecs.umich.edu    MiscReg GL = tc->readMiscRegNoEffect(MISCREG_GL);
3107720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
3113578Sgblack@eecs.umich.edu
3123578Sgblack@eecs.umich.edu    TL++;
3133578Sgblack@eecs.umich.edu
3147720Sgblack@eecs.umich.edu    Addr pcMask = bits(PSTATE, 3) ? mask(32) : mask(64);
3153928Ssaidi@eecs.umich.edu
3167741Sgblack@eecs.umich.edu    // set TSTATE.gl to gl
3173578Sgblack@eecs.umich.edu    replaceBits(TSTATE, 42, 40, GL);
3187741Sgblack@eecs.umich.edu    // set TSTATE.ccr to ccr
3193578Sgblack@eecs.umich.edu    replaceBits(TSTATE, 39, 32, CCR);
3207741Sgblack@eecs.umich.edu    // set TSTATE.asi to asi
3213578Sgblack@eecs.umich.edu    replaceBits(TSTATE, 31, 24, ASI);
3227741Sgblack@eecs.umich.edu    // set TSTATE.pstate to pstate
3233578Sgblack@eecs.umich.edu    replaceBits(TSTATE, 20, 8, PSTATE);
3247741Sgblack@eecs.umich.edu    // set TSTATE.cwp to cwp
3253578Sgblack@eecs.umich.edu    replaceBits(TSTATE, 4, 0, CWP);
3263578Sgblack@eecs.umich.edu
3277741Sgblack@eecs.umich.edu    // Write back TSTATE
3284172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TSTATE, TSTATE);
3293578Sgblack@eecs.umich.edu
3307741Sgblack@eecs.umich.edu    // set TPC to PC
3317720Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TPC, pc.pc() & pcMask);
3327741Sgblack@eecs.umich.edu    // set TNPC to NPC
3337720Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TNPC, pc.npc() & pcMask);
3343578Sgblack@eecs.umich.edu
3357741Sgblack@eecs.umich.edu    // set HTSTATE.hpstate to hpstate
3364172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_HTSTATE, HPSTATE);
3373578Sgblack@eecs.umich.edu
3387741Sgblack@eecs.umich.edu    // TT = trap type;
3394172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TT, tt);
3403578Sgblack@eecs.umich.edu
3417741Sgblack@eecs.umich.edu    // Update GL
3424172Ssaidi@eecs.umich.edu    tc->setMiscReg(MISCREG_GL, min<int>(GL+1, MaxGL));
3433578Sgblack@eecs.umich.edu
3443926Ssaidi@eecs.umich.edu    PSTATE = mbits(PSTATE, 2, 2); // just save the priv bit
3457741Sgblack@eecs.umich.edu    PSTATE |= (1 << 4); // set PSTATE.pef to 1
3464172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_PSTATE, PSTATE);
3473578Sgblack@eecs.umich.edu
3487741Sgblack@eecs.umich.edu    // set HPSTATE.red to 1
3493578Sgblack@eecs.umich.edu    HPSTATE |= (1 << 5);
3507741Sgblack@eecs.umich.edu    // set HPSTATE.hpriv to 1
3513578Sgblack@eecs.umich.edu    HPSTATE |= (1 << 2);
3527741Sgblack@eecs.umich.edu    // set HPSTATE.ibe to 0
3533578Sgblack@eecs.umich.edu    HPSTATE &= ~(1 << 10);
3547741Sgblack@eecs.umich.edu    // set HPSTATE.tlz to 0
3553578Sgblack@eecs.umich.edu    HPSTATE &= ~(1 << 0);
3564172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_HPSTATE, HPSTATE);
3573578Sgblack@eecs.umich.edu
3583578Sgblack@eecs.umich.edu    bool changedCWP = true;
3593893Shsul@eecs.umich.edu    if (tt == 0x24)
3603415Sgblack@eecs.umich.edu        CWP++;
3613893Shsul@eecs.umich.edu    else if (0x80 <= tt && tt <= 0xbf)
3623415Sgblack@eecs.umich.edu        CWP += (CANSAVE + 2);
3633893Shsul@eecs.umich.edu    else if (0xc0 <= tt && tt <= 0xff)
3643415Sgblack@eecs.umich.edu        CWP--;
3653415Sgblack@eecs.umich.edu    else
3663415Sgblack@eecs.umich.edu        changedCWP = false;
3673420Sgblack@eecs.umich.edu
3687741Sgblack@eecs.umich.edu    if (changedCWP) {
3693415Sgblack@eecs.umich.edu        CWP = (CWP + NWindows) % NWindows;
3704172Ssaidi@eecs.umich.edu        tc->setMiscReg(MISCREG_CWP, CWP);
3713415Sgblack@eecs.umich.edu    }
3723415Sgblack@eecs.umich.edu}
3733415Sgblack@eecs.umich.edu
3747741Sgblack@eecs.umich.edu/**
3757741Sgblack@eecs.umich.edu * This sets everything up for a normal trap except for actually jumping to
3767741Sgblack@eecs.umich.edu * the handler.
3777741Sgblack@eecs.umich.edu */
3787741Sgblack@eecs.umich.edu
3797741Sgblack@eecs.umich.eduvoid
3807741Sgblack@eecs.umich.edudoNormalFault(ThreadContext *tc, TrapType tt, bool gotoHpriv)
3817741Sgblack@eecs.umich.edu{
3827741Sgblack@eecs.umich.edu    MiscReg TL = tc->readMiscRegNoEffect(MISCREG_TL);
3837741Sgblack@eecs.umich.edu    MiscReg TSTATE = tc->readMiscRegNoEffect(MISCREG_TSTATE);
3847741Sgblack@eecs.umich.edu    MiscReg PSTATE = tc->readMiscRegNoEffect(MISCREG_PSTATE);
3857741Sgblack@eecs.umich.edu    MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE);
3867741Sgblack@eecs.umich.edu    MiscReg CCR = tc->readIntReg(NumIntArchRegs + 2);
3877741Sgblack@eecs.umich.edu    MiscReg ASI = tc->readMiscRegNoEffect(MISCREG_ASI);
3887741Sgblack@eecs.umich.edu    MiscReg CWP = tc->readMiscRegNoEffect(MISCREG_CWP);
3897741Sgblack@eecs.umich.edu    MiscReg CANSAVE = tc->readIntReg(NumIntArchRegs + 3);
3907741Sgblack@eecs.umich.edu    MiscReg GL = tc->readMiscRegNoEffect(MISCREG_GL);
3917741Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
3927741Sgblack@eecs.umich.edu
3937741Sgblack@eecs.umich.edu    // Increment the trap level
3947741Sgblack@eecs.umich.edu    TL++;
3957741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TL, TL);
3967741Sgblack@eecs.umich.edu
3977741Sgblack@eecs.umich.edu    Addr pcMask = bits(PSTATE, 3) ? mask(32) : mask(64);
3987741Sgblack@eecs.umich.edu
3997741Sgblack@eecs.umich.edu    // Save off state
4007741Sgblack@eecs.umich.edu
4017741Sgblack@eecs.umich.edu    // set TSTATE.gl to gl
4027741Sgblack@eecs.umich.edu    replaceBits(TSTATE, 42, 40, GL);
4037741Sgblack@eecs.umich.edu    // set TSTATE.ccr to ccr
4047741Sgblack@eecs.umich.edu    replaceBits(TSTATE, 39, 32, CCR);
4057741Sgblack@eecs.umich.edu    // set TSTATE.asi to asi
4067741Sgblack@eecs.umich.edu    replaceBits(TSTATE, 31, 24, ASI);
4077741Sgblack@eecs.umich.edu    // set TSTATE.pstate to pstate
4087741Sgblack@eecs.umich.edu    replaceBits(TSTATE, 20, 8, PSTATE);
4097741Sgblack@eecs.umich.edu    // set TSTATE.cwp to cwp
4107741Sgblack@eecs.umich.edu    replaceBits(TSTATE, 4, 0, CWP);
4117741Sgblack@eecs.umich.edu
4127741Sgblack@eecs.umich.edu    // Write back TSTATE
4137741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TSTATE, TSTATE);
4147741Sgblack@eecs.umich.edu
4157741Sgblack@eecs.umich.edu    // set TPC to PC
4167741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TPC, pc.pc() & pcMask);
4177741Sgblack@eecs.umich.edu    // set TNPC to NPC
4187741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TNPC, pc.npc() & pcMask);
4197741Sgblack@eecs.umich.edu
4207741Sgblack@eecs.umich.edu    // set HTSTATE.hpstate to hpstate
4217741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_HTSTATE, HPSTATE);
4227741Sgblack@eecs.umich.edu
4237741Sgblack@eecs.umich.edu    // TT = trap type;
4247741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TT, tt);
4257741Sgblack@eecs.umich.edu
4267741Sgblack@eecs.umich.edu    // Update the global register level
4277741Sgblack@eecs.umich.edu    if (!gotoHpriv)
4287741Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_GL, min<int>(GL + 1, MaxPGL));
4297741Sgblack@eecs.umich.edu    else
4307741Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_GL, min<int>(GL + 1, MaxGL));
4317741Sgblack@eecs.umich.edu
4327741Sgblack@eecs.umich.edu    // PSTATE.mm is unchanged
4337741Sgblack@eecs.umich.edu    PSTATE |= (1 << 4); // PSTATE.pef = whether or not an fpu is present
4347741Sgblack@eecs.umich.edu    PSTATE &= ~(1 << 3); // PSTATE.am = 0
4357741Sgblack@eecs.umich.edu    PSTATE &= ~(1 << 1); // PSTATE.ie = 0
4367741Sgblack@eecs.umich.edu    // PSTATE.tle is unchanged
4377741Sgblack@eecs.umich.edu    // PSTATE.tct = 0
4387741Sgblack@eecs.umich.edu
4397741Sgblack@eecs.umich.edu    if (gotoHpriv) {
4407741Sgblack@eecs.umich.edu        PSTATE &= ~(1 << 9); // PSTATE.cle = 0
4417741Sgblack@eecs.umich.edu        // The manual says PSTATE.priv should be 0, but Legion leaves it alone
4427741Sgblack@eecs.umich.edu        HPSTATE &= ~(1 << 5); // HPSTATE.red = 0
4437741Sgblack@eecs.umich.edu        HPSTATE |= (1 << 2); // HPSTATE.hpriv = 1
4447741Sgblack@eecs.umich.edu        HPSTATE &= ~(1 << 10); // HPSTATE.ibe = 0
4457741Sgblack@eecs.umich.edu        // HPSTATE.tlz is unchanged
4467741Sgblack@eecs.umich.edu        tc->setMiscRegNoEffect(MISCREG_HPSTATE, HPSTATE);
4477741Sgblack@eecs.umich.edu    } else { // we are going to priv
4487741Sgblack@eecs.umich.edu        PSTATE |= (1 << 2); // PSTATE.priv = 1
4497741Sgblack@eecs.umich.edu        replaceBits(PSTATE, 9, 9, PSTATE >> 8); // PSTATE.cle = PSTATE.tle
4507741Sgblack@eecs.umich.edu    }
4517741Sgblack@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_PSTATE, PSTATE);
4527741Sgblack@eecs.umich.edu
4537741Sgblack@eecs.umich.edu
4547741Sgblack@eecs.umich.edu    bool changedCWP = true;
4557741Sgblack@eecs.umich.edu    if (tt == 0x24)
4567741Sgblack@eecs.umich.edu        CWP++;
4577741Sgblack@eecs.umich.edu    else if (0x80 <= tt && tt <= 0xbf)
4587741Sgblack@eecs.umich.edu        CWP += (CANSAVE + 2);
4597741Sgblack@eecs.umich.edu    else if (0xc0 <= tt && tt <= 0xff)
4607741Sgblack@eecs.umich.edu        CWP--;
4617741Sgblack@eecs.umich.edu    else
4627741Sgblack@eecs.umich.edu        changedCWP = false;
4637741Sgblack@eecs.umich.edu
4647741Sgblack@eecs.umich.edu    if (changedCWP) {
4657741Sgblack@eecs.umich.edu        CWP = (CWP + NWindows) % NWindows;
4667741Sgblack@eecs.umich.edu        tc->setMiscReg(MISCREG_CWP, CWP);
4677741Sgblack@eecs.umich.edu    }
4687741Sgblack@eecs.umich.edu}
4697741Sgblack@eecs.umich.edu
4707741Sgblack@eecs.umich.eduvoid
4717741Sgblack@eecs.umich.edugetREDVector(MiscReg TT, Addr &PC, Addr &NPC)
4723578Sgblack@eecs.umich.edu{
4733585Sgblack@eecs.umich.edu    //XXX The following constant might belong in a header file.
4743603Ssaidi@eecs.umich.edu    const Addr RSTVAddr = 0xFFF0000000ULL;
4753595Sgblack@eecs.umich.edu    PC = RSTVAddr | ((TT << 5) & 0xFF);
4763578Sgblack@eecs.umich.edu    NPC = PC + sizeof(MachInst);
4773578Sgblack@eecs.umich.edu}
4783578Sgblack@eecs.umich.edu
4797741Sgblack@eecs.umich.eduvoid
4807741Sgblack@eecs.umich.edugetHyperVector(ThreadContext * tc, Addr &PC, Addr &NPC, MiscReg TT)
4813578Sgblack@eecs.umich.edu{
4824172Ssaidi@eecs.umich.edu    Addr HTBA = tc->readMiscRegNoEffect(MISCREG_HTBA);
4833578Sgblack@eecs.umich.edu    PC = (HTBA & ~mask(14)) | ((TT << 5) & mask(14));
4843578Sgblack@eecs.umich.edu    NPC = PC + sizeof(MachInst);
4853578Sgblack@eecs.umich.edu}
4863578Sgblack@eecs.umich.edu
4877741Sgblack@eecs.umich.eduvoid
4887741Sgblack@eecs.umich.edugetPrivVector(ThreadContext *tc, Addr &PC, Addr &NPC, MiscReg TT, MiscReg TL)
4893578Sgblack@eecs.umich.edu{
4904172Ssaidi@eecs.umich.edu    Addr TBA = tc->readMiscRegNoEffect(MISCREG_TBA);
4913578Sgblack@eecs.umich.edu    PC = (TBA & ~mask(15)) |
4923578Sgblack@eecs.umich.edu        (TL > 1 ? (1 << 14) : 0) |
4933578Sgblack@eecs.umich.edu        ((TT << 5) & mask(14));
4943578Sgblack@eecs.umich.edu    NPC = PC + sizeof(MachInst);
4953578Sgblack@eecs.umich.edu}
4963578Sgblack@eecs.umich.edu
4972221SN/A#if FULL_SYSTEM
4982221SN/A
4997741Sgblack@eecs.umich.eduvoid
5007741Sgblack@eecs.umich.eduSparcFaultBase::invoke(ThreadContext * tc, StaticInstPtr inst)
5012221SN/A{
5022680Sktlim@umich.edu    FaultBase::invoke(tc);
5032223SN/A    countStat()++;
5042221SN/A
5057741Sgblack@eecs.umich.edu    // We can refer to this to see what the trap level -was-, but something
5067741Sgblack@eecs.umich.edu    // in the middle could change it in the regfile out from under us.
5074172Ssaidi@eecs.umich.edu    MiscReg tl = tc->readMiscRegNoEffect(MISCREG_TL);
5084172Ssaidi@eecs.umich.edu    MiscReg tt = tc->readMiscRegNoEffect(MISCREG_TT);
5094172Ssaidi@eecs.umich.edu    MiscReg pstate = tc->readMiscRegNoEffect(MISCREG_PSTATE);
5104172Ssaidi@eecs.umich.edu    MiscReg hpstate = tc->readMiscRegNoEffect(MISCREG_HPSTATE);
5113578Sgblack@eecs.umich.edu
5123578Sgblack@eecs.umich.edu    Addr PC, NPC;
5133578Sgblack@eecs.umich.edu
5143578Sgblack@eecs.umich.edu    PrivilegeLevel current;
5153893Shsul@eecs.umich.edu    if (hpstate & HPSTATE::hpriv)
5163746Sgblack@eecs.umich.edu        current = Hyperprivileged;
5173893Shsul@eecs.umich.edu    else if (pstate & PSTATE::priv)
5183578Sgblack@eecs.umich.edu        current = Privileged;
5193578Sgblack@eecs.umich.edu    else
5203746Sgblack@eecs.umich.edu        current = User;
5213578Sgblack@eecs.umich.edu
5223578Sgblack@eecs.umich.edu    PrivilegeLevel level = getNextLevel(current);
5233578Sgblack@eecs.umich.edu
5243893Shsul@eecs.umich.edu    if ((hpstate & HPSTATE::red) || (tl == MaxTL - 1)) {
5253595Sgblack@eecs.umich.edu        getREDVector(5, PC, NPC);
5263893Shsul@eecs.umich.edu        doREDFault(tc, tt);
5277741Sgblack@eecs.umich.edu        // This changes the hpstate and pstate, so we need to make sure we
5287741Sgblack@eecs.umich.edu        // save the old version on the trap stack in doREDFault.
5293578Sgblack@eecs.umich.edu        enterREDState(tc);
5303893Shsul@eecs.umich.edu    } else if (tl == MaxTL) {
5313825Ssaidi@eecs.umich.edu        panic("Should go to error state here.. crap\n");
5327741Sgblack@eecs.umich.edu        // Do error_state somehow?
5337741Sgblack@eecs.umich.edu        // Probably inject a WDR fault using the interrupt mechanism.
5347741Sgblack@eecs.umich.edu        // What should the PC and NPC be set to?
5353893Shsul@eecs.umich.edu    } else if (tl > MaxPTL && level == Privileged) {
5367741Sgblack@eecs.umich.edu        // guest_watchdog fault
5373578Sgblack@eecs.umich.edu        doNormalFault(tc, trapType(), true);
5383585Sgblack@eecs.umich.edu        getHyperVector(tc, PC, NPC, 2);
5393893Shsul@eecs.umich.edu    } else if (level == Hyperprivileged ||
5405570Snate@binkert.org               (level == Privileged && trapType() >= 384)) {
5413578Sgblack@eecs.umich.edu        doNormalFault(tc, trapType(), true);
5423585Sgblack@eecs.umich.edu        getHyperVector(tc, PC, NPC, trapType());
5433826Ssaidi@eecs.umich.edu    } else {
5443578Sgblack@eecs.umich.edu        doNormalFault(tc, trapType(), false);
5457741Sgblack@eecs.umich.edu        getPrivVector(tc, PC, NPC, trapType(), tl + 1);
5463578Sgblack@eecs.umich.edu    }
5473578Sgblack@eecs.umich.edu
5487720Sgblack@eecs.umich.edu    PCState pc;
5497720Sgblack@eecs.umich.edu    pc.pc(PC);
5507720Sgblack@eecs.umich.edu    pc.npc(NPC);
5517720Sgblack@eecs.umich.edu    pc.nnpc(NPC + sizeof(MachInst));
5527720Sgblack@eecs.umich.edu    pc.upc(0);
5537720Sgblack@eecs.umich.edu    pc.nupc(1);
5547720Sgblack@eecs.umich.edu    tc->pcState(pc);
5553420Sgblack@eecs.umich.edu}
5562221SN/A
5577741Sgblack@eecs.umich.eduvoid
5587741Sgblack@eecs.umich.eduPowerOnReset::invoke(ThreadContext *tc, StaticInstPtr inst)
5593523Sgblack@eecs.umich.edu{
5607741Sgblack@eecs.umich.edu    // For SPARC, when a system is first started, there is a power
5617741Sgblack@eecs.umich.edu    // on reset Trap which sets the processor into the following state.
5627741Sgblack@eecs.umich.edu    // Bits that aren't set aren't defined on startup.
5633595Sgblack@eecs.umich.edu
5644172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TL, MaxTL);
5654172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TT, trapType());
5664172Ssaidi@eecs.umich.edu    tc->setMiscReg(MISCREG_GL, MaxGL);
5673595Sgblack@eecs.umich.edu
5687741Sgblack@eecs.umich.edu    // Turn on pef and priv, set everything else to 0
5694172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_PSTATE, (1 << 4) | (1 << 2));
5703595Sgblack@eecs.umich.edu
5717741Sgblack@eecs.umich.edu    // Turn on red and hpriv, set everything else to 0
5724172Ssaidi@eecs.umich.edu    MiscReg HPSTATE = tc->readMiscRegNoEffect(MISCREG_HPSTATE);
5737741Sgblack@eecs.umich.edu    // HPSTATE.red = 1
5743628Sgblack@eecs.umich.edu    HPSTATE |= (1 << 5);
5757741Sgblack@eecs.umich.edu    // HPSTATE.hpriv = 1
5763628Sgblack@eecs.umich.edu    HPSTATE |= (1 << 2);
5777741Sgblack@eecs.umich.edu    // HPSTATE.ibe = 0
5783628Sgblack@eecs.umich.edu    HPSTATE &= ~(1 << 10);
5797741Sgblack@eecs.umich.edu    // HPSTATE.tlz = 0
5803628Sgblack@eecs.umich.edu    HPSTATE &= ~(1 << 0);
5814172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_HPSTATE, HPSTATE);
5823595Sgblack@eecs.umich.edu
5837741Sgblack@eecs.umich.edu    // The tick register is unreadable by nonprivileged software
5844172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_TICK, 1ULL << 63);
5853595Sgblack@eecs.umich.edu
5867741Sgblack@eecs.umich.edu    // Enter RED state. We do this last so that the actual state preserved in
5877741Sgblack@eecs.umich.edu    // the trap stack is the state from before this fault.
5883746Sgblack@eecs.umich.edu    enterREDState(tc);
5893746Sgblack@eecs.umich.edu
5903595Sgblack@eecs.umich.edu    Addr PC, NPC;
5913595Sgblack@eecs.umich.edu    getREDVector(trapType(), PC, NPC);
5927720Sgblack@eecs.umich.edu
5937720Sgblack@eecs.umich.edu    PCState pc;
5947720Sgblack@eecs.umich.edu    pc.pc(PC);
5957720Sgblack@eecs.umich.edu    pc.npc(NPC);
5967720Sgblack@eecs.umich.edu    pc.nnpc(NPC + sizeof(MachInst));
5977720Sgblack@eecs.umich.edu    pc.upc(0);
5987720Sgblack@eecs.umich.edu    pc.nupc(1);
5997720Sgblack@eecs.umich.edu    tc->pcState(pc);
6003595Sgblack@eecs.umich.edu
6017741Sgblack@eecs.umich.edu    // These registers are specified as "undefined" after a POR, and they
6027741Sgblack@eecs.umich.edu    // should have reasonable values after the miscregfile is reset
6033523Sgblack@eecs.umich.edu    /*
6043595Sgblack@eecs.umich.edu    // Clear all the soft interrupt bits
6053595Sgblack@eecs.umich.edu    softint = 0;
6063595Sgblack@eecs.umich.edu    // disable timer compare interrupts, reset tick_cmpr
6074172Ssaidi@eecs.umich.edu    tc->setMiscRegNoEffect(MISCREG_
6083595Sgblack@eecs.umich.edu    tick_cmprFields.int_dis = 1;
6093523Sgblack@eecs.umich.edu    tick_cmprFields.tick_cmpr = 0; // Reset to 0 for pretty printing
6107741Sgblack@eecs.umich.edu    stickFields.npt = 1; // The TICK register is unreadable by by !priv
6113523Sgblack@eecs.umich.edu    stick_cmprFields.int_dis = 1; // disable timer compare interrupts
6123523Sgblack@eecs.umich.edu    stick_cmprFields.tick_cmpr = 0; // Reset to 0 for pretty printing
6133523Sgblack@eecs.umich.edu
6143523Sgblack@eecs.umich.edu    tt[tl] = _trapType;
6153523Sgblack@eecs.umich.edu
6163523Sgblack@eecs.umich.edu    hintp = 0; // no interrupts pending
6173523Sgblack@eecs.umich.edu    hstick_cmprFields.int_dis = 1; // disable timer compare interrupts
6183523Sgblack@eecs.umich.edu    hstick_cmprFields.tick_cmpr = 0; // Reset to 0 for pretty printing
6193523Sgblack@eecs.umich.edu    */
6202221SN/A}
6212221SN/A
6223578Sgblack@eecs.umich.edu#else // !FULL_SYSTEM
6232612SN/A
6247741Sgblack@eecs.umich.eduvoid
6257741Sgblack@eecs.umich.eduFastInstructionAccessMMUMiss::invoke(ThreadContext *tc, StaticInstPtr inst)
6264997Sgblack@eecs.umich.edu{
6274997Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
6285184Sgblack@eecs.umich.edu    TlbEntry entry;
6295184Sgblack@eecs.umich.edu    bool success = p->pTable->lookup(vaddr, entry);
6307741Sgblack@eecs.umich.edu    if (!success) {
6314997Sgblack@eecs.umich.edu        panic("Tried to execute unmapped address %#x.\n", vaddr);
6324997Sgblack@eecs.umich.edu    } else {
6334997Sgblack@eecs.umich.edu        Addr alignedVaddr = p->pTable->pageAlign(vaddr);
6344997Sgblack@eecs.umich.edu        tc->getITBPtr()->insert(alignedVaddr, 0 /*partition id*/,
6355184Sgblack@eecs.umich.edu                p->M5_pid /*context id*/, false, entry.pte);
6364997Sgblack@eecs.umich.edu    }
6374997Sgblack@eecs.umich.edu}
6384997Sgblack@eecs.umich.edu
6397741Sgblack@eecs.umich.eduvoid
6407741Sgblack@eecs.umich.eduFastDataAccessMMUMiss::invoke(ThreadContext *tc, StaticInstPtr inst)
6414997Sgblack@eecs.umich.edu{
6424997Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
6435184Sgblack@eecs.umich.edu    TlbEntry entry;
6445184Sgblack@eecs.umich.edu    bool success = p->pTable->lookup(vaddr, entry);
6457741Sgblack@eecs.umich.edu    if (!success) {
6464997Sgblack@eecs.umich.edu        p->checkAndAllocNextPage(vaddr);
6475184Sgblack@eecs.umich.edu        success = p->pTable->lookup(vaddr, entry);
6484997Sgblack@eecs.umich.edu    }
6497741Sgblack@eecs.umich.edu    if (!success) {
6504997Sgblack@eecs.umich.edu        panic("Tried to access unmapped address %#x.\n", vaddr);
6514997Sgblack@eecs.umich.edu    } else {
6524997Sgblack@eecs.umich.edu        Addr alignedVaddr = p->pTable->pageAlign(vaddr);
6534997Sgblack@eecs.umich.edu        tc->getDTBPtr()->insert(alignedVaddr, 0 /*partition id*/,
6545184Sgblack@eecs.umich.edu                p->M5_pid /*context id*/, false, entry.pte);
6554997Sgblack@eecs.umich.edu    }
6564997Sgblack@eecs.umich.edu}
6574997Sgblack@eecs.umich.edu
6587741Sgblack@eecs.umich.eduvoid
6597741Sgblack@eecs.umich.eduSpillNNormal::invoke(ThreadContext *tc, StaticInstPtr inst)
6603415Sgblack@eecs.umich.edu{
6613578Sgblack@eecs.umich.edu    doNormalFault(tc, trapType(), false);
6623415Sgblack@eecs.umich.edu
6633415Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
6643415Sgblack@eecs.umich.edu
6653578Sgblack@eecs.umich.edu    //XXX This will only work in faults from a SparcLiveProcess
6663415Sgblack@eecs.umich.edu    SparcLiveProcess *lp = dynamic_cast<SparcLiveProcess *>(p);
6673415Sgblack@eecs.umich.edu    assert(lp);
6683415Sgblack@eecs.umich.edu
6697741Sgblack@eecs.umich.edu    // Then adjust the PC and NPC
6707720Sgblack@eecs.umich.edu    tc->pcState(lp->readSpillStart());
6713415Sgblack@eecs.umich.edu}
6723415Sgblack@eecs.umich.edu
6737741Sgblack@eecs.umich.eduvoid
6747741Sgblack@eecs.umich.eduFillNNormal::invoke(ThreadContext *tc, StaticInstPtr inst)
6753415Sgblack@eecs.umich.edu{
6763578Sgblack@eecs.umich.edu    doNormalFault(tc, trapType(), false);
6773415Sgblack@eecs.umich.edu
6787741Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
6793415Sgblack@eecs.umich.edu
6803578Sgblack@eecs.umich.edu    //XXX This will only work in faults from a SparcLiveProcess
6813415Sgblack@eecs.umich.edu    SparcLiveProcess *lp = dynamic_cast<SparcLiveProcess *>(p);
6823415Sgblack@eecs.umich.edu    assert(lp);
6833415Sgblack@eecs.umich.edu
6847741Sgblack@eecs.umich.edu    // Then adjust the PC and NPC
6857720Sgblack@eecs.umich.edu    tc->pcState(lp->readFillStart());
6863415Sgblack@eecs.umich.edu}
6873415Sgblack@eecs.umich.edu
6887741Sgblack@eecs.umich.eduvoid
6897741Sgblack@eecs.umich.eduTrapInstruction::invoke(ThreadContext *tc, StaticInstPtr inst)
6904111Sgblack@eecs.umich.edu{
6917741Sgblack@eecs.umich.edu    // In SE, this mechanism is how the process requests a service from the
6927741Sgblack@eecs.umich.edu    // operating system. We'll get the process object from the thread context
6937741Sgblack@eecs.umich.edu    // and let it service the request.
6944111Sgblack@eecs.umich.edu
6954111Sgblack@eecs.umich.edu    Process *p = tc->getProcessPtr();
6964111Sgblack@eecs.umich.edu
6974111Sgblack@eecs.umich.edu    SparcLiveProcess *lp = dynamic_cast<SparcLiveProcess *>(p);
6984111Sgblack@eecs.umich.edu    assert(lp);
6994111Sgblack@eecs.umich.edu
7004111Sgblack@eecs.umich.edu    lp->handleTrap(_n, tc);
7014111Sgblack@eecs.umich.edu
7027741Sgblack@eecs.umich.edu    // We need to explicitly advance the pc, since that's not done for us
7037741Sgblack@eecs.umich.edu    // on a faulting instruction
7047720Sgblack@eecs.umich.edu    PCState pc = tc->pcState();
7057720Sgblack@eecs.umich.edu    pc.advance();
7067720Sgblack@eecs.umich.edu    tc->pcState(pc);
7074111Sgblack@eecs.umich.edu}
7084111Sgblack@eecs.umich.edu
7092221SN/A#endif
7102221SN/A
7112223SN/A} // namespace SparcISA
7122221SN/A
713