includes.isa revision 12120
111723Sar4jc@virginia.edu// -*- mode:c++ -*-
211723Sar4jc@virginia.edu
311723Sar4jc@virginia.edu// Copyright (c) 2015 RISC-V Foundation
411723Sar4jc@virginia.edu// Copyright (c) 2016 The University of Virginia
511723Sar4jc@virginia.edu// All rights reserved.
611723Sar4jc@virginia.edu//
711723Sar4jc@virginia.edu// Redistribution and use in source and binary forms, with or without
811723Sar4jc@virginia.edu// modification, are permitted provided that the following conditions are
911723Sar4jc@virginia.edu// met: redistributions of source code must retain the above copyright
1011723Sar4jc@virginia.edu// notice, this list of conditions and the following disclaimer;
1111723Sar4jc@virginia.edu// redistributions in binary form must reproduce the above copyright
1211723Sar4jc@virginia.edu// notice, this list of conditions and the following disclaimer in the
1311723Sar4jc@virginia.edu// documentation and/or other materials provided with the distribution;
1411723Sar4jc@virginia.edu// neither the name of the copyright holders nor the names of its
1511723Sar4jc@virginia.edu// contributors may be used to endorse or promote products derived from
1611723Sar4jc@virginia.edu// this software without specific prior written permission.
1711723Sar4jc@virginia.edu//
1811723Sar4jc@virginia.edu// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
1911723Sar4jc@virginia.edu// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2011723Sar4jc@virginia.edu// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
2111723Sar4jc@virginia.edu// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2211723Sar4jc@virginia.edu// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2311723Sar4jc@virginia.edu// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
2411723Sar4jc@virginia.edu// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2511723Sar4jc@virginia.edu// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2611723Sar4jc@virginia.edu// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2711723Sar4jc@virginia.edu// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
2811723Sar4jc@virginia.edu// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2911723Sar4jc@virginia.edu//
3011723Sar4jc@virginia.edu// Authors: Maxwell Walter
3111723Sar4jc@virginia.edu//          Alec Roelke
3211723Sar4jc@virginia.edu
3311723Sar4jc@virginia.edu////////////////////////////////////////////////////////////////////
3411723Sar4jc@virginia.edu//
3511723Sar4jc@virginia.edu// Output include file directives.
3611723Sar4jc@virginia.edu//
3711723Sar4jc@virginia.edu
3811723Sar4jc@virginia.eduoutput header {{
3911723Sar4jc@virginia.edu#include <iomanip>
4011723Sar4jc@virginia.edu#include <sstream>
4111723Sar4jc@virginia.edu#include <string>
4211723Sar4jc@virginia.edu#include <tuple>
4311723Sar4jc@virginia.edu#include <vector>
4411723Sar4jc@virginia.edu
4511723Sar4jc@virginia.edu#include "cpu/static_inst.hh"
4611723Sar4jc@virginia.edu#include "mem/packet.hh"
4711723Sar4jc@virginia.edu#include "mem/request.hh"
4811723Sar4jc@virginia.edu
4911723Sar4jc@virginia.edu}};
5011723Sar4jc@virginia.edu
5111723Sar4jc@virginia.eduoutput decoder {{
5211723Sar4jc@virginia.edu#include <cfenv>
5311723Sar4jc@virginia.edu#include <cmath>
5411723Sar4jc@virginia.edu#include <limits>
5511723Sar4jc@virginia.edu#include <string>
5611723Sar4jc@virginia.edu
5711723Sar4jc@virginia.edu#include "arch/riscv/decoder.hh"
5811723Sar4jc@virginia.edu#include "arch/riscv/faults.hh"
5911723Sar4jc@virginia.edu#include "arch/riscv/tlb.hh"
6011723Sar4jc@virginia.edu#include "base/cprintf.hh"
6111723Sar4jc@virginia.edu#include "base/loader/symtab.hh"
6211723Sar4jc@virginia.edu#include "cpu/thread_context.hh"
6311723Sar4jc@virginia.edu#include "mem/packet.hh"
6411723Sar4jc@virginia.edu#include "mem/request.hh"
6511723Sar4jc@virginia.edu#include "sim/full_system.hh"
6611723Sar4jc@virginia.edu
6711723Sar4jc@virginia.eduusing namespace RiscvISA;
6812120Sar4jc@virginia.eduusing namespace std;
6911723Sar4jc@virginia.edu}};
7011723Sar4jc@virginia.edu
7111723Sar4jc@virginia.eduoutput exec {{
7211725Sar4jc@virginia.edu#include <cfenv>
7311723Sar4jc@virginia.edu#include <cmath>
7411723Sar4jc@virginia.edu#include <string>
7512119Sar4jc@virginia.edu#include <vector>
7611723Sar4jc@virginia.edu
7711723Sar4jc@virginia.edu#include "arch/generic/memhelpers.hh"
7811723Sar4jc@virginia.edu#include "arch/riscv/faults.hh"
7911723Sar4jc@virginia.edu#include "arch/riscv/registers.hh"
8011725Sar4jc@virginia.edu#include "arch/riscv/utility.hh"
8111723Sar4jc@virginia.edu#include "base/condcodes.hh"
8211723Sar4jc@virginia.edu#include "cpu/base.hh"
8311723Sar4jc@virginia.edu#include "cpu/exetrace.hh"
8411723Sar4jc@virginia.edu#include "mem/packet.hh"
8511723Sar4jc@virginia.edu#include "mem/packet_access.hh"
8611723Sar4jc@virginia.edu#include "mem/request.hh"
8711723Sar4jc@virginia.edu#include "sim/eventq.hh"
8811723Sar4jc@virginia.edu#include "sim/full_system.hh"
8911723Sar4jc@virginia.edu#include "sim/sim_events.hh"
9011723Sar4jc@virginia.edu#include "sim/sim_exit.hh"
9111723Sar4jc@virginia.edu#include "sim/system.hh"
9211723Sar4jc@virginia.edu
9311723Sar4jc@virginia.eduusing namespace RiscvISA;
9412120Sar4jc@virginia.eduusing namespace std;
9511723Sar4jc@virginia.edu}};
96