registers.hh revision 8694
12972SN/A/*
26328SN/A * Copyright (c) 2006 The Regents of The University of Michigan
36328SN/A * Copyright (c) 2007 MIPS Technologies, Inc.
45254SN/A * All rights reserved.
52972SN/A *
65254SN/A * Redistribution and use in source and binary forms, with or without
75254SN/A * modification, are permitted provided that the following conditions are
85254SN/A * met: redistributions of source code must retain the above copyright
95254SN/A * notice, this list of conditions and the following disclaimer;
105254SN/A * redistributions in binary form must reproduce the above copyright
115254SN/A * notice, this list of conditions and the following disclaimer in the
125254SN/A * documentation and/or other materials provided with the distribution;
135254SN/A * neither the name of the copyright holders nor the names of its
145254SN/A * contributors may be used to endorse or promote products derived from
155254SN/A * this software without specific prior written permission.
162972SN/A *
175254SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
185254SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
195254SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
205254SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
215254SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
225254SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
235254SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
245254SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
255254SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
265254SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
275254SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
285222SN/A *
296328SN/A * Authors: Korey Sewell
302972SN/A */
312972SN/A
326329Sgblack@eecs.umich.edu#ifndef __ARCH_MIPS_REGISTERS_HH__
336329Sgblack@eecs.umich.edu#define __ARCH_MIPS_REGISTERS_HH__
342972SN/A
356329Sgblack@eecs.umich.edu#include "arch/mips/max_inst_regs.hh"
366329Sgblack@eecs.umich.edu#include "base/misc.hh"
376329Sgblack@eecs.umich.edu#include "base/types.hh"
386328SN/A
396329Sgblack@eecs.umich.educlass ThreadContext;
406328SN/A
416328SN/Anamespace MipsISA
426328SN/A{
436328SN/A
446329Sgblack@eecs.umich.eduusing MipsISAInst::MaxInstSrcRegs;
456329Sgblack@eecs.umich.eduusing MipsISAInst::MaxInstDestRegs;
466328SN/A
476329Sgblack@eecs.umich.edu// Constants Related to the number of registers
486329Sgblack@eecs.umich.educonst int NumIntArchRegs = 32;
496329Sgblack@eecs.umich.educonst int NumIntSpecialRegs = 9;
506329Sgblack@eecs.umich.educonst int NumFloatArchRegs = 32;
516329Sgblack@eecs.umich.educonst int NumFloatSpecialRegs = 5;
526328SN/A
536329Sgblack@eecs.umich.educonst int MaxShadowRegSets = 16; // Maximum number of shadow register sets
546329Sgblack@eecs.umich.educonst int NumIntRegs = NumIntArchRegs + NumIntSpecialRegs;        //HI & LO Regs
556329Sgblack@eecs.umich.educonst int NumFloatRegs = NumFloatArchRegs + NumFloatSpecialRegs;//
566328SN/A
576329Sgblack@eecs.umich.educonst uint32_t MIPS32_QNAN = 0x7fbfffff;
588694Sguodeyuan@tsinghua.org.cnconst uint64_t MIPS64_QNAN = ULL(0x7ff7ffffffffffff);
596328SN/A
606329Sgblack@eecs.umich.eduenum FPControlRegNums {
616383Sgblack@eecs.umich.edu   FLOATREG_FIR = NumFloatArchRegs,
626383Sgblack@eecs.umich.edu   FLOATREG_FCCR,
636383Sgblack@eecs.umich.edu   FLOATREG_FEXR,
646383Sgblack@eecs.umich.edu   FLOATREG_FENR,
656383Sgblack@eecs.umich.edu   FLOATREG_FCSR
666329Sgblack@eecs.umich.edu};
676329Sgblack@eecs.umich.edu
686329Sgblack@eecs.umich.eduenum FCSRBits {
696329Sgblack@eecs.umich.edu    Inexact = 1,
706329Sgblack@eecs.umich.edu    Underflow,
716329Sgblack@eecs.umich.edu    Overflow,
726329Sgblack@eecs.umich.edu    DivideByZero,
736329Sgblack@eecs.umich.edu    Invalid,
746329Sgblack@eecs.umich.edu    Unimplemented
756329Sgblack@eecs.umich.edu};
766329Sgblack@eecs.umich.edu
776329Sgblack@eecs.umich.eduenum FCSRFields {
786329Sgblack@eecs.umich.edu    Flag_Field = 1,
796329Sgblack@eecs.umich.edu    Enable_Field = 6,
806329Sgblack@eecs.umich.edu    Cause_Field = 11
816329Sgblack@eecs.umich.edu};
826329Sgblack@eecs.umich.edu
836329Sgblack@eecs.umich.eduenum MiscIntRegNums {
846383Sgblack@eecs.umich.edu   INTREG_LO = NumIntArchRegs,
856383Sgblack@eecs.umich.edu   INTREG_DSP_LO0 = INTREG_LO,
866383Sgblack@eecs.umich.edu   INTREG_HI,
876383Sgblack@eecs.umich.edu   INTREG_DSP_HI0 = INTREG_HI,
886383Sgblack@eecs.umich.edu   INTREG_DSP_ACX0,
896383Sgblack@eecs.umich.edu   INTREG_DSP_LO1,
906383Sgblack@eecs.umich.edu   INTREG_DSP_HI1,
916383Sgblack@eecs.umich.edu   INTREG_DSP_ACX1,
926383Sgblack@eecs.umich.edu   INTREG_DSP_LO2,
936383Sgblack@eecs.umich.edu   INTREG_DSP_HI2,
946383Sgblack@eecs.umich.edu   INTREG_DSP_ACX2,
956383Sgblack@eecs.umich.edu   INTREG_DSP_LO3,
966383Sgblack@eecs.umich.edu   INTREG_DSP_HI3,
976383Sgblack@eecs.umich.edu   INTREG_DSP_ACX3,
986383Sgblack@eecs.umich.edu   INTREG_DSP_CONTROL
996329Sgblack@eecs.umich.edu};
1006329Sgblack@eecs.umich.edu
1016329Sgblack@eecs.umich.edu// semantically meaningful register indices
1026329Sgblack@eecs.umich.educonst int ZeroReg = 0;
1036329Sgblack@eecs.umich.educonst int AssemblerReg = 1;
1046329Sgblack@eecs.umich.educonst int SyscallSuccessReg = 7;
1056329Sgblack@eecs.umich.educonst int FirstArgumentReg = 4;
1066329Sgblack@eecs.umich.educonst int ReturnValueReg = 2;
1076329Sgblack@eecs.umich.edu
1086329Sgblack@eecs.umich.educonst int KernelReg0 = 26;
1096329Sgblack@eecs.umich.educonst int KernelReg1 = 27;
1106329Sgblack@eecs.umich.educonst int GlobalPointerReg = 28;
1116329Sgblack@eecs.umich.educonst int StackPointerReg = 29;
1126329Sgblack@eecs.umich.educonst int FramePointerReg = 30;
1136329Sgblack@eecs.umich.educonst int ReturnAddressReg = 31;
1146329Sgblack@eecs.umich.edu
1156329Sgblack@eecs.umich.educonst int SyscallPseudoReturnReg = 3;
1166329Sgblack@eecs.umich.edu
1176329Sgblack@eecs.umich.edu//@TODO: Implementing ShadowSets needs to
1186329Sgblack@eecs.umich.edu//edit this value such that:
1196329Sgblack@eecs.umich.edu//TotalArchRegs = NumIntArchRegs * ShadowSets
1206329Sgblack@eecs.umich.educonst int TotalArchRegs = NumIntArchRegs;
1216329Sgblack@eecs.umich.edu
1226329Sgblack@eecs.umich.edu// These help enumerate all the registers for dependence tracking.
1236329Sgblack@eecs.umich.educonst int FP_Base_DepTag = NumIntRegs;
1246329Sgblack@eecs.umich.educonst int Ctrl_Base_DepTag = FP_Base_DepTag + NumFloatRegs;
1256329Sgblack@eecs.umich.edu
1266329Sgblack@eecs.umich.edu// Enumerate names for 'Control' Registers in the CPU
1276329Sgblack@eecs.umich.edu// Reference MIPS32 Arch. for Programmers, Vol. III, Ch.8
1286329Sgblack@eecs.umich.edu// (Register Number-Register Select) Summary of Register
1296329Sgblack@eecs.umich.edu//------------------------------------------------------
1306329Sgblack@eecs.umich.edu// The first set of names classify the CP0 names as Register Banks
1316329Sgblack@eecs.umich.edu// for easy indexing when using the 'RD + SEL' index combination
1326329Sgblack@eecs.umich.edu// in CP0 instructions.
1336383Sgblack@eecs.umich.eduenum MiscRegIndex{
1346383Sgblack@eecs.umich.edu    MISCREG_INDEX = 0,       //Bank 0: 0 - 3
1356383Sgblack@eecs.umich.edu    MISCREG_MVP_CONTROL,
1366383Sgblack@eecs.umich.edu    MISCREG_MVP_CONF0,
1376383Sgblack@eecs.umich.edu    MISCREG_MVP_CONF1,
1386329Sgblack@eecs.umich.edu
1396383Sgblack@eecs.umich.edu    MISCREG_CP0_RANDOM = 8,      //Bank 1: 8 - 15
1406383Sgblack@eecs.umich.edu    MISCREG_VPE_CONTROL,
1416383Sgblack@eecs.umich.edu    MISCREG_VPE_CONF0,
1426383Sgblack@eecs.umich.edu    MISCREG_VPE_CONF1,
1436383Sgblack@eecs.umich.edu    MISCREG_YQMASK,
1446383Sgblack@eecs.umich.edu    MISCREG_VPE_SCHEDULE,
1456383Sgblack@eecs.umich.edu    MISCREG_VPE_SCHEFBACK,
1466383Sgblack@eecs.umich.edu    MISCREG_VPE_OPT,
1476329Sgblack@eecs.umich.edu
1486383Sgblack@eecs.umich.edu    MISCREG_ENTRYLO0 = 16,   //Bank 2: 16 - 23
1496383Sgblack@eecs.umich.edu    MISCREG_TC_STATUS,
1506383Sgblack@eecs.umich.edu    MISCREG_TC_BIND,
1516383Sgblack@eecs.umich.edu    MISCREG_TC_RESTART,
1526383Sgblack@eecs.umich.edu    MISCREG_TC_HALT,
1536383Sgblack@eecs.umich.edu    MISCREG_TC_CONTEXT,
1546383Sgblack@eecs.umich.edu    MISCREG_TC_SCHEDULE,
1556383Sgblack@eecs.umich.edu    MISCREG_TC_SCHEFBACK,
1566329Sgblack@eecs.umich.edu
1576383Sgblack@eecs.umich.edu    MISCREG_ENTRYLO1 = 24,   // Bank 3: 24
1586329Sgblack@eecs.umich.edu
1596383Sgblack@eecs.umich.edu    MISCREG_CONTEXT = 32,    // Bank 4: 32 - 33
1606383Sgblack@eecs.umich.edu    MISCREG_CONTEXT_CONFIG,
1616329Sgblack@eecs.umich.edu
1626383Sgblack@eecs.umich.edu    MISCREG_PAGEMASK = 40, //Bank 5: 40 - 41
1636383Sgblack@eecs.umich.edu    MISCREG_PAGEGRAIN = 41,
1646329Sgblack@eecs.umich.edu
1656383Sgblack@eecs.umich.edu    MISCREG_WIRED = 48,          //Bank 6:48-55
1666383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF0,
1676383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF1,
1686383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF2,
1696383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF3,
1706383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF4,
1716329Sgblack@eecs.umich.edu
1726383Sgblack@eecs.umich.edu    MISCREG_HWRENA = 56,         //Bank 7: 56-63
1736329Sgblack@eecs.umich.edu
1746383Sgblack@eecs.umich.edu    MISCREG_BADVADDR = 64,       //Bank 8: 64-71
1756329Sgblack@eecs.umich.edu
1766383Sgblack@eecs.umich.edu    MISCREG_COUNT = 72,          //Bank 9: 72-79
1776329Sgblack@eecs.umich.edu
1786383Sgblack@eecs.umich.edu    MISCREG_ENTRYHI = 80,        //Bank 10: 80-87
1796329Sgblack@eecs.umich.edu
1806383Sgblack@eecs.umich.edu    MISCREG_COMPARE = 88,        //Bank 11: 88-95
1816329Sgblack@eecs.umich.edu
1826383Sgblack@eecs.umich.edu    MISCREG_STATUS = 96,         //Bank 12: 96-103
1836383Sgblack@eecs.umich.edu    MISCREG_INTCTL,
1846383Sgblack@eecs.umich.edu    MISCREG_SRSCTL,
1856383Sgblack@eecs.umich.edu    MISCREG_SRSMAP,
1866329Sgblack@eecs.umich.edu
1876383Sgblack@eecs.umich.edu    MISCREG_CAUSE = 104,         //Bank 13: 104-111
1886329Sgblack@eecs.umich.edu
1896383Sgblack@eecs.umich.edu    MISCREG_EPC = 112,           //Bank 14: 112-119
1906329Sgblack@eecs.umich.edu
1916383Sgblack@eecs.umich.edu    MISCREG_PRID = 120,          //Bank 15: 120-127,
1926383Sgblack@eecs.umich.edu    MISCREG_EBASE,
1936329Sgblack@eecs.umich.edu
1946383Sgblack@eecs.umich.edu    MISCREG_CONFIG = 128,        //Bank 16: 128-135
1956383Sgblack@eecs.umich.edu    MISCREG_CONFIG1,
1966383Sgblack@eecs.umich.edu    MISCREG_CONFIG2,
1976383Sgblack@eecs.umich.edu    MISCREG_CONFIG3,
1986383Sgblack@eecs.umich.edu    MISCREG_CONFIG4,
1996383Sgblack@eecs.umich.edu    MISCREG_CONFIG5,
2006383Sgblack@eecs.umich.edu    MISCREG_CONFIG6,
2016383Sgblack@eecs.umich.edu    MISCREG_CONFIG7,
2026329Sgblack@eecs.umich.edu
2036329Sgblack@eecs.umich.edu
2046383Sgblack@eecs.umich.edu    MISCREG_LLADDR = 136,        //Bank 17: 136-143
2056329Sgblack@eecs.umich.edu
2066383Sgblack@eecs.umich.edu    MISCREG_WATCHLO0 = 144,      //Bank 18: 144-151
2076383Sgblack@eecs.umich.edu    MISCREG_WATCHLO1,
2086383Sgblack@eecs.umich.edu    MISCREG_WATCHLO2,
2096383Sgblack@eecs.umich.edu    MISCREG_WATCHLO3,
2106383Sgblack@eecs.umich.edu    MISCREG_WATCHLO4,
2116383Sgblack@eecs.umich.edu    MISCREG_WATCHLO5,
2126383Sgblack@eecs.umich.edu    MISCREG_WATCHLO6,
2136383Sgblack@eecs.umich.edu    MISCREG_WATCHLO7,
2146329Sgblack@eecs.umich.edu
2156383Sgblack@eecs.umich.edu    MISCREG_WATCHHI0 = 152,     //Bank 19: 152-159
2166383Sgblack@eecs.umich.edu    MISCREG_WATCHHI1,
2176383Sgblack@eecs.umich.edu    MISCREG_WATCHHI2,
2186383Sgblack@eecs.umich.edu    MISCREG_WATCHHI3,
2196383Sgblack@eecs.umich.edu    MISCREG_WATCHHI4,
2206383Sgblack@eecs.umich.edu    MISCREG_WATCHHI5,
2216383Sgblack@eecs.umich.edu    MISCREG_WATCHHI6,
2226383Sgblack@eecs.umich.edu    MISCREG_WATCHHI7,
2236329Sgblack@eecs.umich.edu
2246383Sgblack@eecs.umich.edu    MISCREG_XCCONTEXT64 = 160, //Bank 20: 160-167
2256329Sgblack@eecs.umich.edu
2266329Sgblack@eecs.umich.edu                       //Bank 21: 168-175
2276329Sgblack@eecs.umich.edu
2286329Sgblack@eecs.umich.edu                       //Bank 22: 176-183
2296329Sgblack@eecs.umich.edu
2306383Sgblack@eecs.umich.edu    MISCREG_DEBUG = 184,       //Bank 23: 184-191
2316383Sgblack@eecs.umich.edu    MISCREG_TRACE_CONTROL1,
2326383Sgblack@eecs.umich.edu    MISCREG_TRACE_CONTROL2,
2336383Sgblack@eecs.umich.edu    MISCREG_USER_TRACE_DATA,
2346383Sgblack@eecs.umich.edu    MISCREG_TRACE_BPC,
2356329Sgblack@eecs.umich.edu
2366383Sgblack@eecs.umich.edu    MISCREG_DEPC = 192,        //Bank 24: 192-199
2376329Sgblack@eecs.umich.edu
2386383Sgblack@eecs.umich.edu    MISCREG_PERFCNT0 = 200,    //Bank 25: 200-207
2396383Sgblack@eecs.umich.edu    MISCREG_PERFCNT1,
2406383Sgblack@eecs.umich.edu    MISCREG_PERFCNT2,
2416383Sgblack@eecs.umich.edu    MISCREG_PERFCNT3,
2426383Sgblack@eecs.umich.edu    MISCREG_PERFCNT4,
2436383Sgblack@eecs.umich.edu    MISCREG_PERFCNT5,
2446383Sgblack@eecs.umich.edu    MISCREG_PERFCNT6,
2456383Sgblack@eecs.umich.edu    MISCREG_PERFCNT7,
2466329Sgblack@eecs.umich.edu
2476383Sgblack@eecs.umich.edu    MISCREG_ERRCTL = 208,      //Bank 26: 208-215
2486329Sgblack@eecs.umich.edu
2496383Sgblack@eecs.umich.edu    MISCREG_CACHEERR0 = 216,   //Bank 27: 216-223
2506383Sgblack@eecs.umich.edu    MISCREG_CACHEERR1,
2516383Sgblack@eecs.umich.edu    MISCREG_CACHEERR2,
2526383Sgblack@eecs.umich.edu    MISCREG_CACHEERR3,
2536329Sgblack@eecs.umich.edu
2546383Sgblack@eecs.umich.edu    MISCREG_TAGLO0 = 224,      //Bank 28: 224-231
2556383Sgblack@eecs.umich.edu    MISCREG_DATALO1,
2566383Sgblack@eecs.umich.edu    MISCREG_TAGLO2,
2576383Sgblack@eecs.umich.edu    MISCREG_DATALO3,
2586383Sgblack@eecs.umich.edu    MISCREG_TAGLO4,
2596383Sgblack@eecs.umich.edu    MISCREG_DATALO5,
2606383Sgblack@eecs.umich.edu    MISCREG_TAGLO6,
2616383Sgblack@eecs.umich.edu    MISCREG_DATALO7,
2626329Sgblack@eecs.umich.edu
2636383Sgblack@eecs.umich.edu    MISCREG_TAGHI0 = 232,      //Bank 29: 232-239
2646383Sgblack@eecs.umich.edu    MISCREG_DATAHI1,
2656383Sgblack@eecs.umich.edu    MISCREG_TAGHI2,
2666383Sgblack@eecs.umich.edu    MISCREG_DATAHI3,
2676383Sgblack@eecs.umich.edu    MISCREG_TAGHI4,
2686383Sgblack@eecs.umich.edu    MISCREG_DATAHI5,
2696383Sgblack@eecs.umich.edu    MISCREG_TAGHI6,
2706383Sgblack@eecs.umich.edu    MISCREG_DATAHI7,
2716329Sgblack@eecs.umich.edu
2726329Sgblack@eecs.umich.edu
2736383Sgblack@eecs.umich.edu    MISCREG_ERROR_EPC = 240,    //Bank 30: 240-247
2746329Sgblack@eecs.umich.edu
2756383Sgblack@eecs.umich.edu    MISCREG_DESAVE = 248,       //Bank 31: 248-256
2766329Sgblack@eecs.umich.edu
2776383Sgblack@eecs.umich.edu    MISCREG_LLFLAG = 257,
2786807Sgblack@eecs.umich.edu    MISCREG_TP_VALUE,
2796329Sgblack@eecs.umich.edu
2806383Sgblack@eecs.umich.edu    MISCREG_NUMREGS
2816329Sgblack@eecs.umich.edu};
2826329Sgblack@eecs.umich.edu
2836329Sgblack@eecs.umich.educonst int TotalDataRegs = NumIntRegs + NumFloatRegs;
2846329Sgblack@eecs.umich.edu
2856383Sgblack@eecs.umich.educonst int NumMiscRegs = MISCREG_NUMREGS;
2867649Sminkyu.jeong@arm.comconst int Max_DepTag = Ctrl_Base_DepTag + NumMiscRegs;
2876329Sgblack@eecs.umich.edu
2886329Sgblack@eecs.umich.educonst int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
2896329Sgblack@eecs.umich.edu
2906329Sgblack@eecs.umich.edutypedef uint16_t  RegIndex;
2916329Sgblack@eecs.umich.edu
2926329Sgblack@eecs.umich.edutypedef uint32_t IntReg;
2936329Sgblack@eecs.umich.edu
2946329Sgblack@eecs.umich.edu// floating point register file entry type
2956329Sgblack@eecs.umich.edutypedef uint32_t FloatRegBits;
2966329Sgblack@eecs.umich.edutypedef float FloatReg;
2976329Sgblack@eecs.umich.edu
2986329Sgblack@eecs.umich.edu// cop-0/cop-1 system control register
2996329Sgblack@eecs.umich.edutypedef uint64_t MiscReg;
3006329Sgblack@eecs.umich.edu
3016329Sgblack@eecs.umich.edutypedef union {
3026329Sgblack@eecs.umich.edu    IntReg   intreg;
3036329Sgblack@eecs.umich.edu    FloatReg fpreg;
3046329Sgblack@eecs.umich.edu    MiscReg  ctrlreg;
3056329Sgblack@eecs.umich.edu} AnyReg;
3066328SN/A
3076328SN/A} // namespace MipsISA
3082972SN/A
3092972SN/A#endif
310