12972SN/A/*
26328SN/A * Copyright (c) 2006 The Regents of The University of Michigan
36328SN/A * Copyright (c) 2007 MIPS Technologies, Inc.
45254SN/A * All rights reserved.
52972SN/A *
65254SN/A * Redistribution and use in source and binary forms, with or without
75254SN/A * modification, are permitted provided that the following conditions are
85254SN/A * met: redistributions of source code must retain the above copyright
95254SN/A * notice, this list of conditions and the following disclaimer;
105254SN/A * redistributions in binary form must reproduce the above copyright
115254SN/A * notice, this list of conditions and the following disclaimer in the
125254SN/A * documentation and/or other materials provided with the distribution;
135254SN/A * neither the name of the copyright holders nor the names of its
145254SN/A * contributors may be used to endorse or promote products derived from
155254SN/A * this software without specific prior written permission.
162972SN/A *
175254SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
185254SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
195254SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
205254SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
215254SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
225254SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
235254SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
245254SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
255254SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
265254SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
275254SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
285222SN/A *
296328SN/A * Authors: Korey Sewell
302972SN/A */
312972SN/A
326329Sgblack@eecs.umich.edu#ifndef __ARCH_MIPS_REGISTERS_HH__
336329Sgblack@eecs.umich.edu#define __ARCH_MIPS_REGISTERS_HH__
342972SN/A
3513610Sgiacomo.gabrielli@arm.com#include "arch/generic/vec_pred_reg.hh"
3612109SRekai.GonzalezAlberquilla@arm.com#include "arch/generic/vec_reg.hh"
378961Sgblack@eecs.umich.edu#include "arch/mips/generated/max_inst_regs.hh"
3812334Sgabeblack@google.com#include "base/logging.hh"
396329Sgblack@eecs.umich.edu#include "base/types.hh"
406328SN/A
416329Sgblack@eecs.umich.educlass ThreadContext;
426328SN/A
436328SN/Anamespace MipsISA
446328SN/A{
456328SN/A
466329Sgblack@eecs.umich.eduusing MipsISAInst::MaxInstSrcRegs;
476329Sgblack@eecs.umich.eduusing MipsISAInst::MaxInstDestRegs;
489046SAli.Saidi@ARM.comusing MipsISAInst::MaxMiscDestRegs;
496328SN/A
506329Sgblack@eecs.umich.edu// Constants Related to the number of registers
516329Sgblack@eecs.umich.educonst int NumIntArchRegs = 32;
526329Sgblack@eecs.umich.educonst int NumIntSpecialRegs = 9;
536329Sgblack@eecs.umich.educonst int NumFloatArchRegs = 32;
546329Sgblack@eecs.umich.educonst int NumFloatSpecialRegs = 5;
556328SN/A
566329Sgblack@eecs.umich.educonst int MaxShadowRegSets = 16; // Maximum number of shadow register sets
576329Sgblack@eecs.umich.educonst int NumIntRegs = NumIntArchRegs + NumIntSpecialRegs;        //HI & LO Regs
586329Sgblack@eecs.umich.educonst int NumFloatRegs = NumFloatArchRegs + NumFloatSpecialRegs;//
5913610Sgiacomo.gabrielli@arm.comconst int NumVecRegs = 1;  // Not applicable to MIPS
6013610Sgiacomo.gabrielli@arm.com                           // (1 to prevent warnings)
6113610Sgiacomo.gabrielli@arm.comconst int NumVecPredRegs = 1;  // Not applicable to MIPS
6213610Sgiacomo.gabrielli@arm.com                               // (1 to prevent warnings)
639920Syasuko.eckert@amd.comconst int NumCCRegs = 0;
646328SN/A
656329Sgblack@eecs.umich.educonst uint32_t MIPS32_QNAN = 0x7fbfffff;
668694Sguodeyuan@tsinghua.org.cnconst uint64_t MIPS64_QNAN = ULL(0x7ff7ffffffffffff);
676328SN/A
686329Sgblack@eecs.umich.eduenum FPControlRegNums {
696383Sgblack@eecs.umich.edu   FLOATREG_FIR = NumFloatArchRegs,
706383Sgblack@eecs.umich.edu   FLOATREG_FCCR,
716383Sgblack@eecs.umich.edu   FLOATREG_FEXR,
726383Sgblack@eecs.umich.edu   FLOATREG_FENR,
736383Sgblack@eecs.umich.edu   FLOATREG_FCSR
746329Sgblack@eecs.umich.edu};
756329Sgblack@eecs.umich.edu
766329Sgblack@eecs.umich.eduenum FCSRBits {
776329Sgblack@eecs.umich.edu    Inexact = 1,
786329Sgblack@eecs.umich.edu    Underflow,
796329Sgblack@eecs.umich.edu    Overflow,
806329Sgblack@eecs.umich.edu    DivideByZero,
816329Sgblack@eecs.umich.edu    Invalid,
826329Sgblack@eecs.umich.edu    Unimplemented
836329Sgblack@eecs.umich.edu};
846329Sgblack@eecs.umich.edu
856329Sgblack@eecs.umich.eduenum FCSRFields {
866329Sgblack@eecs.umich.edu    Flag_Field = 1,
876329Sgblack@eecs.umich.edu    Enable_Field = 6,
886329Sgblack@eecs.umich.edu    Cause_Field = 11
896329Sgblack@eecs.umich.edu};
906329Sgblack@eecs.umich.edu
916329Sgblack@eecs.umich.eduenum MiscIntRegNums {
926383Sgblack@eecs.umich.edu   INTREG_LO = NumIntArchRegs,
936383Sgblack@eecs.umich.edu   INTREG_DSP_LO0 = INTREG_LO,
946383Sgblack@eecs.umich.edu   INTREG_HI,
956383Sgblack@eecs.umich.edu   INTREG_DSP_HI0 = INTREG_HI,
966383Sgblack@eecs.umich.edu   INTREG_DSP_ACX0,
976383Sgblack@eecs.umich.edu   INTREG_DSP_LO1,
986383Sgblack@eecs.umich.edu   INTREG_DSP_HI1,
996383Sgblack@eecs.umich.edu   INTREG_DSP_ACX1,
1006383Sgblack@eecs.umich.edu   INTREG_DSP_LO2,
1016383Sgblack@eecs.umich.edu   INTREG_DSP_HI2,
1026383Sgblack@eecs.umich.edu   INTREG_DSP_ACX2,
1036383Sgblack@eecs.umich.edu   INTREG_DSP_LO3,
1046383Sgblack@eecs.umich.edu   INTREG_DSP_HI3,
1056383Sgblack@eecs.umich.edu   INTREG_DSP_ACX3,
1066383Sgblack@eecs.umich.edu   INTREG_DSP_CONTROL
1076329Sgblack@eecs.umich.edu};
1086329Sgblack@eecs.umich.edu
1096329Sgblack@eecs.umich.edu// semantically meaningful register indices
1106329Sgblack@eecs.umich.educonst int ZeroReg = 0;
1116329Sgblack@eecs.umich.educonst int AssemblerReg = 1;
1126329Sgblack@eecs.umich.educonst int SyscallSuccessReg = 7;
1136329Sgblack@eecs.umich.educonst int FirstArgumentReg = 4;
1146329Sgblack@eecs.umich.educonst int ReturnValueReg = 2;
1156329Sgblack@eecs.umich.edu
1166329Sgblack@eecs.umich.educonst int KernelReg0 = 26;
1176329Sgblack@eecs.umich.educonst int KernelReg1 = 27;
1186329Sgblack@eecs.umich.educonst int GlobalPointerReg = 28;
1196329Sgblack@eecs.umich.educonst int StackPointerReg = 29;
1206329Sgblack@eecs.umich.educonst int FramePointerReg = 30;
1216329Sgblack@eecs.umich.educonst int ReturnAddressReg = 31;
1226329Sgblack@eecs.umich.edu
1236329Sgblack@eecs.umich.educonst int SyscallPseudoReturnReg = 3;
1246329Sgblack@eecs.umich.edu
1256329Sgblack@eecs.umich.edu// Enumerate names for 'Control' Registers in the CPU
1266329Sgblack@eecs.umich.edu// Reference MIPS32 Arch. for Programmers, Vol. III, Ch.8
1276329Sgblack@eecs.umich.edu// (Register Number-Register Select) Summary of Register
1286329Sgblack@eecs.umich.edu//------------------------------------------------------
1296329Sgblack@eecs.umich.edu// The first set of names classify the CP0 names as Register Banks
1306329Sgblack@eecs.umich.edu// for easy indexing when using the 'RD + SEL' index combination
1316329Sgblack@eecs.umich.edu// in CP0 instructions.
1326383Sgblack@eecs.umich.eduenum MiscRegIndex{
1336383Sgblack@eecs.umich.edu    MISCREG_INDEX = 0,       //Bank 0: 0 - 3
1346383Sgblack@eecs.umich.edu    MISCREG_MVP_CONTROL,
1356383Sgblack@eecs.umich.edu    MISCREG_MVP_CONF0,
1366383Sgblack@eecs.umich.edu    MISCREG_MVP_CONF1,
1376329Sgblack@eecs.umich.edu
1386383Sgblack@eecs.umich.edu    MISCREG_CP0_RANDOM = 8,      //Bank 1: 8 - 15
1396383Sgblack@eecs.umich.edu    MISCREG_VPE_CONTROL,
1406383Sgblack@eecs.umich.edu    MISCREG_VPE_CONF0,
1416383Sgblack@eecs.umich.edu    MISCREG_VPE_CONF1,
1426383Sgblack@eecs.umich.edu    MISCREG_YQMASK,
1436383Sgblack@eecs.umich.edu    MISCREG_VPE_SCHEDULE,
1446383Sgblack@eecs.umich.edu    MISCREG_VPE_SCHEFBACK,
1456383Sgblack@eecs.umich.edu    MISCREG_VPE_OPT,
1466329Sgblack@eecs.umich.edu
1476383Sgblack@eecs.umich.edu    MISCREG_ENTRYLO0 = 16,   //Bank 2: 16 - 23
1486383Sgblack@eecs.umich.edu    MISCREG_TC_STATUS,
1496383Sgblack@eecs.umich.edu    MISCREG_TC_BIND,
1506383Sgblack@eecs.umich.edu    MISCREG_TC_RESTART,
1516383Sgblack@eecs.umich.edu    MISCREG_TC_HALT,
1526383Sgblack@eecs.umich.edu    MISCREG_TC_CONTEXT,
1536383Sgblack@eecs.umich.edu    MISCREG_TC_SCHEDULE,
1546383Sgblack@eecs.umich.edu    MISCREG_TC_SCHEFBACK,
1556329Sgblack@eecs.umich.edu
1566383Sgblack@eecs.umich.edu    MISCREG_ENTRYLO1 = 24,   // Bank 3: 24
1576329Sgblack@eecs.umich.edu
1586383Sgblack@eecs.umich.edu    MISCREG_CONTEXT = 32,    // Bank 4: 32 - 33
1596383Sgblack@eecs.umich.edu    MISCREG_CONTEXT_CONFIG,
1606329Sgblack@eecs.umich.edu
1616383Sgblack@eecs.umich.edu    MISCREG_PAGEMASK = 40, //Bank 5: 40 - 41
1626383Sgblack@eecs.umich.edu    MISCREG_PAGEGRAIN = 41,
1636329Sgblack@eecs.umich.edu
1646383Sgblack@eecs.umich.edu    MISCREG_WIRED = 48,          //Bank 6:48-55
1656383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF0,
1666383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF1,
1676383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF2,
1686383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF3,
1696383Sgblack@eecs.umich.edu    MISCREG_SRS_CONF4,
1706329Sgblack@eecs.umich.edu
1716383Sgblack@eecs.umich.edu    MISCREG_HWRENA = 56,         //Bank 7: 56-63
1726329Sgblack@eecs.umich.edu
1736383Sgblack@eecs.umich.edu    MISCREG_BADVADDR = 64,       //Bank 8: 64-71
1746329Sgblack@eecs.umich.edu
1756383Sgblack@eecs.umich.edu    MISCREG_COUNT = 72,          //Bank 9: 72-79
1766329Sgblack@eecs.umich.edu
1776383Sgblack@eecs.umich.edu    MISCREG_ENTRYHI = 80,        //Bank 10: 80-87
1786329Sgblack@eecs.umich.edu
1796383Sgblack@eecs.umich.edu    MISCREG_COMPARE = 88,        //Bank 11: 88-95
1806329Sgblack@eecs.umich.edu
1816383Sgblack@eecs.umich.edu    MISCREG_STATUS = 96,         //Bank 12: 96-103
1826383Sgblack@eecs.umich.edu    MISCREG_INTCTL,
1836383Sgblack@eecs.umich.edu    MISCREG_SRSCTL,
1846383Sgblack@eecs.umich.edu    MISCREG_SRSMAP,
1856329Sgblack@eecs.umich.edu
1866383Sgblack@eecs.umich.edu    MISCREG_CAUSE = 104,         //Bank 13: 104-111
1876329Sgblack@eecs.umich.edu
1886383Sgblack@eecs.umich.edu    MISCREG_EPC = 112,           //Bank 14: 112-119
1896329Sgblack@eecs.umich.edu
1906383Sgblack@eecs.umich.edu    MISCREG_PRID = 120,          //Bank 15: 120-127,
1916383Sgblack@eecs.umich.edu    MISCREG_EBASE,
1926329Sgblack@eecs.umich.edu
1936383Sgblack@eecs.umich.edu    MISCREG_CONFIG = 128,        //Bank 16: 128-135
1946383Sgblack@eecs.umich.edu    MISCREG_CONFIG1,
1956383Sgblack@eecs.umich.edu    MISCREG_CONFIG2,
1966383Sgblack@eecs.umich.edu    MISCREG_CONFIG3,
1976383Sgblack@eecs.umich.edu    MISCREG_CONFIG4,
1986383Sgblack@eecs.umich.edu    MISCREG_CONFIG5,
1996383Sgblack@eecs.umich.edu    MISCREG_CONFIG6,
2006383Sgblack@eecs.umich.edu    MISCREG_CONFIG7,
2016329Sgblack@eecs.umich.edu
2026329Sgblack@eecs.umich.edu
2036383Sgblack@eecs.umich.edu    MISCREG_LLADDR = 136,        //Bank 17: 136-143
2046329Sgblack@eecs.umich.edu
2056383Sgblack@eecs.umich.edu    MISCREG_WATCHLO0 = 144,      //Bank 18: 144-151
2066383Sgblack@eecs.umich.edu    MISCREG_WATCHLO1,
2076383Sgblack@eecs.umich.edu    MISCREG_WATCHLO2,
2086383Sgblack@eecs.umich.edu    MISCREG_WATCHLO3,
2096383Sgblack@eecs.umich.edu    MISCREG_WATCHLO4,
2106383Sgblack@eecs.umich.edu    MISCREG_WATCHLO5,
2116383Sgblack@eecs.umich.edu    MISCREG_WATCHLO6,
2126383Sgblack@eecs.umich.edu    MISCREG_WATCHLO7,
2136329Sgblack@eecs.umich.edu
2146383Sgblack@eecs.umich.edu    MISCREG_WATCHHI0 = 152,     //Bank 19: 152-159
2156383Sgblack@eecs.umich.edu    MISCREG_WATCHHI1,
2166383Sgblack@eecs.umich.edu    MISCREG_WATCHHI2,
2176383Sgblack@eecs.umich.edu    MISCREG_WATCHHI3,
2186383Sgblack@eecs.umich.edu    MISCREG_WATCHHI4,
2196383Sgblack@eecs.umich.edu    MISCREG_WATCHHI5,
2206383Sgblack@eecs.umich.edu    MISCREG_WATCHHI6,
2216383Sgblack@eecs.umich.edu    MISCREG_WATCHHI7,
2226329Sgblack@eecs.umich.edu
2236383Sgblack@eecs.umich.edu    MISCREG_XCCONTEXT64 = 160, //Bank 20: 160-167
2246329Sgblack@eecs.umich.edu
2256329Sgblack@eecs.umich.edu                       //Bank 21: 168-175
2266329Sgblack@eecs.umich.edu
2276329Sgblack@eecs.umich.edu                       //Bank 22: 176-183
2286329Sgblack@eecs.umich.edu
2296383Sgblack@eecs.umich.edu    MISCREG_DEBUG = 184,       //Bank 23: 184-191
2306383Sgblack@eecs.umich.edu    MISCREG_TRACE_CONTROL1,
2316383Sgblack@eecs.umich.edu    MISCREG_TRACE_CONTROL2,
2326383Sgblack@eecs.umich.edu    MISCREG_USER_TRACE_DATA,
2336383Sgblack@eecs.umich.edu    MISCREG_TRACE_BPC,
2346329Sgblack@eecs.umich.edu
2356383Sgblack@eecs.umich.edu    MISCREG_DEPC = 192,        //Bank 24: 192-199
2366329Sgblack@eecs.umich.edu
2376383Sgblack@eecs.umich.edu    MISCREG_PERFCNT0 = 200,    //Bank 25: 200-207
2386383Sgblack@eecs.umich.edu    MISCREG_PERFCNT1,
2396383Sgblack@eecs.umich.edu    MISCREG_PERFCNT2,
2406383Sgblack@eecs.umich.edu    MISCREG_PERFCNT3,
2416383Sgblack@eecs.umich.edu    MISCREG_PERFCNT4,
2426383Sgblack@eecs.umich.edu    MISCREG_PERFCNT5,
2436383Sgblack@eecs.umich.edu    MISCREG_PERFCNT6,
2446383Sgblack@eecs.umich.edu    MISCREG_PERFCNT7,
2456329Sgblack@eecs.umich.edu
2466383Sgblack@eecs.umich.edu    MISCREG_ERRCTL = 208,      //Bank 26: 208-215
2476329Sgblack@eecs.umich.edu
2486383Sgblack@eecs.umich.edu    MISCREG_CACHEERR0 = 216,   //Bank 27: 216-223
2496383Sgblack@eecs.umich.edu    MISCREG_CACHEERR1,
2506383Sgblack@eecs.umich.edu    MISCREG_CACHEERR2,
2516383Sgblack@eecs.umich.edu    MISCREG_CACHEERR3,
2526329Sgblack@eecs.umich.edu
2536383Sgblack@eecs.umich.edu    MISCREG_TAGLO0 = 224,      //Bank 28: 224-231
2546383Sgblack@eecs.umich.edu    MISCREG_DATALO1,
2556383Sgblack@eecs.umich.edu    MISCREG_TAGLO2,
2566383Sgblack@eecs.umich.edu    MISCREG_DATALO3,
2576383Sgblack@eecs.umich.edu    MISCREG_TAGLO4,
2586383Sgblack@eecs.umich.edu    MISCREG_DATALO5,
2596383Sgblack@eecs.umich.edu    MISCREG_TAGLO6,
2606383Sgblack@eecs.umich.edu    MISCREG_DATALO7,
2616329Sgblack@eecs.umich.edu
2626383Sgblack@eecs.umich.edu    MISCREG_TAGHI0 = 232,      //Bank 29: 232-239
2636383Sgblack@eecs.umich.edu    MISCREG_DATAHI1,
2646383Sgblack@eecs.umich.edu    MISCREG_TAGHI2,
2656383Sgblack@eecs.umich.edu    MISCREG_DATAHI3,
2666383Sgblack@eecs.umich.edu    MISCREG_TAGHI4,
2676383Sgblack@eecs.umich.edu    MISCREG_DATAHI5,
2686383Sgblack@eecs.umich.edu    MISCREG_TAGHI6,
2696383Sgblack@eecs.umich.edu    MISCREG_DATAHI7,
2706329Sgblack@eecs.umich.edu
2716329Sgblack@eecs.umich.edu
2726383Sgblack@eecs.umich.edu    MISCREG_ERROR_EPC = 240,    //Bank 30: 240-247
2736329Sgblack@eecs.umich.edu
2746383Sgblack@eecs.umich.edu    MISCREG_DESAVE = 248,       //Bank 31: 248-256
2756329Sgblack@eecs.umich.edu
2766383Sgblack@eecs.umich.edu    MISCREG_LLFLAG = 257,
2776807Sgblack@eecs.umich.edu    MISCREG_TP_VALUE,
2786329Sgblack@eecs.umich.edu
2796383Sgblack@eecs.umich.edu    MISCREG_NUMREGS
2806329Sgblack@eecs.umich.edu};
2816329Sgblack@eecs.umich.edu
2829917Ssteve.reinhardt@amd.comconst int NumMiscRegs = MISCREG_NUMREGS;
2836329Sgblack@eecs.umich.edu
2846329Sgblack@eecs.umich.educonst int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
2856329Sgblack@eecs.umich.edu
28613610Sgiacomo.gabrielli@arm.com// Not applicable to MIPS
28713610Sgiacomo.gabrielli@arm.comusing VecElem = ::DummyVecElem;
28813610Sgiacomo.gabrielli@arm.comusing VecReg = ::DummyVecReg;
28913610Sgiacomo.gabrielli@arm.comusing ConstVecReg = ::DummyConstVecReg;
29013610Sgiacomo.gabrielli@arm.comusing VecRegContainer = ::DummyVecRegContainer;
29113610Sgiacomo.gabrielli@arm.comconstexpr unsigned NumVecElemPerVecReg = ::DummyNumVecElemPerVecReg;
29213610Sgiacomo.gabrielli@arm.comconstexpr size_t VecRegSizeBytes = ::DummyVecRegSizeBytes;
29313610Sgiacomo.gabrielli@arm.com
29413610Sgiacomo.gabrielli@arm.com// Not applicable to MIPS
29513610Sgiacomo.gabrielli@arm.comusing VecPredReg = ::DummyVecPredReg;
29613610Sgiacomo.gabrielli@arm.comusing ConstVecPredReg = ::DummyConstVecPredReg;
29713610Sgiacomo.gabrielli@arm.comusing VecPredRegContainer = ::DummyVecPredRegContainer;
29813610Sgiacomo.gabrielli@arm.comconstexpr size_t VecPredRegSizeBits = ::DummyVecPredRegSizeBits;
29913610Sgiacomo.gabrielli@arm.comconstexpr bool VecPredRegHasPackedRepr = ::DummyVecPredRegHasPackedRepr;
30012109SRekai.GonzalezAlberquilla@arm.com
3016328SN/A} // namespace MipsISA
3022972SN/A
3032972SN/A#endif
304