isa_traits.hh revision 2605
110915Sandreas.sandberg@arm.com/*
210915Sandreas.sandberg@arm.com * Copyright (c) 2003-2005 The Regents of The University of Michigan
310915Sandreas.sandberg@arm.com * All rights reserved.
410915Sandreas.sandberg@arm.com *
510915Sandreas.sandberg@arm.com * Redistribution and use in source and binary forms, with or without
610915Sandreas.sandberg@arm.com * modification, are permitted provided that the following conditions are
710915Sandreas.sandberg@arm.com * met: redistributions of source code must retain the above copyright
810915Sandreas.sandberg@arm.com * notice, this list of conditions and the following disclaimer;
910915Sandreas.sandberg@arm.com * redistributions in binary form must reproduce the above copyright
1010915Sandreas.sandberg@arm.com * notice, this list of conditions and the following disclaimer in the
1110915Sandreas.sandberg@arm.com * documentation and/or other materials provided with the distribution;
1210915Sandreas.sandberg@arm.com * neither the name of the copyright holders nor the names of its
1310915Sandreas.sandberg@arm.com * contributors may be used to endorse or promote products derived from
1410915Sandreas.sandberg@arm.com * this software without specific prior written permission.
1510915Sandreas.sandberg@arm.com *
1610915Sandreas.sandberg@arm.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
1710915Sandreas.sandberg@arm.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
1810915Sandreas.sandberg@arm.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
1910915Sandreas.sandberg@arm.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2010915Sandreas.sandberg@arm.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2110915Sandreas.sandberg@arm.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
2210915Sandreas.sandberg@arm.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2310915Sandreas.sandberg@arm.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2410915Sandreas.sandberg@arm.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2510915Sandreas.sandberg@arm.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
2610915Sandreas.sandberg@arm.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2710915Sandreas.sandberg@arm.com */
2810915Sandreas.sandberg@arm.com
2910915Sandreas.sandberg@arm.com#ifndef __ARCH_MIPS_ISA_TRAITS_HH__
3010915Sandreas.sandberg@arm.com#define __ARCH_MIPS_ISA_TRAITS_HH__
3110915Sandreas.sandberg@arm.com
3210915Sandreas.sandberg@arm.com#include "arch/mips/constants.hh"
3310915Sandreas.sandberg@arm.com#include "arch/mips/types.hh"
3410915Sandreas.sandberg@arm.com#include "arch/mips/regfile.hh"
3510915Sandreas.sandberg@arm.com#include "arch/mips/faults.hh"
3610915Sandreas.sandberg@arm.com#include "arch/mips/utility.hh"
3710915Sandreas.sandberg@arm.com#include "base/misc.hh"
3810915Sandreas.sandberg@arm.com#include "config/full_system.hh"
3910915Sandreas.sandberg@arm.com#include "sim/byteswap.hh"
4010915Sandreas.sandberg@arm.com#include "sim/host.hh"
4110915Sandreas.sandberg@arm.com#include "sim/faults.hh"
4210915Sandreas.sandberg@arm.com
4310915Sandreas.sandberg@arm.com#include <vector>
4410915Sandreas.sandberg@arm.com
4510915Sandreas.sandberg@arm.comclass FastCPU;
4610915Sandreas.sandberg@arm.comclass FullCPU;
4710915Sandreas.sandberg@arm.comclass Checkpoint;
4810915Sandreas.sandberg@arm.comclass ExecContext;
4910915Sandreas.sandberg@arm.com
5010915Sandreas.sandberg@arm.comnamespace LittleEndianGuest {};
5110915Sandreas.sandberg@arm.com
5210915Sandreas.sandberg@arm.com#define TARGET_MIPS
5310915Sandreas.sandberg@arm.com
5410915Sandreas.sandberg@arm.comclass StaticInst;
5510915Sandreas.sandberg@arm.comclass StaticInstPtr;
5610915Sandreas.sandberg@arm.com
5710915Sandreas.sandberg@arm.comnamespace MIPS34K {
5810915Sandreas.sandberg@arm.comint DTB_ASN_ASN(uint64_t reg);
5910915Sandreas.sandberg@arm.comint ITB_ASN_ASN(uint64_t reg);
6010915Sandreas.sandberg@arm.com};
6110915Sandreas.sandberg@arm.com
6210915Sandreas.sandberg@arm.com#if !FULL_SYSTEM
6310915Sandreas.sandberg@arm.comclass SyscallReturn {
6410915Sandreas.sandberg@arm.com        public:
6510915Sandreas.sandberg@arm.com           template <class T>
6610915Sandreas.sandberg@arm.com           SyscallReturn(T v, bool s)
6710915Sandreas.sandberg@arm.com           {
6810915Sandreas.sandberg@arm.com               retval = (uint32_t)v;
6910915Sandreas.sandberg@arm.com               success = s;
7010915Sandreas.sandberg@arm.com           }
71
72           template <class T>
73           SyscallReturn(T v)
74           {
75               success = (v >= 0);
76               retval = (uint32_t)v;
77           }
78
79           ~SyscallReturn() {}
80
81           SyscallReturn& operator=(const SyscallReturn& s) {
82               retval = s.retval;
83               success = s.success;
84               return *this;
85           }
86
87           bool successful() { return success; }
88           uint64_t value() { return retval; }
89
90
91       private:
92           uint64_t retval;
93           bool success;
94};
95#endif
96
97namespace MipsISA
98{
99    using namespace LittleEndianGuest;
100
101    static inline void setSyscallReturn(SyscallReturn return_value, RegFile *regs)
102    {
103        if (return_value.successful()) {
104            // no error
105            regs->setIntReg(SyscallSuccessReg, 0);
106            regs->setIntReg(ReturnValueReg1, return_value.value());
107        } else {
108            // got an error, return details
109            regs->setIntReg(SyscallSuccessReg, (IntReg) -1);
110            regs->setIntReg(ReturnValueReg1, -return_value.value());
111        }
112    }
113
114    StaticInstPtr decodeInst(ExtMachInst);
115
116    static inline ExtMachInst
117    makeExtMI(MachInst inst, const uint64_t &pc) {
118#if FULL_SYSTEM
119        ExtMachInst ext_inst = inst;
120        if (pc && 0x1)
121            return ext_inst|=(static_cast<ExtMachInst>(pc & 0x1) << 32);
122        else
123            return ext_inst;
124#else
125        return ExtMachInst(inst);
126#endif
127    }
128
129    /**
130     * Function to insure ISA semantics about 0 registers.
131     * @param xc The execution context.
132     */
133    template <class XC>
134    void zeroRegisters(XC *xc);
135
136    const Addr MaxAddr = (Addr)-1;
137
138    void copyRegs(ExecContext *src, ExecContext *dest);
139
140    uint64_t fpConvert(double fp_val, ConvertType cvt_type);
141    double roundFP(double val);
142    inline double truncFP(double val);
143    bool unorderedFP(uint32_t val);
144    bool unorderedFP(uint64_t val);
145    bool getConditionCode(int cc);
146    void setConditionCode(int num, bool val);
147
148    // Machine operations
149
150    void saveMachineReg(AnyReg &savereg, const RegFile &reg_file,
151                               int regnum);
152
153    void restoreMachineReg(RegFile &regs, const AnyReg &reg,
154                                  int regnum);
155
156#if 0
157    static void serializeSpecialRegs(const Serializable::Proxy &proxy,
158                                     const RegFile &regs);
159
160    static void unserializeSpecialRegs(const IniFile *db,
161                                       const std::string &category,
162                                       ConfigNode *node,
163                                       RegFile &regs);
164#endif
165
166    static inline Addr alignAddress(const Addr &addr,
167                                         unsigned int nbytes) {
168        return (addr & ~(nbytes - 1));
169    }
170
171    // Instruction address compression hooks
172    static inline Addr realPCToFetchPC(const Addr &addr) {
173        return addr;
174    }
175
176    static inline Addr fetchPCToRealPC(const Addr &addr) {
177        return addr;
178    }
179
180    // the size of "fetched" instructions (not necessarily the size
181    // of real instructions for PISA)
182    static inline size_t fetchInstSize() {
183        return sizeof(MachInst);
184    }
185
186    static inline MachInst makeRegisterCopy(int dest, int src) {
187        panic("makeRegisterCopy not implemented");
188        return 0;
189    }
190
191};
192
193#if FULL_SYSTEM
194
195#include "arch/mips/mips34k.hh"
196
197#endif
198
199using namespace MipsISA;
200
201#endif // __ARCH_MIPS_ISA_TRAITS_HH__
202