types.hh revision 7161:a1e9b36bd4bf
1/*
2 * Copyright (c) 2010 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder.  You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2007-2008 The Florida State University
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 *
40 * Authors: Stephen Hines
41 */
42
43#ifndef __ARCH_ARM_TYPES_HH__
44#define __ARCH_ARM_TYPES_HH__
45
46#include "base/bitunion.hh"
47#include "base/types.hh"
48
49namespace ArmISA
50{
51    typedef uint32_t MachInst;
52
53    BitUnion64(ExtMachInst)
54        // Bitfields to select mode.
55        Bitfield<36>     thumb;
56        Bitfield<35>     bigThumb;
57
58        // Made up bitfields that make life easier.
59        Bitfield<33>     sevenAndFour;
60        Bitfield<32>     isMisc;
61
62        uint32_t         instBits;
63
64        // All the different types of opcode fields.
65        Bitfield<27, 25> encoding;
66        Bitfield<25>     useImm;
67        Bitfield<24, 21> opcode;
68        Bitfield<24, 20> mediaOpcode;
69        Bitfield<24>     opcode24;
70        Bitfield<24, 23> opcode24_23;
71        Bitfield<23, 20> opcode23_20;
72        Bitfield<23, 21> opcode23_21;
73        Bitfield<20>     opcode20;
74        Bitfield<22>     opcode22;
75        Bitfield<19, 16> opcode19_16;
76        Bitfield<19>     opcode19;
77        Bitfield<18>     opcode18;
78        Bitfield<15, 12> opcode15_12;
79        Bitfield<15>     opcode15;
80        Bitfield<7,  4>  miscOpcode;
81        Bitfield<7,5>    opc2;
82        Bitfield<7>      opcode7;
83        Bitfield<6>      opcode6;
84        Bitfield<4>      opcode4;
85
86        Bitfield<31, 28> condCode;
87        Bitfield<20>     sField;
88        Bitfield<19, 16> rn;
89        Bitfield<15, 12> rd;
90        Bitfield<15, 12> rt;
91        Bitfield<11, 7>  shiftSize;
92        Bitfield<6,  5>  shift;
93        Bitfield<3,  0>  rm;
94
95        Bitfield<11, 8>  rs;
96
97        SubBitUnion(puswl, 24, 20)
98            Bitfield<24> prepost;
99            Bitfield<23> up;
100            Bitfield<22> psruser;
101            Bitfield<21> writeback;
102            Bitfield<20> loadOp;
103        EndSubBitUnion(puswl)
104
105        Bitfield<24, 20> pubwl;
106
107        Bitfield<7, 0> imm;
108
109        Bitfield<11, 8>  rotate;
110
111        Bitfield<11, 0>  immed11_0;
112        Bitfield<7,  0>  immed7_0;
113
114        Bitfield<11, 8>  immedHi11_8;
115        Bitfield<3,  0>  immedLo3_0;
116
117        Bitfield<15, 0>  regList;
118
119        Bitfield<23, 0>  offset;
120
121        Bitfield<23, 0>  immed23_0;
122
123        Bitfield<11, 8>  cpNum;
124        Bitfield<18, 16> fn;
125        Bitfield<14, 12> fd;
126        Bitfield<3>      fpRegImm;
127        Bitfield<3,  0>  fm;
128        Bitfield<2,  0>  fpImm;
129        Bitfield<24, 20> punwl;
130
131        Bitfield<7,  0>  m5Func;
132
133        // 16 bit thumb bitfields
134        Bitfield<15, 13> topcode15_13;
135        Bitfield<13, 11> topcode13_11;
136        Bitfield<12, 11> topcode12_11;
137        Bitfield<12, 10> topcode12_10;
138        Bitfield<11, 9>  topcode11_9;
139        Bitfield<11, 8>  topcode11_8;
140        Bitfield<10, 9>  topcode10_9;
141        Bitfield<10, 8>  topcode10_8;
142        Bitfield<9,  6>  topcode9_6;
143        Bitfield<7>      topcode7;
144        Bitfield<7, 6>   topcode7_6;
145        Bitfield<7, 5>   topcode7_5;
146        Bitfield<7, 4>   topcode7_4;
147        Bitfield<3, 0>   topcode3_0;
148
149        // 32 bit thumb bitfields
150        Bitfield<28, 27> htopcode12_11;
151        Bitfield<26, 25> htopcode10_9;
152        Bitfield<25>     htopcode9;
153        Bitfield<25, 24> htopcode9_8;
154        Bitfield<25, 21> htopcode9_5;
155        Bitfield<25, 20> htopcode9_4;
156        Bitfield<24>     htopcode8;
157        Bitfield<24, 23> htopcode8_7;
158        Bitfield<24, 22> htopcode8_6;
159        Bitfield<24, 21> htopcode8_5;
160        Bitfield<23>     htopcode7;
161        Bitfield<23, 21> htopcode7_5;
162        Bitfield<22, 21> htopcode6_5;
163        Bitfield<21, 20> htopcode5_4;
164        Bitfield<20>     htopcode4;
165
166        Bitfield<19, 16> htrn;
167        Bitfield<20>     hts;
168
169        Bitfield<15>     ltopcode15;
170        Bitfield<11, 8>  ltopcode11_8;
171        Bitfield<7,  6>  ltopcode7_6;
172        Bitfield<7,  4>  ltopcode7_4;
173        Bitfield<4>      ltopcode4;
174
175        Bitfield<11, 8>  ltrd;
176        Bitfield<11, 8>  ltcoproc;
177    EndBitUnion(ExtMachInst)
178
179    // Shift types for ARM instructions
180    enum ArmShiftType {
181        LSL = 0,
182        LSR,
183        ASR,
184        ROR
185    };
186
187    typedef uint64_t LargestRead;
188    // Need to use 64 bits to make sure that read requests get handled properly
189
190    typedef int RegContextParam;
191    typedef int RegContextVal;
192
193    //used in FP convert & round function
194    enum ConvertType{
195        SINGLE_TO_DOUBLE,
196        SINGLE_TO_WORD,
197        SINGLE_TO_LONG,
198
199        DOUBLE_TO_SINGLE,
200        DOUBLE_TO_WORD,
201        DOUBLE_TO_LONG,
202
203        LONG_TO_SINGLE,
204        LONG_TO_DOUBLE,
205        LONG_TO_WORD,
206        LONG_TO_PS,
207
208        WORD_TO_SINGLE,
209        WORD_TO_DOUBLE,
210        WORD_TO_LONG,
211        WORD_TO_PS,
212
213        PL_TO_SINGLE,
214        PU_TO_SINGLE
215    };
216
217    //used in FP convert & round function
218    enum RoundMode{
219        RND_ZERO,
220        RND_DOWN,
221        RND_UP,
222        RND_NEAREST
223    };
224
225    enum OperatingMode {
226        MODE_USER = 16,
227        MODE_FIQ = 17,
228        MODE_IRQ = 18,
229        MODE_SVC = 19,
230        MODE_MON = 22,
231        MODE_ABORT = 23,
232        MODE_UNDEFINED = 27,
233        MODE_SYSTEM = 31
234    };
235
236    struct CoreSpecific {
237        // Empty for now on the ARM
238    };
239
240} // namespace ArmISA
241
242#endif
243