types.hh revision 8205
16019Shines@cs.fsu.edu/*
27097Sgblack@eecs.umich.edu * Copyright (c) 2010 ARM Limited
37097Sgblack@eecs.umich.edu * All rights reserved
47097Sgblack@eecs.umich.edu *
57097Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
67097Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
77097Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
87097Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
97097Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
107097Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
117097Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
127097Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
137097Sgblack@eecs.umich.edu *
146019Shines@cs.fsu.edu * Copyright (c) 2007-2008 The Florida State University
156019Shines@cs.fsu.edu * All rights reserved.
166019Shines@cs.fsu.edu *
176019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without
186019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are
196019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright
206019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer;
216019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright
226019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the
236019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution;
246019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its
256019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from
266019Shines@cs.fsu.edu * this software without specific prior written permission.
276019Shines@cs.fsu.edu *
286019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
296019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
306019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
316019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
326019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
336019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
346019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
386019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396019Shines@cs.fsu.edu *
406019Shines@cs.fsu.edu * Authors: Stephen Hines
416019Shines@cs.fsu.edu */
426019Shines@cs.fsu.edu
436019Shines@cs.fsu.edu#ifndef __ARCH_ARM_TYPES_HH__
446019Shines@cs.fsu.edu#define __ARCH_ARM_TYPES_HH__
456019Shines@cs.fsu.edu
467720Sgblack@eecs.umich.edu#include "arch/generic/types.hh"
476251Sgblack@eecs.umich.edu#include "base/bitunion.hh"
487680Sgblack@eecs.umich.edu#include "base/hashmap.hh"
497720Sgblack@eecs.umich.edu#include "base/misc.hh"
506214Snate@binkert.org#include "base/types.hh"
516019Shines@cs.fsu.edu
526019Shines@cs.fsu.edunamespace ArmISA
536019Shines@cs.fsu.edu{
546019Shines@cs.fsu.edu    typedef uint32_t MachInst;
556251Sgblack@eecs.umich.edu
568205SAli.Saidi@ARM.com    BitUnion8(ITSTATE)
578205SAli.Saidi@ARM.com        /* Note that the split (cond, mask) below is not as in ARM ARM.
588205SAli.Saidi@ARM.com         * But it is more convenient for simulation. The condition
598205SAli.Saidi@ARM.com         * is always the concatenation of the top 3 bits and the next bit,
608205SAli.Saidi@ARM.com         * which applies when one of the bottom 4 bits is set.
618205SAli.Saidi@ARM.com         * Refer to predecoder.cc for the use case.
628205SAli.Saidi@ARM.com         */
638205SAli.Saidi@ARM.com        Bitfield<7, 4> cond;
648205SAli.Saidi@ARM.com        Bitfield<3, 0> mask;
658205SAli.Saidi@ARM.com        // Bitfields for moving to/from CPSR
668205SAli.Saidi@ARM.com        Bitfield<7, 2> top6;
678205SAli.Saidi@ARM.com        Bitfield<1, 0> bottom2;
688205SAli.Saidi@ARM.com    EndBitUnion(ITSTATE)
698205SAli.Saidi@ARM.com
708205SAli.Saidi@ARM.com
716267Sgblack@eecs.umich.edu    BitUnion64(ExtMachInst)
727408Sgblack@eecs.umich.edu        // ITSTATE bits
737408Sgblack@eecs.umich.edu        Bitfield<55, 48> itstate;
747408Sgblack@eecs.umich.edu        Bitfield<55, 52> itstateCond;
757408Sgblack@eecs.umich.edu        Bitfield<51, 48> itstateMask;
767408Sgblack@eecs.umich.edu
777376Sgblack@eecs.umich.edu        // FPSCR fields
787376Sgblack@eecs.umich.edu        Bitfield<41, 40> fpscrStride;
797376Sgblack@eecs.umich.edu        Bitfield<39, 37> fpscrLen;
807376Sgblack@eecs.umich.edu
817097Sgblack@eecs.umich.edu        // Bitfields to select mode.
827097Sgblack@eecs.umich.edu        Bitfield<36>     thumb;
837097Sgblack@eecs.umich.edu        Bitfield<35>     bigThumb;
847097Sgblack@eecs.umich.edu
856267Sgblack@eecs.umich.edu        // Made up bitfields that make life easier.
866267Sgblack@eecs.umich.edu        Bitfield<33>     sevenAndFour;
876267Sgblack@eecs.umich.edu        Bitfield<32>     isMisc;
886267Sgblack@eecs.umich.edu
897098Sgblack@eecs.umich.edu        uint32_t         instBits;
907098Sgblack@eecs.umich.edu
916251Sgblack@eecs.umich.edu        // All the different types of opcode fields.
926268Sgblack@eecs.umich.edu        Bitfield<27, 25> encoding;
936749Sgblack@eecs.umich.edu        Bitfield<25>     useImm;
946268Sgblack@eecs.umich.edu        Bitfield<24, 21> opcode;
956269Sgblack@eecs.umich.edu        Bitfield<24, 20> mediaOpcode;
966251Sgblack@eecs.umich.edu        Bitfield<24>     opcode24;
977161Sgblack@eecs.umich.edu        Bitfield<24, 23> opcode24_23;
986251Sgblack@eecs.umich.edu        Bitfield<23, 20> opcode23_20;
996251Sgblack@eecs.umich.edu        Bitfield<23, 21> opcode23_21;
1006743Ssaidi@eecs.umich.edu        Bitfield<20>     opcode20;
1016251Sgblack@eecs.umich.edu        Bitfield<22>     opcode22;
1027105Sgblack@eecs.umich.edu        Bitfield<19, 16> opcode19_16;
1036251Sgblack@eecs.umich.edu        Bitfield<19>     opcode19;
1046741Sgblack@eecs.umich.edu        Bitfield<18>     opcode18;
1056251Sgblack@eecs.umich.edu        Bitfield<15, 12> opcode15_12;
1066251Sgblack@eecs.umich.edu        Bitfield<15>     opcode15;
1076268Sgblack@eecs.umich.edu        Bitfield<7,  4>  miscOpcode;
1086759SAli.Saidi@ARM.com        Bitfield<7,5>    opc2;
1096251Sgblack@eecs.umich.edu        Bitfield<7>      opcode7;
1107105Sgblack@eecs.umich.edu        Bitfield<6>      opcode6;
1116251Sgblack@eecs.umich.edu        Bitfield<4>      opcode4;
1126251Sgblack@eecs.umich.edu
1136251Sgblack@eecs.umich.edu        Bitfield<31, 28> condCode;
1146251Sgblack@eecs.umich.edu        Bitfield<20>     sField;
1156251Sgblack@eecs.umich.edu        Bitfield<19, 16> rn;
1166251Sgblack@eecs.umich.edu        Bitfield<15, 12> rd;
1177121Sgblack@eecs.umich.edu        Bitfield<15, 12> rt;
1186251Sgblack@eecs.umich.edu        Bitfield<11, 7>  shiftSize;
1196251Sgblack@eecs.umich.edu        Bitfield<6,  5>  shift;
1206251Sgblack@eecs.umich.edu        Bitfield<3,  0>  rm;
1216251Sgblack@eecs.umich.edu
1226251Sgblack@eecs.umich.edu        Bitfield<11, 8>  rs;
1236251Sgblack@eecs.umich.edu
1246251Sgblack@eecs.umich.edu        SubBitUnion(puswl, 24, 20)
1256251Sgblack@eecs.umich.edu            Bitfield<24> prepost;
1266251Sgblack@eecs.umich.edu            Bitfield<23> up;
1276251Sgblack@eecs.umich.edu            Bitfield<22> psruser;
1286251Sgblack@eecs.umich.edu            Bitfield<21> writeback;
1296251Sgblack@eecs.umich.edu            Bitfield<20> loadOp;
1306251Sgblack@eecs.umich.edu        EndSubBitUnion(puswl)
1316251Sgblack@eecs.umich.edu
1326251Sgblack@eecs.umich.edu        Bitfield<24, 20> pubwl;
1336251Sgblack@eecs.umich.edu
1346275Sgblack@eecs.umich.edu        Bitfield<7, 0> imm;
1356251Sgblack@eecs.umich.edu
1366251Sgblack@eecs.umich.edu        Bitfield<11, 8>  rotate;
1376275Sgblack@eecs.umich.edu
1386275Sgblack@eecs.umich.edu        Bitfield<11, 0>  immed11_0;
1396251Sgblack@eecs.umich.edu        Bitfield<7,  0>  immed7_0;
1406251Sgblack@eecs.umich.edu
1416251Sgblack@eecs.umich.edu        Bitfield<11, 8>  immedHi11_8;
1426251Sgblack@eecs.umich.edu        Bitfield<3,  0>  immedLo3_0;
1436251Sgblack@eecs.umich.edu
1446251Sgblack@eecs.umich.edu        Bitfield<15, 0>  regList;
1456251Sgblack@eecs.umich.edu
1466251Sgblack@eecs.umich.edu        Bitfield<23, 0>  offset;
1476251Sgblack@eecs.umich.edu
1486251Sgblack@eecs.umich.edu        Bitfield<23, 0>  immed23_0;
1496251Sgblack@eecs.umich.edu
1506251Sgblack@eecs.umich.edu        Bitfield<11, 8>  cpNum;
1516251Sgblack@eecs.umich.edu        Bitfield<18, 16> fn;
1526251Sgblack@eecs.umich.edu        Bitfield<14, 12> fd;
1536251Sgblack@eecs.umich.edu        Bitfield<3>      fpRegImm;
1546251Sgblack@eecs.umich.edu        Bitfield<3,  0>  fm;
1556251Sgblack@eecs.umich.edu        Bitfield<2,  0>  fpImm;
1566251Sgblack@eecs.umich.edu        Bitfield<24, 20> punwl;
1576251Sgblack@eecs.umich.edu
1587732SAli.Saidi@ARM.com        Bitfield<15,  8>  m5Func;
1597103Sgblack@eecs.umich.edu
1607103Sgblack@eecs.umich.edu        // 16 bit thumb bitfields
1617103Sgblack@eecs.umich.edu        Bitfield<15, 13> topcode15_13;
1627103Sgblack@eecs.umich.edu        Bitfield<13, 11> topcode13_11;
1637103Sgblack@eecs.umich.edu        Bitfield<12, 11> topcode12_11;
1647103Sgblack@eecs.umich.edu        Bitfield<12, 10> topcode12_10;
1657103Sgblack@eecs.umich.edu        Bitfield<11, 9>  topcode11_9;
1667103Sgblack@eecs.umich.edu        Bitfield<11, 8>  topcode11_8;
1677103Sgblack@eecs.umich.edu        Bitfield<10, 9>  topcode10_9;
1687103Sgblack@eecs.umich.edu        Bitfield<10, 8>  topcode10_8;
1697103Sgblack@eecs.umich.edu        Bitfield<9,  6>  topcode9_6;
1707103Sgblack@eecs.umich.edu        Bitfield<7>      topcode7;
1717103Sgblack@eecs.umich.edu        Bitfield<7, 6>   topcode7_6;
1727103Sgblack@eecs.umich.edu        Bitfield<7, 5>   topcode7_5;
1737103Sgblack@eecs.umich.edu        Bitfield<7, 4>   topcode7_4;
1747103Sgblack@eecs.umich.edu        Bitfield<3, 0>   topcode3_0;
1757106Sgblack@eecs.umich.edu
1767106Sgblack@eecs.umich.edu        // 32 bit thumb bitfields
1777106Sgblack@eecs.umich.edu        Bitfield<28, 27> htopcode12_11;
1787106Sgblack@eecs.umich.edu        Bitfield<26, 25> htopcode10_9;
1797106Sgblack@eecs.umich.edu        Bitfield<25>     htopcode9;
1807106Sgblack@eecs.umich.edu        Bitfield<25, 24> htopcode9_8;
1817106Sgblack@eecs.umich.edu        Bitfield<25, 21> htopcode9_5;
1827106Sgblack@eecs.umich.edu        Bitfield<25, 20> htopcode9_4;
1837106Sgblack@eecs.umich.edu        Bitfield<24>     htopcode8;
1847106Sgblack@eecs.umich.edu        Bitfield<24, 23> htopcode8_7;
1857106Sgblack@eecs.umich.edu        Bitfield<24, 22> htopcode8_6;
1867106Sgblack@eecs.umich.edu        Bitfield<24, 21> htopcode8_5;
1877113Sgblack@eecs.umich.edu        Bitfield<23>     htopcode7;
1887116Sgblack@eecs.umich.edu        Bitfield<23, 21> htopcode7_5;
1897245Sgblack@eecs.umich.edu        Bitfield<22>     htopcode6;
1907106Sgblack@eecs.umich.edu        Bitfield<22, 21> htopcode6_5;
1917106Sgblack@eecs.umich.edu        Bitfield<21, 20> htopcode5_4;
1927106Sgblack@eecs.umich.edu        Bitfield<20>     htopcode4;
1937106Sgblack@eecs.umich.edu
1947106Sgblack@eecs.umich.edu        Bitfield<19, 16> htrn;
1957106Sgblack@eecs.umich.edu        Bitfield<20>     hts;
1967106Sgblack@eecs.umich.edu
1977106Sgblack@eecs.umich.edu        Bitfield<15>     ltopcode15;
1987113Sgblack@eecs.umich.edu        Bitfield<11, 8>  ltopcode11_8;
1997113Sgblack@eecs.umich.edu        Bitfield<7,  6>  ltopcode7_6;
2007106Sgblack@eecs.umich.edu        Bitfield<7,  4>  ltopcode7_4;
2017106Sgblack@eecs.umich.edu        Bitfield<4>      ltopcode4;
2027106Sgblack@eecs.umich.edu
2037106Sgblack@eecs.umich.edu        Bitfield<11, 8>  ltrd;
2047106Sgblack@eecs.umich.edu        Bitfield<11, 8>  ltcoproc;
2056251Sgblack@eecs.umich.edu    EndBitUnion(ExtMachInst)
2066251Sgblack@eecs.umich.edu
2077720Sgblack@eecs.umich.edu    class PCState : public GenericISA::UPCState<MachInst>
2087720Sgblack@eecs.umich.edu    {
2097720Sgblack@eecs.umich.edu      protected:
2107720Sgblack@eecs.umich.edu
2117720Sgblack@eecs.umich.edu        typedef GenericISA::UPCState<MachInst> Base;
2127720Sgblack@eecs.umich.edu
2137720Sgblack@eecs.umich.edu        enum FlagBits {
2147720Sgblack@eecs.umich.edu            ThumbBit = (1 << 0),
2157720Sgblack@eecs.umich.edu            JazelleBit = (1 << 1)
2167720Sgblack@eecs.umich.edu        };
2177720Sgblack@eecs.umich.edu        uint8_t flags;
2187720Sgblack@eecs.umich.edu        uint8_t nextFlags;
2198205SAli.Saidi@ARM.com        uint8_t _itstate;
2208205SAli.Saidi@ARM.com        uint8_t _nextItstate;
2218146SAli.Saidi@ARM.com        uint8_t _size;
2227720Sgblack@eecs.umich.edu      public:
2238205SAli.Saidi@ARM.com        PCState() : flags(0), nextFlags(0), _itstate(0), _nextItstate(0)
2247720Sgblack@eecs.umich.edu        {}
2257720Sgblack@eecs.umich.edu
2267720Sgblack@eecs.umich.edu        void
2277720Sgblack@eecs.umich.edu        set(Addr val)
2287720Sgblack@eecs.umich.edu        {
2297720Sgblack@eecs.umich.edu            Base::set(val);
2307720Sgblack@eecs.umich.edu            npc(val + (thumb() ? 2 : 4));
2317720Sgblack@eecs.umich.edu        }
2327720Sgblack@eecs.umich.edu
2338205SAli.Saidi@ARM.com        PCState(Addr val) : flags(0), nextFlags(0), _itstate(0), _nextItstate(0)
2347720Sgblack@eecs.umich.edu        { set(val); }
2357720Sgblack@eecs.umich.edu
2367720Sgblack@eecs.umich.edu        bool
2377720Sgblack@eecs.umich.edu        thumb() const
2387720Sgblack@eecs.umich.edu        {
2397720Sgblack@eecs.umich.edu            return flags & ThumbBit;
2407720Sgblack@eecs.umich.edu        }
2417720Sgblack@eecs.umich.edu
2427720Sgblack@eecs.umich.edu        void
2437720Sgblack@eecs.umich.edu        thumb(bool val)
2447720Sgblack@eecs.umich.edu        {
2457720Sgblack@eecs.umich.edu            if (val)
2467720Sgblack@eecs.umich.edu                flags |= ThumbBit;
2477720Sgblack@eecs.umich.edu            else
2487720Sgblack@eecs.umich.edu                flags &= ~ThumbBit;
2497720Sgblack@eecs.umich.edu        }
2507720Sgblack@eecs.umich.edu
2517720Sgblack@eecs.umich.edu        bool
2527720Sgblack@eecs.umich.edu        nextThumb() const
2537720Sgblack@eecs.umich.edu        {
2547720Sgblack@eecs.umich.edu            return nextFlags & ThumbBit;
2557720Sgblack@eecs.umich.edu        }
2567720Sgblack@eecs.umich.edu
2577720Sgblack@eecs.umich.edu        void
2587720Sgblack@eecs.umich.edu        nextThumb(bool val)
2597720Sgblack@eecs.umich.edu        {
2607720Sgblack@eecs.umich.edu            if (val)
2617720Sgblack@eecs.umich.edu                nextFlags |= ThumbBit;
2627720Sgblack@eecs.umich.edu            else
2637720Sgblack@eecs.umich.edu                nextFlags &= ~ThumbBit;
2647720Sgblack@eecs.umich.edu        }
2657720Sgblack@eecs.umich.edu
2668146SAli.Saidi@ARM.com        void size(uint8_t s) { _size = s; }
2678146SAli.Saidi@ARM.com        uint8_t size() const { return _size; }
2688146SAli.Saidi@ARM.com
2698146SAli.Saidi@ARM.com        bool
2708146SAli.Saidi@ARM.com        branching() const
2718146SAli.Saidi@ARM.com        {
2728146SAli.Saidi@ARM.com            return ((this->pc() + this->size()) != this->npc());
2738146SAli.Saidi@ARM.com        }
2748146SAli.Saidi@ARM.com
2758146SAli.Saidi@ARM.com
2767720Sgblack@eecs.umich.edu        bool
2777720Sgblack@eecs.umich.edu        jazelle() const
2787720Sgblack@eecs.umich.edu        {
2797720Sgblack@eecs.umich.edu            return flags & JazelleBit;
2807720Sgblack@eecs.umich.edu        }
2817720Sgblack@eecs.umich.edu
2827720Sgblack@eecs.umich.edu        void
2837720Sgblack@eecs.umich.edu        jazelle(bool val)
2847720Sgblack@eecs.umich.edu        {
2857720Sgblack@eecs.umich.edu            if (val)
2867720Sgblack@eecs.umich.edu                flags |= JazelleBit;
2877720Sgblack@eecs.umich.edu            else
2887720Sgblack@eecs.umich.edu                flags &= ~JazelleBit;
2897720Sgblack@eecs.umich.edu        }
2907720Sgblack@eecs.umich.edu
2917720Sgblack@eecs.umich.edu        bool
2927720Sgblack@eecs.umich.edu        nextJazelle() const
2937720Sgblack@eecs.umich.edu        {
2947720Sgblack@eecs.umich.edu            return nextFlags & JazelleBit;
2957720Sgblack@eecs.umich.edu        }
2967720Sgblack@eecs.umich.edu
2977720Sgblack@eecs.umich.edu        void
2987720Sgblack@eecs.umich.edu        nextJazelle(bool val)
2997720Sgblack@eecs.umich.edu        {
3007720Sgblack@eecs.umich.edu            if (val)
3017720Sgblack@eecs.umich.edu                nextFlags |= JazelleBit;
3027720Sgblack@eecs.umich.edu            else
3037720Sgblack@eecs.umich.edu                nextFlags &= ~JazelleBit;
3047720Sgblack@eecs.umich.edu        }
3057720Sgblack@eecs.umich.edu
3067858SMatt.Horsnell@arm.com        uint8_t
3078205SAli.Saidi@ARM.com        itstate() const
3087858SMatt.Horsnell@arm.com        {
3098205SAli.Saidi@ARM.com            return _itstate;
3107858SMatt.Horsnell@arm.com        }
3117858SMatt.Horsnell@arm.com
3127858SMatt.Horsnell@arm.com        void
3138205SAli.Saidi@ARM.com        itstate(uint8_t value)
3147858SMatt.Horsnell@arm.com        {
3158205SAli.Saidi@ARM.com            _itstate = value;
3167858SMatt.Horsnell@arm.com        }
3177858SMatt.Horsnell@arm.com
3188205SAli.Saidi@ARM.com        uint8_t
3198205SAli.Saidi@ARM.com        nextItstate() const
3207858SMatt.Horsnell@arm.com        {
3218205SAli.Saidi@ARM.com            return _nextItstate;
3228205SAli.Saidi@ARM.com        }
3238205SAli.Saidi@ARM.com
3248205SAli.Saidi@ARM.com        void
3258205SAli.Saidi@ARM.com        nextItstate(uint8_t value)
3268205SAli.Saidi@ARM.com        {
3278205SAli.Saidi@ARM.com            _nextItstate = value;
3287858SMatt.Horsnell@arm.com        }
3297858SMatt.Horsnell@arm.com
3307720Sgblack@eecs.umich.edu        void
3317720Sgblack@eecs.umich.edu        advance()
3327720Sgblack@eecs.umich.edu        {
3337720Sgblack@eecs.umich.edu            Base::advance();
3347720Sgblack@eecs.umich.edu            npc(pc() + (thumb() ? 2 : 4));
3357720Sgblack@eecs.umich.edu            flags = nextFlags;
3367858SMatt.Horsnell@arm.com
3378205SAli.Saidi@ARM.com            if (_nextItstate) {
3388205SAli.Saidi@ARM.com                _itstate = _nextItstate;
3398205SAli.Saidi@ARM.com                _nextItstate = 0;
3408205SAli.Saidi@ARM.com            } else if (_itstate) {
3418205SAli.Saidi@ARM.com                ITSTATE it = _itstate;
3428205SAli.Saidi@ARM.com                uint8_t cond_mask = it.mask;
3438205SAli.Saidi@ARM.com                uint8_t thumb_cond = it.cond;
3448205SAli.Saidi@ARM.com                DPRINTF(Predecoder, "Advancing ITSTATE from %#x,%#x.\n",
3458205SAli.Saidi@ARM.com                        thumb_cond, cond_mask);
3468205SAli.Saidi@ARM.com                cond_mask <<= 1;
3478205SAli.Saidi@ARM.com                uint8_t new_bit = bits(cond_mask, 4);
3488205SAli.Saidi@ARM.com                cond_mask &= mask(4);
3498205SAli.Saidi@ARM.com                if (cond_mask == 0)
3508205SAli.Saidi@ARM.com                    thumb_cond = 0;
3518205SAli.Saidi@ARM.com                else
3528205SAli.Saidi@ARM.com                    replaceBits(thumb_cond, 0, new_bit);
3538205SAli.Saidi@ARM.com                DPRINTF(Predecoder, "Advancing ITSTATE to %#x,%#x.\n",
3548205SAli.Saidi@ARM.com                        thumb_cond, cond_mask);
3558205SAli.Saidi@ARM.com                it.mask = cond_mask;
3568205SAli.Saidi@ARM.com                it.cond = thumb_cond;
3578205SAli.Saidi@ARM.com                _itstate = it;
3587858SMatt.Horsnell@arm.com            }
3597720Sgblack@eecs.umich.edu        }
3607720Sgblack@eecs.umich.edu
3617720Sgblack@eecs.umich.edu        void
3627720Sgblack@eecs.umich.edu        uEnd()
3637720Sgblack@eecs.umich.edu        {
3647720Sgblack@eecs.umich.edu            advance();
3657720Sgblack@eecs.umich.edu            upc(0);
3667720Sgblack@eecs.umich.edu            nupc(1);
3677720Sgblack@eecs.umich.edu        }
3687720Sgblack@eecs.umich.edu
3697720Sgblack@eecs.umich.edu        Addr
3707720Sgblack@eecs.umich.edu        instPC() const
3717720Sgblack@eecs.umich.edu        {
3727720Sgblack@eecs.umich.edu            return pc() + (thumb() ? 4 : 8);
3737720Sgblack@eecs.umich.edu        }
3747720Sgblack@eecs.umich.edu
3757720Sgblack@eecs.umich.edu        void
3767720Sgblack@eecs.umich.edu        instNPC(uint32_t val)
3777720Sgblack@eecs.umich.edu        {
3787720Sgblack@eecs.umich.edu            npc(val &~ mask(nextThumb() ? 1 : 2));
3797720Sgblack@eecs.umich.edu        }
3807720Sgblack@eecs.umich.edu
3817720Sgblack@eecs.umich.edu        Addr
3827720Sgblack@eecs.umich.edu        instNPC() const
3837720Sgblack@eecs.umich.edu        {
3847720Sgblack@eecs.umich.edu            return npc();
3857720Sgblack@eecs.umich.edu        }
3867720Sgblack@eecs.umich.edu
3877720Sgblack@eecs.umich.edu        // Perform an interworking branch.
3887720Sgblack@eecs.umich.edu        void
3897720Sgblack@eecs.umich.edu        instIWNPC(uint32_t val)
3907720Sgblack@eecs.umich.edu        {
3917720Sgblack@eecs.umich.edu            bool thumbEE = (thumb() && jazelle());
3927720Sgblack@eecs.umich.edu
3937720Sgblack@eecs.umich.edu            Addr newPC = val;
3947720Sgblack@eecs.umich.edu            if (thumbEE) {
3957720Sgblack@eecs.umich.edu                if (bits(newPC, 0)) {
3967720Sgblack@eecs.umich.edu                    newPC = newPC & ~mask(1);
3978075SAli.Saidi@ARM.com                }  // else we have a bad interworking address; do not call
3988075SAli.Saidi@ARM.com                   // panic() since the instruction could be executed
3998075SAli.Saidi@ARM.com                   // speculatively
4007720Sgblack@eecs.umich.edu            } else {
4017720Sgblack@eecs.umich.edu                if (bits(newPC, 0)) {
4027720Sgblack@eecs.umich.edu                    nextThumb(true);
4037720Sgblack@eecs.umich.edu                    newPC = newPC & ~mask(1);
4047720Sgblack@eecs.umich.edu                } else if (!bits(newPC, 1)) {
4057720Sgblack@eecs.umich.edu                    nextThumb(false);
4067720Sgblack@eecs.umich.edu                } else {
4077744SAli.Saidi@ARM.com                    // This state is UNPREDICTABLE in the ARM architecture
4087744SAli.Saidi@ARM.com                    // The easy thing to do is just mask off the bit and
4097744SAli.Saidi@ARM.com                    // stay in the current mode, so we'll do that.
4107744SAli.Saidi@ARM.com                    newPC &= ~mask(2);
4117720Sgblack@eecs.umich.edu                }
4127720Sgblack@eecs.umich.edu            }
4137720Sgblack@eecs.umich.edu            npc(newPC);
4147720Sgblack@eecs.umich.edu        }
4157720Sgblack@eecs.umich.edu
4167720Sgblack@eecs.umich.edu        // Perform an interworking branch in ARM mode, a regular branch
4177720Sgblack@eecs.umich.edu        // otherwise.
4187720Sgblack@eecs.umich.edu        void
4197720Sgblack@eecs.umich.edu        instAIWNPC(uint32_t val)
4207720Sgblack@eecs.umich.edu        {
4217720Sgblack@eecs.umich.edu            if (!thumb() && !jazelle())
4227720Sgblack@eecs.umich.edu                instIWNPC(val);
4237720Sgblack@eecs.umich.edu            else
4247720Sgblack@eecs.umich.edu                instNPC(val);
4257720Sgblack@eecs.umich.edu        }
4267720Sgblack@eecs.umich.edu
4277720Sgblack@eecs.umich.edu        bool
4287720Sgblack@eecs.umich.edu        operator == (const PCState &opc) const
4297720Sgblack@eecs.umich.edu        {
4307720Sgblack@eecs.umich.edu            return Base::operator == (opc) &&
4318205SAli.Saidi@ARM.com                flags == opc.flags && nextFlags == opc.nextFlags &&
4328205SAli.Saidi@ARM.com                _itstate == opc._itstate && _nextItstate == opc._nextItstate;
4337720Sgblack@eecs.umich.edu        }
4347720Sgblack@eecs.umich.edu
4357720Sgblack@eecs.umich.edu        void
4367720Sgblack@eecs.umich.edu        serialize(std::ostream &os)
4377720Sgblack@eecs.umich.edu        {
4387720Sgblack@eecs.umich.edu            Base::serialize(os);
4397720Sgblack@eecs.umich.edu            SERIALIZE_SCALAR(flags);
4408146SAli.Saidi@ARM.com            SERIALIZE_SCALAR(_size);
4417720Sgblack@eecs.umich.edu            SERIALIZE_SCALAR(nextFlags);
4428205SAli.Saidi@ARM.com            SERIALIZE_SCALAR(_itstate);
4438205SAli.Saidi@ARM.com            SERIALIZE_SCALAR(_nextItstate);
4447720Sgblack@eecs.umich.edu        }
4457720Sgblack@eecs.umich.edu
4467720Sgblack@eecs.umich.edu        void
4477720Sgblack@eecs.umich.edu        unserialize(Checkpoint *cp, const std::string &section)
4487720Sgblack@eecs.umich.edu        {
4497720Sgblack@eecs.umich.edu            Base::unserialize(cp, section);
4507720Sgblack@eecs.umich.edu            UNSERIALIZE_SCALAR(flags);
4518146SAli.Saidi@ARM.com            UNSERIALIZE_SCALAR(_size);
4527720Sgblack@eecs.umich.edu            UNSERIALIZE_SCALAR(nextFlags);
4538205SAli.Saidi@ARM.com            UNSERIALIZE_SCALAR(_itstate);
4548205SAli.Saidi@ARM.com            UNSERIALIZE_SCALAR(_nextItstate);
4557720Sgblack@eecs.umich.edu        }
4567720Sgblack@eecs.umich.edu    };
4577720Sgblack@eecs.umich.edu
4586254Sgblack@eecs.umich.edu    // Shift types for ARM instructions
4596254Sgblack@eecs.umich.edu    enum ArmShiftType {
4606254Sgblack@eecs.umich.edu        LSL = 0,
4616254Sgblack@eecs.umich.edu        LSR,
4626254Sgblack@eecs.umich.edu        ASR,
4636254Sgblack@eecs.umich.edu        ROR
4646254Sgblack@eecs.umich.edu    };
4656254Sgblack@eecs.umich.edu
4666019Shines@cs.fsu.edu    typedef uint64_t LargestRead;
4676019Shines@cs.fsu.edu    // Need to use 64 bits to make sure that read requests get handled properly
4686019Shines@cs.fsu.edu
4696019Shines@cs.fsu.edu    typedef int RegContextParam;
4706019Shines@cs.fsu.edu    typedef int RegContextVal;
4716019Shines@cs.fsu.edu
4726019Shines@cs.fsu.edu    //used in FP convert & round function
4736019Shines@cs.fsu.edu    enum ConvertType{
4746019Shines@cs.fsu.edu        SINGLE_TO_DOUBLE,
4756019Shines@cs.fsu.edu        SINGLE_TO_WORD,
4766019Shines@cs.fsu.edu        SINGLE_TO_LONG,
4776019Shines@cs.fsu.edu
4786019Shines@cs.fsu.edu        DOUBLE_TO_SINGLE,
4796019Shines@cs.fsu.edu        DOUBLE_TO_WORD,
4806019Shines@cs.fsu.edu        DOUBLE_TO_LONG,
4816019Shines@cs.fsu.edu
4826019Shines@cs.fsu.edu        LONG_TO_SINGLE,
4836019Shines@cs.fsu.edu        LONG_TO_DOUBLE,
4846019Shines@cs.fsu.edu        LONG_TO_WORD,
4856019Shines@cs.fsu.edu        LONG_TO_PS,
4866019Shines@cs.fsu.edu
4876019Shines@cs.fsu.edu        WORD_TO_SINGLE,
4886019Shines@cs.fsu.edu        WORD_TO_DOUBLE,
4896019Shines@cs.fsu.edu        WORD_TO_LONG,
4906019Shines@cs.fsu.edu        WORD_TO_PS,
4916019Shines@cs.fsu.edu
4926019Shines@cs.fsu.edu        PL_TO_SINGLE,
4936019Shines@cs.fsu.edu        PU_TO_SINGLE
4946019Shines@cs.fsu.edu    };
4956019Shines@cs.fsu.edu
4966019Shines@cs.fsu.edu    //used in FP convert & round function
4976019Shines@cs.fsu.edu    enum RoundMode{
4986019Shines@cs.fsu.edu        RND_ZERO,
4996019Shines@cs.fsu.edu        RND_DOWN,
5006019Shines@cs.fsu.edu        RND_UP,
5016019Shines@cs.fsu.edu        RND_NEAREST
5026019Shines@cs.fsu.edu    };
5036019Shines@cs.fsu.edu
5046019Shines@cs.fsu.edu    enum OperatingMode {
5056019Shines@cs.fsu.edu        MODE_USER = 16,
5066019Shines@cs.fsu.edu        MODE_FIQ = 17,
5076019Shines@cs.fsu.edu        MODE_IRQ = 18,
5086019Shines@cs.fsu.edu        MODE_SVC = 19,
5096723Sgblack@eecs.umich.edu        MODE_MON = 22,
5106019Shines@cs.fsu.edu        MODE_ABORT = 23,
5116019Shines@cs.fsu.edu        MODE_UNDEFINED = 27,
5127498Sgblack@eecs.umich.edu        MODE_SYSTEM = 31,
5137498Sgblack@eecs.umich.edu        MODE_MAXMODE = MODE_SYSTEM
5146019Shines@cs.fsu.edu    };
5156019Shines@cs.fsu.edu
5167311Sgblack@eecs.umich.edu    static inline bool
5177311Sgblack@eecs.umich.edu    badMode(OperatingMode mode)
5187311Sgblack@eecs.umich.edu    {
5197311Sgblack@eecs.umich.edu        switch (mode) {
5207311Sgblack@eecs.umich.edu          case MODE_USER:
5217311Sgblack@eecs.umich.edu          case MODE_FIQ:
5227311Sgblack@eecs.umich.edu          case MODE_IRQ:
5237311Sgblack@eecs.umich.edu          case MODE_SVC:
5247311Sgblack@eecs.umich.edu          case MODE_MON:
5257311Sgblack@eecs.umich.edu          case MODE_ABORT:
5267311Sgblack@eecs.umich.edu          case MODE_UNDEFINED:
5277311Sgblack@eecs.umich.edu          case MODE_SYSTEM:
5287311Sgblack@eecs.umich.edu            return false;
5297311Sgblack@eecs.umich.edu          default:
5307311Sgblack@eecs.umich.edu            return true;
5317311Sgblack@eecs.umich.edu        }
5327311Sgblack@eecs.umich.edu    }
5337311Sgblack@eecs.umich.edu
5346019Shines@cs.fsu.edu} // namespace ArmISA
5356019Shines@cs.fsu.edu
5367680Sgblack@eecs.umich.edunamespace __hash_namespace {
5377680Sgblack@eecs.umich.edu    template<>
5387680Sgblack@eecs.umich.edu    struct hash<ArmISA::ExtMachInst> : public hash<uint32_t> {
5397680Sgblack@eecs.umich.edu        size_t operator()(const ArmISA::ExtMachInst &emi) const {
5407680Sgblack@eecs.umich.edu            return hash<uint32_t>::operator()((uint32_t)emi);
5417680Sgblack@eecs.umich.edu        };
5427680Sgblack@eecs.umich.edu    };
5437680Sgblack@eecs.umich.edu}
5447680Sgblack@eecs.umich.edu
5456019Shines@cs.fsu.edu#endif
546