tlb.cc revision 9535:508aebb47ca6
1/*
2 * Copyright (c) 2010-2012 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder.  You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2001-2005 The Regents of The University of Michigan
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 *
40 * Authors: Ali Saidi
41 *          Nathan Binkert
42 *          Steve Reinhardt
43 */
44
45#include <string>
46#include <vector>
47
48#include "arch/arm/faults.hh"
49#include "arch/arm/pagetable.hh"
50#include "arch/arm/system.hh"
51#include "arch/arm/table_walker.hh"
52#include "arch/arm/tlb.hh"
53#include "arch/arm/utility.hh"
54#include "base/inifile.hh"
55#include "base/str.hh"
56#include "base/trace.hh"
57#include "cpu/thread_context.hh"
58#include "debug/Checkpoint.hh"
59#include "debug/TLB.hh"
60#include "debug/TLBVerbose.hh"
61#include "mem/page_table.hh"
62#include "params/ArmTLB.hh"
63#include "sim/full_system.hh"
64#include "sim/process.hh"
65
66using namespace std;
67using namespace ArmISA;
68
69TLB::TLB(const Params *p)
70    : BaseTLB(p), size(p->size) , tableWalker(p->walker),
71    rangeMRU(1), bootUncacheability(false), miscRegValid(false)
72{
73    table = new TlbEntry[size];
74    memset(table, 0, sizeof(TlbEntry) * size);
75
76    tableWalker->setTlb(this);
77}
78
79TLB::~TLB()
80{
81    if (table)
82        delete [] table;
83}
84
85bool
86TLB::translateFunctional(ThreadContext *tc, Addr va, Addr &pa)
87{
88    if (!miscRegValid)
89        updateMiscReg(tc);
90    TlbEntry *e = lookup(va, contextId, true);
91    if (!e)
92        return false;
93    pa = e->pAddr(va);
94    return true;
95}
96
97TlbEntry*
98TLB::lookup(Addr va, uint8_t cid, bool functional)
99{
100
101    TlbEntry *retval = NULL;
102
103    // Maitaining LRU array
104
105    int x = 0;
106    while (retval == NULL && x < size) {
107        if (table[x].match(va, cid)) {
108
109            // We only move the hit entry ahead when the position is higher than rangeMRU
110            if (x > rangeMRU && !functional) {
111                TlbEntry tmp_entry = table[x];
112                for(int i = x; i > 0; i--)
113                    table[i] = table[i-1];
114                table[0] = tmp_entry;
115                retval = &table[0];
116            } else {
117                retval = &table[x];
118            }
119            break;
120        }
121        x++;
122    }
123
124    DPRINTF(TLBVerbose, "Lookup %#x, cid %#x -> %s ppn %#x size: %#x pa: %#x ap:%d\n",
125            va, cid, retval ? "hit" : "miss", retval ? retval->pfn : 0,
126            retval ? retval->size : 0, retval ? retval->pAddr(va) : 0,
127            retval ? retval->ap : 0);
128    ;
129    return retval;
130}
131
132// insert a new TLB entry
133void
134TLB::insert(Addr addr, TlbEntry &entry)
135{
136    DPRINTF(TLB, "Inserting entry into TLB with pfn:%#x size:%#x vpn: %#x"
137            " asid:%d N:%d global:%d valid:%d nc:%d sNp:%d xn:%d ap:%#x"
138            " domain:%#x\n", entry.pfn, entry.size, entry.vpn, entry.asid,
139            entry.N, entry.global, entry.valid, entry.nonCacheable, entry.sNp,
140            entry.xn, entry.ap, entry.domain);
141
142    if (table[size-1].valid)
143        DPRINTF(TLB, " - Replacing Valid entry %#x, asn %d ppn %#x size: %#x ap:%d\n",
144                table[size-1].vpn << table[size-1].N, table[size-1].asid,
145                table[size-1].pfn << table[size-1].N, table[size-1].size,
146                table[size-1].ap);
147
148    //inserting to MRU position and evicting the LRU one
149
150    for(int i = size-1; i > 0; i--)
151      table[i] = table[i-1];
152    table[0] = entry;
153
154    inserts++;
155}
156
157void
158TLB::printTlb()
159{
160    int x = 0;
161    TlbEntry *te;
162    DPRINTF(TLB, "Current TLB contents:\n");
163    while (x < size) {
164       te = &table[x];
165       if (te->valid)
166           DPRINTF(TLB, " *  %#x, asn %d ppn %#x size: %#x ap:%d\n",
167                te->vpn << te->N, te->asid, te->pfn << te->N, te->size, te->ap);
168       x++;
169    }
170}
171
172
173void
174TLB::flushAll()
175{
176    DPRINTF(TLB, "Flushing all TLB entries\n");
177    int x = 0;
178    TlbEntry *te;
179    while (x < size) {
180       te = &table[x];
181       if (te->valid) {
182           DPRINTF(TLB, " -  %#x, asn %d ppn %#x size: %#x ap:%d\n",
183                te->vpn << te->N, te->asid, te->pfn << te->N, te->size, te->ap);
184           flushedEntries++;
185       }
186       x++;
187    }
188
189    memset(table, 0, sizeof(TlbEntry) * size);
190
191    flushTlb++;
192}
193
194
195void
196TLB::flushMvaAsid(Addr mva, uint64_t asn)
197{
198    DPRINTF(TLB, "Flushing mva %#x asid: %#x\n", mva, asn);
199    TlbEntry *te;
200
201    te = lookup(mva, asn);
202    while (te != NULL) {
203     DPRINTF(TLB, " -  %#x, asn %d ppn %#x size: %#x ap:%d\n",
204            te->vpn << te->N, te->asid, te->pfn << te->N, te->size, te->ap);
205        te->valid = false;
206        flushedEntries++;
207        te = lookup(mva,asn);
208    }
209    flushTlbMvaAsid++;
210}
211
212void
213TLB::flushAsid(uint64_t asn)
214{
215    DPRINTF(TLB, "Flushing all entries with asid: %#x\n", asn);
216
217    int x = 0;
218    TlbEntry *te;
219
220    while (x < size) {
221        te = &table[x];
222        if (te->asid == asn) {
223            te->valid = false;
224            DPRINTF(TLB, " -  %#x, asn %d ppn %#x size: %#x ap:%d\n",
225                te->vpn << te->N, te->asid, te->pfn << te->N, te->size, te->ap);
226            flushedEntries++;
227        }
228        x++;
229    }
230    flushTlbAsid++;
231}
232
233void
234TLB::flushMva(Addr mva)
235{
236    DPRINTF(TLB, "Flushing all entries with mva: %#x\n", mva);
237
238    int x = 0;
239    TlbEntry *te;
240
241    while (x < size) {
242        te = &table[x];
243        Addr v = te->vpn << te->N;
244        if (mva >= v && mva < v + te->size) {
245            te->valid = false;
246            DPRINTF(TLB, " -  %#x, asn %d ppn %#x size: %#x ap:%d\n",
247                te->vpn << te->N, te->asid, te->pfn << te->N, te->size, te->ap);
248            flushedEntries++;
249        }
250        x++;
251    }
252    flushTlbMva++;
253}
254
255void
256TLB::drainResume()
257{
258    // We might have unserialized something or switched CPUs, so make
259    // sure to re-read the misc regs.
260    miscRegValid = false;
261}
262
263void
264TLB::serialize(ostream &os)
265{
266    DPRINTF(Checkpoint, "Serializing Arm TLB\n");
267
268    SERIALIZE_SCALAR(_attr);
269
270    int num_entries = size;
271    SERIALIZE_SCALAR(num_entries);
272    for(int i = 0; i < size; i++){
273        nameOut(os, csprintf("%s.TlbEntry%d", name(), i));
274        table[i].serialize(os);
275    }
276}
277
278void
279TLB::unserialize(Checkpoint *cp, const string &section)
280{
281    DPRINTF(Checkpoint, "Unserializing Arm TLB\n");
282
283    UNSERIALIZE_SCALAR(_attr);
284    int num_entries;
285    UNSERIALIZE_SCALAR(num_entries);
286    for(int i = 0; i < min(size, num_entries); i++){
287        table[i].unserialize(cp, csprintf("%s.TlbEntry%d", section, i));
288    }
289}
290
291void
292TLB::regStats()
293{
294    instHits
295        .name(name() + ".inst_hits")
296        .desc("ITB inst hits")
297        ;
298
299    instMisses
300        .name(name() + ".inst_misses")
301        .desc("ITB inst misses")
302        ;
303
304    instAccesses
305        .name(name() + ".inst_accesses")
306        .desc("ITB inst accesses")
307        ;
308
309    readHits
310        .name(name() + ".read_hits")
311        .desc("DTB read hits")
312        ;
313
314    readMisses
315        .name(name() + ".read_misses")
316        .desc("DTB read misses")
317        ;
318
319    readAccesses
320        .name(name() + ".read_accesses")
321        .desc("DTB read accesses")
322        ;
323
324    writeHits
325        .name(name() + ".write_hits")
326        .desc("DTB write hits")
327        ;
328
329    writeMisses
330        .name(name() + ".write_misses")
331        .desc("DTB write misses")
332        ;
333
334    writeAccesses
335        .name(name() + ".write_accesses")
336        .desc("DTB write accesses")
337        ;
338
339    hits
340        .name(name() + ".hits")
341        .desc("DTB hits")
342        ;
343
344    misses
345        .name(name() + ".misses")
346        .desc("DTB misses")
347        ;
348
349    accesses
350        .name(name() + ".accesses")
351        .desc("DTB accesses")
352        ;
353
354    flushTlb
355        .name(name() + ".flush_tlb")
356        .desc("Number of times complete TLB was flushed")
357        ;
358
359    flushTlbMva
360        .name(name() + ".flush_tlb_mva")
361        .desc("Number of times TLB was flushed by MVA")
362        ;
363
364    flushTlbMvaAsid
365        .name(name() + ".flush_tlb_mva_asid")
366        .desc("Number of times TLB was flushed by MVA & ASID")
367        ;
368
369    flushTlbAsid
370        .name(name() + ".flush_tlb_asid")
371        .desc("Number of times TLB was flushed by ASID")
372        ;
373
374    flushedEntries
375        .name(name() + ".flush_entries")
376        .desc("Number of entries that have been flushed from TLB")
377        ;
378
379    alignFaults
380        .name(name() + ".align_faults")
381        .desc("Number of TLB faults due to alignment restrictions")
382        ;
383
384    prefetchFaults
385        .name(name() + ".prefetch_faults")
386        .desc("Number of TLB faults due to prefetch")
387        ;
388
389    domainFaults
390        .name(name() + ".domain_faults")
391        .desc("Number of TLB faults due to domain restrictions")
392        ;
393
394    permsFaults
395        .name(name() + ".perms_faults")
396        .desc("Number of TLB faults due to permissions restrictions")
397        ;
398
399    instAccesses = instHits + instMisses;
400    readAccesses = readHits + readMisses;
401    writeAccesses = writeHits + writeMisses;
402    hits = readHits + writeHits + instHits;
403    misses = readMisses + writeMisses + instMisses;
404    accesses = readAccesses + writeAccesses + instAccesses;
405}
406
407Fault
408TLB::translateSe(RequestPtr req, ThreadContext *tc, Mode mode,
409        Translation *translation, bool &delay, bool timing)
410{
411    if (!miscRegValid)
412        updateMiscReg(tc);
413    Addr vaddr = req->getVaddr();
414    uint32_t flags = req->getFlags();
415
416    bool is_fetch = (mode == Execute);
417    bool is_write = (mode == Write);
418
419    if (!is_fetch) {
420        assert(flags & MustBeOne);
421        if (sctlr.a || !(flags & AllowUnaligned)) {
422            if (vaddr & flags & AlignmentMask) {
423                return new DataAbort(vaddr, 0, is_write, ArmFault::AlignmentFault);
424            }
425        }
426    }
427
428    Addr paddr;
429    Process *p = tc->getProcessPtr();
430
431    if (!p->pTable->translate(vaddr, paddr))
432        return Fault(new GenericPageTableFault(vaddr));
433    req->setPaddr(paddr);
434
435    return NoFault;
436}
437
438Fault
439TLB::trickBoxCheck(RequestPtr req, Mode mode, uint8_t domain, bool sNp)
440{
441    return NoFault;
442}
443
444Fault
445TLB::walkTrickBoxCheck(Addr pa, Addr va, Addr sz, bool is_exec,
446        bool is_write, uint8_t domain, bool sNp)
447{
448    return NoFault;
449}
450
451Fault
452TLB::translateFs(RequestPtr req, ThreadContext *tc, Mode mode,
453        Translation *translation, bool &delay, bool timing, bool functional)
454{
455    // No such thing as a functional timing access
456    assert(!(timing && functional));
457
458    if (!miscRegValid) {
459        updateMiscReg(tc);
460        DPRINTF(TLBVerbose, "TLB variables changed!\n");
461    }
462
463    Addr vaddr = req->getVaddr();
464    uint32_t flags = req->getFlags();
465
466    bool is_fetch = (mode == Execute);
467    bool is_write = (mode == Write);
468    bool is_priv = isPriv && !(flags & UserMode);
469
470    req->setAsid(contextId.asid);
471
472    DPRINTF(TLBVerbose, "CPSR is priv:%d UserMode:%d\n",
473            isPriv, flags & UserMode);
474    // If this is a clrex instruction, provide a PA of 0 with no fault
475    // This will force the monitor to set the tracked address to 0
476    // a bit of a hack but this effectively clrears this processors monitor
477    if (flags & Request::CLEAR_LL){
478       req->setPaddr(0);
479       req->setFlags(Request::UNCACHEABLE);
480       req->setFlags(Request::CLEAR_LL);
481       return NoFault;
482    }
483    if ((req->isInstFetch() && (!sctlr.i)) ||
484        ((!req->isInstFetch()) && (!sctlr.c))){
485       req->setFlags(Request::UNCACHEABLE);
486    }
487    if (!is_fetch) {
488        assert(flags & MustBeOne);
489        if (sctlr.a || !(flags & AllowUnaligned)) {
490            if (vaddr & flags & AlignmentMask) {
491                alignFaults++;
492                return new DataAbort(vaddr, 0, is_write, ArmFault::AlignmentFault);
493            }
494        }
495    }
496
497    Fault fault;
498
499    if (!sctlr.m) {
500        req->setPaddr(vaddr);
501        if (sctlr.tre == 0) {
502            req->setFlags(Request::UNCACHEABLE);
503        } else {
504            if (nmrr.ir0 == 0 || nmrr.or0 == 0 || prrr.tr0 != 0x2)
505               req->setFlags(Request::UNCACHEABLE);
506        }
507
508        // Set memory attributes
509        TlbEntry temp_te;
510        tableWalker->memAttrs(tc, temp_te, sctlr, 0, 1);
511        temp_te.shareable = true;
512        DPRINTF(TLBVerbose, "(No MMU) setting memory attributes: shareable:\
513                %d, innerAttrs: %d, outerAttrs: %d\n", temp_te.shareable,
514                temp_te.innerAttrs, temp_te.outerAttrs);
515        setAttr(temp_te.attributes);
516
517        return trickBoxCheck(req, mode, 0, false);
518    }
519
520    DPRINTF(TLBVerbose, "Translating vaddr=%#x context=%d\n", vaddr, contextId);
521    // Translation enabled
522
523    TlbEntry *te = lookup(vaddr, contextId);
524    if (te == NULL) {
525        if (req->isPrefetch()){
526           //if the request is a prefetch don't attempt to fill the TLB
527           //or go any further with the memory access
528           prefetchFaults++;
529           return new PrefetchAbort(vaddr, ArmFault::PrefetchTLBMiss);
530        }
531
532        if (is_fetch)
533            instMisses++;
534        else if (is_write)
535            writeMisses++;
536        else
537            readMisses++;
538
539        // start translation table walk, pass variables rather than
540        // re-retreaving in table walker for speed
541        DPRINTF(TLB, "TLB Miss: Starting hardware table walker for %#x(%d)\n",
542                vaddr, contextId);
543        fault = tableWalker->walk(req, tc, contextId, mode, translation,
544                                  timing, functional);
545        if (timing && fault == NoFault) {
546            delay = true;
547            // for timing mode, return and wait for table walk
548            return fault;
549        }
550        if (fault)
551            return fault;
552
553        te = lookup(vaddr, contextId);
554        if (!te)
555            printTlb();
556        assert(te);
557    } else {
558        if (is_fetch)
559            instHits++;
560        else if (is_write)
561            writeHits++;
562        else
563            readHits++;
564    }
565
566    // Set memory attributes
567    DPRINTF(TLBVerbose,
568            "Setting memory attributes: shareable: %d, innerAttrs: %d, \
569            outerAttrs: %d\n",
570            te->shareable, te->innerAttrs, te->outerAttrs);
571    setAttr(te->attributes);
572    if (te->nonCacheable) {
573        req->setFlags(Request::UNCACHEABLE);
574
575        // Prevent prefetching from I/O devices.
576        if (req->isPrefetch()) {
577            return new PrefetchAbort(vaddr, ArmFault::PrefetchUncacheable);
578        }
579    }
580
581    if (!bootUncacheability &&
582            ((ArmSystem*)tc->getSystemPtr())->adderBootUncacheable(vaddr))
583        req->setFlags(Request::UNCACHEABLE);
584
585    switch ( (dacr >> (te->domain * 2)) & 0x3) {
586      case 0:
587        domainFaults++;
588        DPRINTF(TLB, "TLB Fault: Data abort on domain. DACR: %#x domain: %#x"
589               " write:%d sNp:%d\n", dacr, te->domain, is_write, te->sNp);
590        if (is_fetch)
591            return new PrefetchAbort(vaddr,
592                (te->sNp ? ArmFault::Domain0 : ArmFault::Domain1));
593        else
594            return new DataAbort(vaddr, te->domain, is_write,
595                (te->sNp ? ArmFault::Domain0 : ArmFault::Domain1));
596      case 1:
597        // Continue with permissions check
598        break;
599      case 2:
600        panic("UNPRED domain\n");
601      case 3:
602        req->setPaddr(te->pAddr(vaddr));
603        fault = trickBoxCheck(req, mode, te->domain, te->sNp);
604        if (fault)
605            return fault;
606        return NoFault;
607    }
608
609    uint8_t ap = te->ap;
610
611    if (sctlr.afe == 1)
612        ap |= 1;
613
614    bool abt;
615
616   /* if (!sctlr.xp)
617        ap &= 0x3;
618*/
619    switch (ap) {
620      case 0:
621        DPRINTF(TLB, "Access permissions 0, checking rs:%#x\n", (int)sctlr.rs);
622        if (!sctlr.xp) {
623            switch ((int)sctlr.rs) {
624              case 2:
625                abt = is_write;
626                break;
627              case 1:
628                abt = is_write || !is_priv;
629                break;
630              case 0:
631              case 3:
632              default:
633                abt = true;
634                break;
635            }
636        } else {
637            abt = true;
638        }
639        break;
640      case 1:
641        abt = !is_priv;
642        break;
643      case 2:
644        abt = !is_priv && is_write;
645        break;
646      case 3:
647        abt = false;
648        break;
649      case 4:
650        panic("UNPRED premissions\n");
651      case 5:
652        abt = !is_priv || is_write;
653        break;
654      case 6:
655      case 7:
656        abt = is_write;
657        break;
658      default:
659        panic("Unknown permissions\n");
660    }
661    if ((is_fetch) && (abt || te->xn)) {
662        permsFaults++;
663        DPRINTF(TLB, "TLB Fault: Prefetch abort on permission check. AP:%d priv:%d"
664               " write:%d sNp:%d\n", ap, is_priv, is_write, te->sNp);
665        return new PrefetchAbort(vaddr,
666                (te->sNp ? ArmFault::Permission0 :
667                 ArmFault::Permission1));
668    } else if (abt) {
669        permsFaults++;
670        DPRINTF(TLB, "TLB Fault: Data abort on permission check. AP:%d priv:%d"
671               " write:%d sNp:%d\n", ap, is_priv, is_write, te->sNp);
672        return new DataAbort(vaddr, te->domain, is_write,
673                (te->sNp ? ArmFault::Permission0 :
674                 ArmFault::Permission1));
675    }
676
677    req->setPaddr(te->pAddr(vaddr));
678    // Check for a trickbox generated address fault
679    fault = trickBoxCheck(req, mode, te->domain, te->sNp);
680    if (fault)
681        return fault;
682
683    return NoFault;
684}
685
686Fault
687TLB::translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode)
688{
689    bool delay = false;
690    Fault fault;
691    if (FullSystem)
692        fault = translateFs(req, tc, mode, NULL, delay, false);
693    else
694        fault = translateSe(req, tc, mode, NULL, delay, false);
695    assert(!delay);
696    return fault;
697}
698
699Fault
700TLB::translateFunctional(RequestPtr req, ThreadContext *tc, Mode mode)
701{
702    bool delay = false;
703    Fault fault;
704    if (FullSystem)
705        fault = translateFs(req, tc, mode, NULL, delay, false, true);
706    else
707        fault = translateSe(req, tc, mode, NULL, delay, false);
708    assert(!delay);
709    return fault;
710}
711
712Fault
713TLB::translateTiming(RequestPtr req, ThreadContext *tc,
714        Translation *translation, Mode mode)
715{
716    assert(translation);
717    bool delay = false;
718    Fault fault;
719    if (FullSystem)
720        fault = translateFs(req, tc, mode, translation, delay, true);
721    else
722        fault = translateSe(req, tc, mode, translation, delay, true);
723    DPRINTF(TLBVerbose, "Translation returning delay=%d fault=%d\n", delay, fault !=
724            NoFault);
725    if (!delay)
726        translation->finish(fault, req, tc, mode);
727    else
728        translation->markDelayed();
729    return fault;
730}
731
732BaseMasterPort*
733TLB::getMasterPort()
734{
735    return &tableWalker->getMasterPort("port");
736}
737
738
739
740ArmISA::TLB *
741ArmTLBParams::create()
742{
743    return new ArmISA::TLB(this);
744}
745