tlb.cc revision 11861
16019Shines@cs.fsu.edu/*
211861Snikos.nikoleris@arm.com * Copyright (c) 2010-2013, 2016-2017 ARM Limited
37093Sgblack@eecs.umich.edu * All rights reserved
47093Sgblack@eecs.umich.edu *
57093Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
67093Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
77093Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
87093Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
97093Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
107093Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
117093Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
127093Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
137093Sgblack@eecs.umich.edu *
146019Shines@cs.fsu.edu * Copyright (c) 2001-2005 The Regents of The University of Michigan
156019Shines@cs.fsu.edu * All rights reserved.
166019Shines@cs.fsu.edu *
176019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without
186019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are
196019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright
206019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer;
216019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright
226019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the
236019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution;
246019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its
256019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from
266019Shines@cs.fsu.edu * this software without specific prior written permission.
276019Shines@cs.fsu.edu *
286019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
296019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
306019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
316019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
326019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
336019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
346019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
386019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396019Shines@cs.fsu.edu *
407399SAli.Saidi@ARM.com * Authors: Ali Saidi
417399SAli.Saidi@ARM.com *          Nathan Binkert
426019Shines@cs.fsu.edu *          Steve Reinhardt
436019Shines@cs.fsu.edu */
446019Shines@cs.fsu.edu
4510873Sandreas.sandberg@arm.com#include "arch/arm/tlb.hh"
4610873Sandreas.sandberg@arm.com
4710474Sandreas.hansson@arm.com#include <memory>
486019Shines@cs.fsu.edu#include <string>
496019Shines@cs.fsu.edu#include <vector>
506019Shines@cs.fsu.edu
516116Snate@binkert.org#include "arch/arm/faults.hh"
526019Shines@cs.fsu.edu#include "arch/arm/pagetable.hh"
5311793Sbrandon.potter@amd.com#include "arch/arm/stage2_lookup.hh"
5411793Sbrandon.potter@amd.com#include "arch/arm/stage2_mmu.hh"
558782Sgblack@eecs.umich.edu#include "arch/arm/system.hh"
568756Sgblack@eecs.umich.edu#include "arch/arm/table_walker.hh"
576019Shines@cs.fsu.edu#include "arch/arm/utility.hh"
586019Shines@cs.fsu.edu#include "base/inifile.hh"
596019Shines@cs.fsu.edu#include "base/str.hh"
606019Shines@cs.fsu.edu#include "base/trace.hh"
6110024Sdam.sunwoo@arm.com#include "cpu/base.hh"
626019Shines@cs.fsu.edu#include "cpu/thread_context.hh"
638232Snate@binkert.org#include "debug/Checkpoint.hh"
648232Snate@binkert.org#include "debug/TLB.hh"
658232Snate@binkert.org#include "debug/TLBVerbose.hh"
666116Snate@binkert.org#include "mem/page_table.hh"
6711608Snikos.nikoleris@arm.com#include "mem/request.hh"
686116Snate@binkert.org#include "params/ArmTLB.hh"
698756Sgblack@eecs.umich.edu#include "sim/full_system.hh"
706019Shines@cs.fsu.edu#include "sim/process.hh"
716019Shines@cs.fsu.edu
726019Shines@cs.fsu.eduusing namespace std;
736019Shines@cs.fsu.eduusing namespace ArmISA;
746019Shines@cs.fsu.edu
7510037SARM gem5 DevelopersTLB::TLB(const ArmTLBParams *p)
7610037SARM gem5 Developers    : BaseTLB(p), table(new TlbEntry[p->size]), size(p->size),
7710418Sandreas.hansson@arm.com      isStage2(p->is_stage2), stage2Req(false), _attr(0),
7810418Sandreas.hansson@arm.com      directToStage2(false), tableWalker(p->walker), stage2Tlb(NULL),
7911395Sandreas.sandberg@arm.com      stage2Mmu(NULL), test(nullptr), rangeMRU(1),
8010537Sandreas.hansson@arm.com      aarch64(false), aarch64EL(EL0), isPriv(false), isSecure(false),
8110537Sandreas.hansson@arm.com      isHyp(false), asid(0), vmid(0), dacr(0),
8211152Smitch.hayenga@arm.com      miscRegValid(false), miscRegContext(0), curTranType(NormalTran)
836019Shines@cs.fsu.edu{
8410037SARM gem5 Developers    tableWalker->setTlb(this);
857399SAli.Saidi@ARM.com
8610037SARM gem5 Developers    // Cache system-level properties
8710037SARM gem5 Developers    haveLPAE = tableWalker->haveLPAE();
8810037SARM gem5 Developers    haveVirtualization = tableWalker->haveVirtualization();
8910037SARM gem5 Developers    haveLargeAsid64 = tableWalker->haveLargeAsid64();
906019Shines@cs.fsu.edu}
916019Shines@cs.fsu.edu
926019Shines@cs.fsu.eduTLB::~TLB()
936019Shines@cs.fsu.edu{
9410037SARM gem5 Developers    delete[] table;
9510037SARM gem5 Developers}
9610037SARM gem5 Developers
9710037SARM gem5 Developersvoid
9810037SARM gem5 DevelopersTLB::init()
9910037SARM gem5 Developers{
10010037SARM gem5 Developers    if (stage2Mmu && !isStage2)
10110037SARM gem5 Developers        stage2Tlb = stage2Mmu->stage2Tlb();
10210037SARM gem5 Developers}
10310037SARM gem5 Developers
10410037SARM gem5 Developersvoid
10510717Sandreas.hansson@arm.comTLB::setMMU(Stage2MMU *m, MasterID master_id)
10610037SARM gem5 Developers{
10710037SARM gem5 Developers    stage2Mmu = m;
10810717Sandreas.hansson@arm.com    tableWalker->setMMU(m, master_id);
1096019Shines@cs.fsu.edu}
1106019Shines@cs.fsu.edu
1117694SAli.Saidi@ARM.combool
1127694SAli.Saidi@ARM.comTLB::translateFunctional(ThreadContext *tc, Addr va, Addr &pa)
1137694SAli.Saidi@ARM.com{
11410037SARM gem5 Developers    updateMiscReg(tc);
11510037SARM gem5 Developers
11610037SARM gem5 Developers    if (directToStage2) {
11710037SARM gem5 Developers        assert(stage2Tlb);
11810037SARM gem5 Developers        return stage2Tlb->translateFunctional(tc, va, pa);
11910037SARM gem5 Developers    }
12010037SARM gem5 Developers
12110037SARM gem5 Developers    TlbEntry *e = lookup(va, asid, vmid, isHyp, isSecure, true, false,
12210037SARM gem5 Developers                         aarch64 ? aarch64EL : EL1);
1237694SAli.Saidi@ARM.com    if (!e)
1247694SAli.Saidi@ARM.com        return false;
1257694SAli.Saidi@ARM.com    pa = e->pAddr(va);
1267694SAli.Saidi@ARM.com    return true;
1277694SAli.Saidi@ARM.com}
1287694SAli.Saidi@ARM.com
1299738Sandreas@sandberg.pp.seFault
1309738Sandreas@sandberg.pp.seTLB::finalizePhysical(RequestPtr req, ThreadContext *tc, Mode mode) const
1319738Sandreas@sandberg.pp.se{
1329738Sandreas@sandberg.pp.se    return NoFault;
1339738Sandreas@sandberg.pp.se}
1349738Sandreas@sandberg.pp.se
1357404SAli.Saidi@ARM.comTlbEntry*
13610037SARM gem5 DevelopersTLB::lookup(Addr va, uint16_t asn, uint8_t vmid, bool hyp, bool secure,
13710037SARM gem5 Developers            bool functional, bool ignore_asn, uint8_t target_el)
1386019Shines@cs.fsu.edu{
1397404SAli.Saidi@ARM.com
1407404SAli.Saidi@ARM.com    TlbEntry *retval = NULL;
1417404SAli.Saidi@ARM.com
14210037SARM gem5 Developers    // Maintaining LRU array
1437404SAli.Saidi@ARM.com    int x = 0;
1447404SAli.Saidi@ARM.com    while (retval == NULL && x < size) {
14510037SARM gem5 Developers        if ((!ignore_asn && table[x].match(va, asn, vmid, hyp, secure, false,
14610037SARM gem5 Developers             target_el)) ||
14710037SARM gem5 Developers            (ignore_asn && table[x].match(va, vmid, hyp, secure, target_el))) {
14810037SARM gem5 Developers            // We only move the hit entry ahead when the position is higher
14910037SARM gem5 Developers            // than rangeMRU
1509535Smrinmoy.ghosh@arm.com            if (x > rangeMRU && !functional) {
1517697SAli.Saidi@ARM.com                TlbEntry tmp_entry = table[x];
15211321Ssteve.reinhardt@amd.com                for (int i = x; i > 0; i--)
15310037SARM gem5 Developers                    table[i] = table[i - 1];
1547697SAli.Saidi@ARM.com                table[0] = tmp_entry;
1557697SAli.Saidi@ARM.com                retval = &table[0];
1567697SAli.Saidi@ARM.com            } else {
1577697SAli.Saidi@ARM.com                retval = &table[x];
1587697SAli.Saidi@ARM.com            }
1597404SAli.Saidi@ARM.com            break;
1607404SAli.Saidi@ARM.com        }
16110037SARM gem5 Developers        ++x;
1627404SAli.Saidi@ARM.com    }
1637404SAli.Saidi@ARM.com
16410037SARM gem5 Developers    DPRINTF(TLBVerbose, "Lookup %#x, asn %#x -> %s vmn 0x%x hyp %d secure %d "
16510037SARM gem5 Developers            "ppn %#x size: %#x pa: %#x ap:%d ns:%d nstid:%d g:%d asid: %d "
16610037SARM gem5 Developers            "el: %d\n",
16710037SARM gem5 Developers            va, asn, retval ? "hit" : "miss", vmid, hyp, secure,
16810037SARM gem5 Developers            retval ? retval->pfn       : 0, retval ? retval->size  : 0,
16910037SARM gem5 Developers            retval ? retval->pAddr(va) : 0, retval ? retval->ap    : 0,
17010037SARM gem5 Developers            retval ? retval->ns        : 0, retval ? retval->nstid : 0,
17110037SARM gem5 Developers            retval ? retval->global    : 0, retval ? retval->asid  : 0,
17210367SAndrew.Bardsley@arm.com            retval ? retval->el        : 0);
17310037SARM gem5 Developers
1747404SAli.Saidi@ARM.com    return retval;
1756019Shines@cs.fsu.edu}
1766019Shines@cs.fsu.edu
1776019Shines@cs.fsu.edu// insert a new TLB entry
1786019Shines@cs.fsu.eduvoid
1797404SAli.Saidi@ARM.comTLB::insert(Addr addr, TlbEntry &entry)
1806019Shines@cs.fsu.edu{
1817404SAli.Saidi@ARM.com    DPRINTF(TLB, "Inserting entry into TLB with pfn:%#x size:%#x vpn: %#x"
18210037SARM gem5 Developers            " asid:%d vmid:%d N:%d global:%d valid:%d nc:%d xn:%d"
18310037SARM gem5 Developers            " ap:%#x domain:%#x ns:%d nstid:%d isHyp:%d\n", entry.pfn,
18410037SARM gem5 Developers            entry.size, entry.vpn, entry.asid, entry.vmid, entry.N,
18510037SARM gem5 Developers            entry.global, entry.valid, entry.nonCacheable, entry.xn,
18610037SARM gem5 Developers            entry.ap, static_cast<uint8_t>(entry.domain), entry.ns, entry.nstid,
18710037SARM gem5 Developers            entry.isHyp);
1887404SAli.Saidi@ARM.com
18910037SARM gem5 Developers    if (table[size - 1].valid)
19010037SARM gem5 Developers        DPRINTF(TLB, " - Replacing Valid entry %#x, asn %d vmn %d ppn %#x "
19110037SARM gem5 Developers                "size: %#x ap:%d ns:%d nstid:%d g:%d isHyp:%d el: %d\n",
1927697SAli.Saidi@ARM.com                table[size-1].vpn << table[size-1].N, table[size-1].asid,
19310037SARM gem5 Developers                table[size-1].vmid, table[size-1].pfn << table[size-1].N,
19410037SARM gem5 Developers                table[size-1].size, table[size-1].ap, table[size-1].ns,
19510037SARM gem5 Developers                table[size-1].nstid, table[size-1].global, table[size-1].isHyp,
19610037SARM gem5 Developers                table[size-1].el);
1977404SAli.Saidi@ARM.com
1987697SAli.Saidi@ARM.com    //inserting to MRU position and evicting the LRU one
1997404SAli.Saidi@ARM.com
20010037SARM gem5 Developers    for (int i = size - 1; i > 0; --i)
20110037SARM gem5 Developers        table[i] = table[i-1];
2027697SAli.Saidi@ARM.com    table[0] = entry;
2037734SAli.Saidi@ARM.com
2047734SAli.Saidi@ARM.com    inserts++;
20510463SAndreas.Sandberg@ARM.com    ppRefills->notify(1);
2066019Shines@cs.fsu.edu}
2076019Shines@cs.fsu.edu
2086019Shines@cs.fsu.eduvoid
20910037SARM gem5 DevelopersTLB::printTlb() const
2107404SAli.Saidi@ARM.com{
2117404SAli.Saidi@ARM.com    int x = 0;
2127404SAli.Saidi@ARM.com    TlbEntry *te;
2137404SAli.Saidi@ARM.com    DPRINTF(TLB, "Current TLB contents:\n");
2147404SAli.Saidi@ARM.com    while (x < size) {
21510037SARM gem5 Developers        te = &table[x];
21610037SARM gem5 Developers        if (te->valid)
21710037SARM gem5 Developers            DPRINTF(TLB, " *  %s\n", te->print());
21810037SARM gem5 Developers        ++x;
2197404SAli.Saidi@ARM.com    }
2207404SAli.Saidi@ARM.com}
2217404SAli.Saidi@ARM.com
2227404SAli.Saidi@ARM.comvoid
22310037SARM gem5 DevelopersTLB::flushAllSecurity(bool secure_lookup, uint8_t target_el, bool ignore_el)
2246019Shines@cs.fsu.edu{
22510037SARM gem5 Developers    DPRINTF(TLB, "Flushing all TLB entries (%s lookup)\n",
22610037SARM gem5 Developers            (secure_lookup ? "secure" : "non-secure"));
2277404SAli.Saidi@ARM.com    int x = 0;
2287404SAli.Saidi@ARM.com    TlbEntry *te;
2297404SAli.Saidi@ARM.com    while (x < size) {
23010037SARM gem5 Developers        te = &table[x];
23110037SARM gem5 Developers        if (te->valid && secure_lookup == !te->nstid &&
23210037SARM gem5 Developers            (te->vmid == vmid || secure_lookup) &&
23310037SARM gem5 Developers            checkELMatch(target_el, te->el, ignore_el)) {
23410037SARM gem5 Developers
23510037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
23610037SARM gem5 Developers            te->valid = false;
23710037SARM gem5 Developers            flushedEntries++;
23810037SARM gem5 Developers        }
23910037SARM gem5 Developers        ++x;
2407404SAli.Saidi@ARM.com    }
2417404SAli.Saidi@ARM.com
24210037SARM gem5 Developers    flushTlb++;
24310037SARM gem5 Developers
24410037SARM gem5 Developers    // If there's a second stage TLB (and we're not it) then flush it as well
24510037SARM gem5 Developers    // if we're currently in hyp mode
24610037SARM gem5 Developers    if (!isStage2 && isHyp) {
24710037SARM gem5 Developers        stage2Tlb->flushAllSecurity(secure_lookup, true);
24810037SARM gem5 Developers    }
24910037SARM gem5 Developers}
25010037SARM gem5 Developers
25110037SARM gem5 Developersvoid
25210037SARM gem5 DevelopersTLB::flushAllNs(bool hyp, uint8_t target_el, bool ignore_el)
25310037SARM gem5 Developers{
25410037SARM gem5 Developers    DPRINTF(TLB, "Flushing all NS TLB entries (%s lookup)\n",
25510037SARM gem5 Developers            (hyp ? "hyp" : "non-hyp"));
25610037SARM gem5 Developers    int x = 0;
25710037SARM gem5 Developers    TlbEntry *te;
25810037SARM gem5 Developers    while (x < size) {
25910037SARM gem5 Developers        te = &table[x];
26010037SARM gem5 Developers        if (te->valid && te->nstid && te->isHyp == hyp &&
26110037SARM gem5 Developers            checkELMatch(target_el, te->el, ignore_el)) {
26210037SARM gem5 Developers
26310037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
26410037SARM gem5 Developers            flushedEntries++;
26510037SARM gem5 Developers            te->valid = false;
26610037SARM gem5 Developers        }
26710037SARM gem5 Developers        ++x;
26810037SARM gem5 Developers    }
2697734SAli.Saidi@ARM.com
2707734SAli.Saidi@ARM.com    flushTlb++;
27110037SARM gem5 Developers
27210037SARM gem5 Developers    // If there's a second stage TLB (and we're not it) then flush it as well
27310037SARM gem5 Developers    if (!isStage2 && !hyp) {
27410037SARM gem5 Developers        stage2Tlb->flushAllNs(false, true);
27510037SARM gem5 Developers    }
2766019Shines@cs.fsu.edu}
2776019Shines@cs.fsu.edu
2787404SAli.Saidi@ARM.comvoid
27910037SARM gem5 DevelopersTLB::flushMvaAsid(Addr mva, uint64_t asn, bool secure_lookup, uint8_t target_el)
2807404SAli.Saidi@ARM.com{
28110037SARM gem5 Developers    DPRINTF(TLB, "Flushing TLB entries with mva: %#x, asid: %#x "
28210037SARM gem5 Developers            "(%s lookup)\n", mva, asn, (secure_lookup ?
28310037SARM gem5 Developers            "secure" : "non-secure"));
28410037SARM gem5 Developers    _flushMva(mva, asn, secure_lookup, false, false, target_el);
2857734SAli.Saidi@ARM.com    flushTlbMvaAsid++;
2867404SAli.Saidi@ARM.com}
2877404SAli.Saidi@ARM.com
2887404SAli.Saidi@ARM.comvoid
28910037SARM gem5 DevelopersTLB::flushAsid(uint64_t asn, bool secure_lookup, uint8_t target_el)
2907404SAli.Saidi@ARM.com{
29110037SARM gem5 Developers    DPRINTF(TLB, "Flushing TLB entries with asid: %#x (%s lookup)\n", asn,
29210037SARM gem5 Developers            (secure_lookup ? "secure" : "non-secure"));
2937404SAli.Saidi@ARM.com
29410037SARM gem5 Developers    int x = 0 ;
2957404SAli.Saidi@ARM.com    TlbEntry *te;
2967404SAli.Saidi@ARM.com
2977404SAli.Saidi@ARM.com    while (x < size) {
2987404SAli.Saidi@ARM.com        te = &table[x];
29910037SARM gem5 Developers        if (te->valid && te->asid == asn && secure_lookup == !te->nstid &&
30010037SARM gem5 Developers            (te->vmid == vmid || secure_lookup) &&
30110037SARM gem5 Developers            checkELMatch(target_el, te->el, false)) {
30210037SARM gem5 Developers
3037404SAli.Saidi@ARM.com            te->valid = false;
30410037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
3057734SAli.Saidi@ARM.com            flushedEntries++;
3067404SAli.Saidi@ARM.com        }
30710037SARM gem5 Developers        ++x;
3087404SAli.Saidi@ARM.com    }
3097734SAli.Saidi@ARM.com    flushTlbAsid++;
3107404SAli.Saidi@ARM.com}
3117404SAli.Saidi@ARM.com
3127404SAli.Saidi@ARM.comvoid
31310037SARM gem5 DevelopersTLB::flushMva(Addr mva, bool secure_lookup, bool hyp, uint8_t target_el)
3147404SAli.Saidi@ARM.com{
31510037SARM gem5 Developers    DPRINTF(TLB, "Flushing TLB entries with mva: %#x (%s lookup)\n", mva,
31610037SARM gem5 Developers            (secure_lookup ? "secure" : "non-secure"));
31710037SARM gem5 Developers    _flushMva(mva, 0xbeef, secure_lookup, hyp, true, target_el);
31810037SARM gem5 Developers    flushTlbMva++;
31910037SARM gem5 Developers}
3207404SAli.Saidi@ARM.com
32110037SARM gem5 Developersvoid
32210037SARM gem5 DevelopersTLB::_flushMva(Addr mva, uint64_t asn, bool secure_lookup, bool hyp,
32310037SARM gem5 Developers               bool ignore_asn, uint8_t target_el)
32410037SARM gem5 Developers{
3257404SAli.Saidi@ARM.com    TlbEntry *te;
32610037SARM gem5 Developers    // D5.7.2: Sign-extend address to 64 bits
32710037SARM gem5 Developers    mva = sext<56>(mva);
32810037SARM gem5 Developers    te = lookup(mva, asn, vmid, hyp, secure_lookup, false, ignore_asn,
32910037SARM gem5 Developers                target_el);
33010037SARM gem5 Developers    while (te != NULL) {
33110037SARM gem5 Developers        if (secure_lookup == !te->nstid) {
33210037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
3337404SAli.Saidi@ARM.com            te->valid = false;
3347734SAli.Saidi@ARM.com            flushedEntries++;
3357404SAli.Saidi@ARM.com        }
33610037SARM gem5 Developers        te = lookup(mva, asn, vmid, hyp, secure_lookup, false, ignore_asn,
33710037SARM gem5 Developers                    target_el);
3387404SAli.Saidi@ARM.com    }
33910037SARM gem5 Developers}
34010037SARM gem5 Developers
34111584SDylan.Johnson@ARM.comvoid
34211584SDylan.Johnson@ARM.comTLB::flushIpaVmid(Addr ipa, bool secure_lookup, bool hyp, uint8_t target_el)
34311584SDylan.Johnson@ARM.com{
34411584SDylan.Johnson@ARM.com    assert(!isStage2);
34511584SDylan.Johnson@ARM.com    stage2Tlb->_flushMva(ipa, 0xbeef, secure_lookup, hyp, true, target_el);
34611584SDylan.Johnson@ARM.com}
34711584SDylan.Johnson@ARM.com
34810037SARM gem5 Developersbool
34910037SARM gem5 DevelopersTLB::checkELMatch(uint8_t target_el, uint8_t tentry_el, bool ignore_el)
35010037SARM gem5 Developers{
35110037SARM gem5 Developers    bool elMatch = true;
35210037SARM gem5 Developers    if (!ignore_el) {
35310037SARM gem5 Developers        if (target_el == 2 || target_el == 3) {
35410037SARM gem5 Developers            elMatch = (tentry_el  == target_el);
35510037SARM gem5 Developers        } else {
35610037SARM gem5 Developers            elMatch = (tentry_el == 0) || (tentry_el  == 1);
35710037SARM gem5 Developers        }
35810037SARM gem5 Developers    }
35910037SARM gem5 Developers    return elMatch;
3607404SAli.Saidi@ARM.com}
3617404SAli.Saidi@ARM.com
3626019Shines@cs.fsu.eduvoid
3639439SAndreas.Sandberg@ARM.comTLB::drainResume()
3649439SAndreas.Sandberg@ARM.com{
3659439SAndreas.Sandberg@ARM.com    // We might have unserialized something or switched CPUs, so make
3669439SAndreas.Sandberg@ARM.com    // sure to re-read the misc regs.
3679439SAndreas.Sandberg@ARM.com    miscRegValid = false;
3689439SAndreas.Sandberg@ARM.com}
3699439SAndreas.Sandberg@ARM.com
3709439SAndreas.Sandberg@ARM.comvoid
37110194SGeoffrey.Blake@arm.comTLB::takeOverFrom(BaseTLB *_otlb)
37210194SGeoffrey.Blake@arm.com{
37310194SGeoffrey.Blake@arm.com    TLB *otlb = dynamic_cast<TLB*>(_otlb);
37410194SGeoffrey.Blake@arm.com    /* Make sure we actually have a valid type */
37510194SGeoffrey.Blake@arm.com    if (otlb) {
37610194SGeoffrey.Blake@arm.com        _attr = otlb->_attr;
37710194SGeoffrey.Blake@arm.com        haveLPAE = otlb->haveLPAE;
37810194SGeoffrey.Blake@arm.com        directToStage2 = otlb->directToStage2;
37910194SGeoffrey.Blake@arm.com        stage2Req = otlb->stage2Req;
38010194SGeoffrey.Blake@arm.com
38110194SGeoffrey.Blake@arm.com        /* Sync the stage2 MMU if they exist in both
38210194SGeoffrey.Blake@arm.com         * the old CPU and the new
38310194SGeoffrey.Blake@arm.com         */
38410194SGeoffrey.Blake@arm.com        if (!isStage2 &&
38510194SGeoffrey.Blake@arm.com            stage2Tlb && otlb->stage2Tlb) {
38610194SGeoffrey.Blake@arm.com            stage2Tlb->takeOverFrom(otlb->stage2Tlb);
38710194SGeoffrey.Blake@arm.com        }
38810194SGeoffrey.Blake@arm.com    } else {
38910194SGeoffrey.Blake@arm.com        panic("Incompatible TLB type!");
39010194SGeoffrey.Blake@arm.com    }
39110194SGeoffrey.Blake@arm.com}
39210194SGeoffrey.Blake@arm.com
39310194SGeoffrey.Blake@arm.comvoid
39410905Sandreas.sandberg@arm.comTLB::serialize(CheckpointOut &cp) const
3956019Shines@cs.fsu.edu{
3967733SAli.Saidi@ARM.com    DPRINTF(Checkpoint, "Serializing Arm TLB\n");
3977733SAli.Saidi@ARM.com
3987733SAli.Saidi@ARM.com    SERIALIZE_SCALAR(_attr);
39910037SARM gem5 Developers    SERIALIZE_SCALAR(haveLPAE);
40010037SARM gem5 Developers    SERIALIZE_SCALAR(directToStage2);
40110037SARM gem5 Developers    SERIALIZE_SCALAR(stage2Req);
4028353SAli.Saidi@ARM.com
4038353SAli.Saidi@ARM.com    int num_entries = size;
4048353SAli.Saidi@ARM.com    SERIALIZE_SCALAR(num_entries);
40511321Ssteve.reinhardt@amd.com    for (int i = 0; i < size; i++)
40610905Sandreas.sandberg@arm.com        table[i].serializeSection(cp, csprintf("TlbEntry%d", i));
4076019Shines@cs.fsu.edu}
4086019Shines@cs.fsu.edu
4096019Shines@cs.fsu.eduvoid
41010905Sandreas.sandberg@arm.comTLB::unserialize(CheckpointIn &cp)
4116019Shines@cs.fsu.edu{
4127733SAli.Saidi@ARM.com    DPRINTF(Checkpoint, "Unserializing Arm TLB\n");
4136019Shines@cs.fsu.edu
4147733SAli.Saidi@ARM.com    UNSERIALIZE_SCALAR(_attr);
41510037SARM gem5 Developers    UNSERIALIZE_SCALAR(haveLPAE);
41610037SARM gem5 Developers    UNSERIALIZE_SCALAR(directToStage2);
41710037SARM gem5 Developers    UNSERIALIZE_SCALAR(stage2Req);
41810037SARM gem5 Developers
4198353SAli.Saidi@ARM.com    int num_entries;
4208353SAli.Saidi@ARM.com    UNSERIALIZE_SCALAR(num_entries);
42111321Ssteve.reinhardt@amd.com    for (int i = 0; i < min(size, num_entries); i++)
42210905Sandreas.sandberg@arm.com        table[i].unserializeSection(cp, csprintf("TlbEntry%d", i));
4236019Shines@cs.fsu.edu}
4246019Shines@cs.fsu.edu
4256019Shines@cs.fsu.eduvoid
4266019Shines@cs.fsu.eduTLB::regStats()
4276019Shines@cs.fsu.edu{
42811522Sstephan.diestelhorst@arm.com    BaseTLB::regStats();
4297734SAli.Saidi@ARM.com    instHits
4307734SAli.Saidi@ARM.com        .name(name() + ".inst_hits")
4317734SAli.Saidi@ARM.com        .desc("ITB inst hits")
4327734SAli.Saidi@ARM.com        ;
4337734SAli.Saidi@ARM.com
4347734SAli.Saidi@ARM.com    instMisses
4357734SAli.Saidi@ARM.com        .name(name() + ".inst_misses")
4367734SAli.Saidi@ARM.com        .desc("ITB inst misses")
4377734SAli.Saidi@ARM.com        ;
4387734SAli.Saidi@ARM.com
4397734SAli.Saidi@ARM.com    instAccesses
4407734SAli.Saidi@ARM.com        .name(name() + ".inst_accesses")
4417734SAli.Saidi@ARM.com        .desc("ITB inst accesses")
4427734SAli.Saidi@ARM.com        ;
4437734SAli.Saidi@ARM.com
4447734SAli.Saidi@ARM.com    readHits
4456019Shines@cs.fsu.edu        .name(name() + ".read_hits")
4466019Shines@cs.fsu.edu        .desc("DTB read hits")
4476019Shines@cs.fsu.edu        ;
4486019Shines@cs.fsu.edu
4497734SAli.Saidi@ARM.com    readMisses
4506019Shines@cs.fsu.edu        .name(name() + ".read_misses")
4516019Shines@cs.fsu.edu        .desc("DTB read misses")
4526019Shines@cs.fsu.edu        ;
4536019Shines@cs.fsu.edu
4547734SAli.Saidi@ARM.com    readAccesses
4556019Shines@cs.fsu.edu        .name(name() + ".read_accesses")
4566019Shines@cs.fsu.edu        .desc("DTB read accesses")
4576019Shines@cs.fsu.edu        ;
4586019Shines@cs.fsu.edu
4597734SAli.Saidi@ARM.com    writeHits
4606019Shines@cs.fsu.edu        .name(name() + ".write_hits")
4616019Shines@cs.fsu.edu        .desc("DTB write hits")
4626019Shines@cs.fsu.edu        ;
4636019Shines@cs.fsu.edu
4647734SAli.Saidi@ARM.com    writeMisses
4656019Shines@cs.fsu.edu        .name(name() + ".write_misses")
4666019Shines@cs.fsu.edu        .desc("DTB write misses")
4676019Shines@cs.fsu.edu        ;
4686019Shines@cs.fsu.edu
4697734SAli.Saidi@ARM.com    writeAccesses
4706019Shines@cs.fsu.edu        .name(name() + ".write_accesses")
4716019Shines@cs.fsu.edu        .desc("DTB write accesses")
4726019Shines@cs.fsu.edu        ;
4736019Shines@cs.fsu.edu
4746019Shines@cs.fsu.edu    hits
4756019Shines@cs.fsu.edu        .name(name() + ".hits")
4766019Shines@cs.fsu.edu        .desc("DTB hits")
4776019Shines@cs.fsu.edu        ;
4786019Shines@cs.fsu.edu
4796019Shines@cs.fsu.edu    misses
4806019Shines@cs.fsu.edu        .name(name() + ".misses")
4816019Shines@cs.fsu.edu        .desc("DTB misses")
4826019Shines@cs.fsu.edu        ;
4836019Shines@cs.fsu.edu
4846019Shines@cs.fsu.edu    accesses
4856019Shines@cs.fsu.edu        .name(name() + ".accesses")
4866019Shines@cs.fsu.edu        .desc("DTB accesses")
4876019Shines@cs.fsu.edu        ;
4886019Shines@cs.fsu.edu
4897734SAli.Saidi@ARM.com    flushTlb
4907734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb")
4917734SAli.Saidi@ARM.com        .desc("Number of times complete TLB was flushed")
4927734SAli.Saidi@ARM.com        ;
4937734SAli.Saidi@ARM.com
4947734SAli.Saidi@ARM.com    flushTlbMva
4957734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb_mva")
4967734SAli.Saidi@ARM.com        .desc("Number of times TLB was flushed by MVA")
4977734SAli.Saidi@ARM.com        ;
4987734SAli.Saidi@ARM.com
4997734SAli.Saidi@ARM.com    flushTlbMvaAsid
5007734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb_mva_asid")
5017734SAli.Saidi@ARM.com        .desc("Number of times TLB was flushed by MVA & ASID")
5027734SAli.Saidi@ARM.com        ;
5037734SAli.Saidi@ARM.com
5047734SAli.Saidi@ARM.com    flushTlbAsid
5057734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb_asid")
5067734SAli.Saidi@ARM.com        .desc("Number of times TLB was flushed by ASID")
5077734SAli.Saidi@ARM.com        ;
5087734SAli.Saidi@ARM.com
5097734SAli.Saidi@ARM.com    flushedEntries
5107734SAli.Saidi@ARM.com        .name(name() + ".flush_entries")
5117734SAli.Saidi@ARM.com        .desc("Number of entries that have been flushed from TLB")
5127734SAli.Saidi@ARM.com        ;
5137734SAli.Saidi@ARM.com
5147734SAli.Saidi@ARM.com    alignFaults
5157734SAli.Saidi@ARM.com        .name(name() + ".align_faults")
5167734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to alignment restrictions")
5177734SAli.Saidi@ARM.com        ;
5187734SAli.Saidi@ARM.com
5197734SAli.Saidi@ARM.com    prefetchFaults
5207734SAli.Saidi@ARM.com        .name(name() + ".prefetch_faults")
5217734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to prefetch")
5227734SAli.Saidi@ARM.com        ;
5237734SAli.Saidi@ARM.com
5247734SAli.Saidi@ARM.com    domainFaults
5257734SAli.Saidi@ARM.com        .name(name() + ".domain_faults")
5267734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to domain restrictions")
5277734SAli.Saidi@ARM.com        ;
5287734SAli.Saidi@ARM.com
5297734SAli.Saidi@ARM.com    permsFaults
5307734SAli.Saidi@ARM.com        .name(name() + ".perms_faults")
5317734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to permissions restrictions")
5327734SAli.Saidi@ARM.com        ;
5337734SAli.Saidi@ARM.com
5347734SAli.Saidi@ARM.com    instAccesses = instHits + instMisses;
5357734SAli.Saidi@ARM.com    readAccesses = readHits + readMisses;
5367734SAli.Saidi@ARM.com    writeAccesses = writeHits + writeMisses;
5377734SAli.Saidi@ARM.com    hits = readHits + writeHits + instHits;
5387734SAli.Saidi@ARM.com    misses = readMisses + writeMisses + instMisses;
5397734SAli.Saidi@ARM.com    accesses = readAccesses + writeAccesses + instAccesses;
5406019Shines@cs.fsu.edu}
5416019Shines@cs.fsu.edu
54210463SAndreas.Sandberg@ARM.comvoid
54310463SAndreas.Sandberg@ARM.comTLB::regProbePoints()
54410463SAndreas.Sandberg@ARM.com{
54510463SAndreas.Sandberg@ARM.com    ppRefills.reset(new ProbePoints::PMU(getProbeManager(), "Refills"));
54610463SAndreas.Sandberg@ARM.com}
54710463SAndreas.Sandberg@ARM.com
5487404SAli.Saidi@ARM.comFault
5497404SAli.Saidi@ARM.comTLB::translateSe(RequestPtr req, ThreadContext *tc, Mode mode,
55010037SARM gem5 Developers                 Translation *translation, bool &delay, bool timing)
5517404SAli.Saidi@ARM.com{
55210037SARM gem5 Developers    updateMiscReg(tc);
55310037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
55410037SARM gem5 Developers    Addr vaddr = 0;
55510037SARM gem5 Developers    if (aarch64)
55610854SNathanael.Premillieu@arm.com        vaddr = purifyTaggedAddr(vaddr_tainted, tc, aarch64EL, ttbcr);
55710037SARM gem5 Developers    else
55810037SARM gem5 Developers        vaddr = vaddr_tainted;
55911608Snikos.nikoleris@arm.com    Request::Flags flags = req->getFlags();
5607294Sgblack@eecs.umich.edu
5617404SAli.Saidi@ARM.com    bool is_fetch = (mode == Execute);
5627404SAli.Saidi@ARM.com    bool is_write = (mode == Write);
5637404SAli.Saidi@ARM.com
5647404SAli.Saidi@ARM.com    if (!is_fetch) {
5657294Sgblack@eecs.umich.edu        assert(flags & MustBeOne);
5667404SAli.Saidi@ARM.com        if (sctlr.a || !(flags & AllowUnaligned)) {
56710037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
56810037SARM gem5 Developers                // LPAE is always disabled in SE mode
56910474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
57010474Sandreas.hansson@arm.com                    vaddr_tainted,
57110474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
57210474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
57310474Sandreas.hansson@arm.com                    ArmFault::VmsaTran);
5747294Sgblack@eecs.umich.edu            }
5757294Sgblack@eecs.umich.edu        }
5767294Sgblack@eecs.umich.edu    }
5776019Shines@cs.fsu.edu
5787093Sgblack@eecs.umich.edu    Addr paddr;
5797404SAli.Saidi@ARM.com    Process *p = tc->getProcessPtr();
5807404SAli.Saidi@ARM.com
5817093Sgblack@eecs.umich.edu    if (!p->pTable->translate(vaddr, paddr))
58210474Sandreas.hansson@arm.com        return std::make_shared<GenericPageTableFault>(vaddr_tainted);
5837093Sgblack@eecs.umich.edu    req->setPaddr(paddr);
5846019Shines@cs.fsu.edu
5856019Shines@cs.fsu.edu    return NoFault;
5867404SAli.Saidi@ARM.com}
5877404SAli.Saidi@ARM.com
5887404SAli.Saidi@ARM.comFault
58910037SARM gem5 DevelopersTLB::checkPermissions(TlbEntry *te, RequestPtr req, Mode mode)
59010037SARM gem5 Developers{
59110037SARM gem5 Developers    Addr vaddr = req->getVaddr(); // 32-bit don't have to purify
59211608Snikos.nikoleris@arm.com    Request::Flags flags = req->getFlags();
59310037SARM gem5 Developers    bool is_fetch  = (mode == Execute);
59410037SARM gem5 Developers    bool is_write  = (mode == Write);
59510037SARM gem5 Developers    bool is_priv   = isPriv && !(flags & UserMode);
59610037SARM gem5 Developers
59710037SARM gem5 Developers    // Get the translation type from the actuall table entry
59810037SARM gem5 Developers    ArmFault::TranMethod tranMethod = te->longDescFormat ? ArmFault::LpaeTran
59910037SARM gem5 Developers                                                         : ArmFault::VmsaTran;
60010037SARM gem5 Developers
60110037SARM gem5 Developers    // If this is the second stage of translation and the request is for a
60210037SARM gem5 Developers    // stage 1 page table walk then we need to check the HCR.PTW bit. This
60310037SARM gem5 Developers    // allows us to generate a fault if the request targets an area marked
60410037SARM gem5 Developers    // as a device or strongly ordered.
60510037SARM gem5 Developers    if (isStage2 && req->isPTWalk() && hcr.ptw &&
60610037SARM gem5 Developers        (te->mtype != TlbEntry::MemoryType::Normal)) {
60710474Sandreas.hansson@arm.com        return std::make_shared<DataAbort>(
60810474Sandreas.hansson@arm.com            vaddr, te->domain, is_write,
60910474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
61010474Sandreas.hansson@arm.com            isStage2, tranMethod);
61110037SARM gem5 Developers    }
61210037SARM gem5 Developers
61310037SARM gem5 Developers    // Generate an alignment fault for unaligned data accesses to device or
61410037SARM gem5 Developers    // strongly ordered memory
61510037SARM gem5 Developers    if (!is_fetch) {
61610037SARM gem5 Developers        if (te->mtype != TlbEntry::MemoryType::Normal) {
61710037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
61810037SARM gem5 Developers                alignFaults++;
61910474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
62010474Sandreas.hansson@arm.com                    vaddr, TlbEntry::DomainType::NoAccess, is_write,
62110474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
62210474Sandreas.hansson@arm.com                    tranMethod);
62310037SARM gem5 Developers            }
62410037SARM gem5 Developers        }
62510037SARM gem5 Developers    }
62610037SARM gem5 Developers
62710037SARM gem5 Developers    if (te->nonCacheable) {
62810037SARM gem5 Developers        // Prevent prefetching from I/O devices.
62910037SARM gem5 Developers        if (req->isPrefetch()) {
63010037SARM gem5 Developers            // Here we can safely use the fault status for the short
63110037SARM gem5 Developers            // desc. format in all cases
63210474Sandreas.hansson@arm.com            return std::make_shared<PrefetchAbort>(
63310474Sandreas.hansson@arm.com                vaddr, ArmFault::PrefetchUncacheable,
63410474Sandreas.hansson@arm.com                isStage2, tranMethod);
63510037SARM gem5 Developers        }
63610037SARM gem5 Developers    }
63710037SARM gem5 Developers
63810037SARM gem5 Developers    if (!te->longDescFormat) {
63910037SARM gem5 Developers        switch ((dacr >> (static_cast<uint8_t>(te->domain) * 2)) & 0x3) {
64010037SARM gem5 Developers          case 0:
64110037SARM gem5 Developers            domainFaults++;
64210037SARM gem5 Developers            DPRINTF(TLB, "TLB Fault: Data abort on domain. DACR: %#x"
64310037SARM gem5 Developers                    " domain: %#x write:%d\n", dacr,
64410037SARM gem5 Developers                    static_cast<uint8_t>(te->domain), is_write);
64511861Snikos.nikoleris@arm.com            if (is_fetch) {
64611861Snikos.nikoleris@arm.com                // Use PC value instead of vaddr because vaddr might
64711861Snikos.nikoleris@arm.com                // be aligned to cache line and should not be the
64811861Snikos.nikoleris@arm.com                // address reported in FAR
64910474Sandreas.hansson@arm.com                return std::make_shared<PrefetchAbort>(
65011861Snikos.nikoleris@arm.com                    req->getPC(),
65110474Sandreas.hansson@arm.com                    ArmFault::DomainLL + te->lookupLevel,
65210474Sandreas.hansson@arm.com                    isStage2, tranMethod);
65311861Snikos.nikoleris@arm.com            } else
65410474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
65510474Sandreas.hansson@arm.com                    vaddr, te->domain, is_write,
65610474Sandreas.hansson@arm.com                    ArmFault::DomainLL + te->lookupLevel,
65710474Sandreas.hansson@arm.com                    isStage2, tranMethod);
65810037SARM gem5 Developers          case 1:
65910037SARM gem5 Developers            // Continue with permissions check
66010037SARM gem5 Developers            break;
66110037SARM gem5 Developers          case 2:
66210037SARM gem5 Developers            panic("UNPRED domain\n");
66310037SARM gem5 Developers          case 3:
66410037SARM gem5 Developers            return NoFault;
66510037SARM gem5 Developers        }
66610037SARM gem5 Developers    }
66710037SARM gem5 Developers
66810037SARM gem5 Developers    // The 'ap' variable is AP[2:0] or {AP[2,1],1b'0}, i.e. always three bits
66910037SARM gem5 Developers    uint8_t ap  = te->longDescFormat ? te->ap << 1 : te->ap;
67010037SARM gem5 Developers    uint8_t hap = te->hap;
67110037SARM gem5 Developers
67210037SARM gem5 Developers    if (sctlr.afe == 1 || te->longDescFormat)
67310037SARM gem5 Developers        ap |= 1;
67410037SARM gem5 Developers
67510037SARM gem5 Developers    bool abt;
67610037SARM gem5 Developers    bool isWritable = true;
67710037SARM gem5 Developers    // If this is a stage 2 access (eg for reading stage 1 page table entries)
67810037SARM gem5 Developers    // then don't perform the AP permissions check, we stil do the HAP check
67910037SARM gem5 Developers    // below.
68010037SARM gem5 Developers    if (isStage2) {
68110037SARM gem5 Developers        abt = false;
68210037SARM gem5 Developers    } else {
68310037SARM gem5 Developers        switch (ap) {
68410037SARM gem5 Developers          case 0:
68510037SARM gem5 Developers            DPRINTF(TLB, "Access permissions 0, checking rs:%#x\n",
68610037SARM gem5 Developers                    (int)sctlr.rs);
68710037SARM gem5 Developers            if (!sctlr.xp) {
68810037SARM gem5 Developers                switch ((int)sctlr.rs) {
68910037SARM gem5 Developers                  case 2:
69010037SARM gem5 Developers                    abt = is_write;
69110037SARM gem5 Developers                    break;
69210037SARM gem5 Developers                  case 1:
69310037SARM gem5 Developers                    abt = is_write || !is_priv;
69410037SARM gem5 Developers                    break;
69510037SARM gem5 Developers                  case 0:
69610037SARM gem5 Developers                  case 3:
69710037SARM gem5 Developers                  default:
69810037SARM gem5 Developers                    abt = true;
69910037SARM gem5 Developers                    break;
70010037SARM gem5 Developers                }
70110037SARM gem5 Developers            } else {
70210037SARM gem5 Developers                abt = true;
70310037SARM gem5 Developers            }
70410037SARM gem5 Developers            break;
70510037SARM gem5 Developers          case 1:
70610037SARM gem5 Developers            abt = !is_priv;
70710037SARM gem5 Developers            break;
70810037SARM gem5 Developers          case 2:
70910037SARM gem5 Developers            abt = !is_priv && is_write;
71010037SARM gem5 Developers            isWritable = is_priv;
71110037SARM gem5 Developers            break;
71210037SARM gem5 Developers          case 3:
71310037SARM gem5 Developers            abt = false;
71410037SARM gem5 Developers            break;
71510037SARM gem5 Developers          case 4:
71610037SARM gem5 Developers            panic("UNPRED premissions\n");
71710037SARM gem5 Developers          case 5:
71810037SARM gem5 Developers            abt = !is_priv || is_write;
71910037SARM gem5 Developers            isWritable = false;
72010037SARM gem5 Developers            break;
72110037SARM gem5 Developers          case 6:
72210037SARM gem5 Developers          case 7:
72310037SARM gem5 Developers            abt        = is_write;
72410037SARM gem5 Developers            isWritable = false;
72510037SARM gem5 Developers            break;
72610037SARM gem5 Developers          default:
72710037SARM gem5 Developers            panic("Unknown permissions %#x\n", ap);
72810037SARM gem5 Developers        }
72910037SARM gem5 Developers    }
73010037SARM gem5 Developers
73110037SARM gem5 Developers    bool hapAbt = is_write ? !(hap & 2) : !(hap & 1);
73210037SARM gem5 Developers    bool xn     = te->xn || (isWritable && sctlr.wxn) ||
73310037SARM gem5 Developers                            (ap == 3    && sctlr.uwxn && is_priv);
73410037SARM gem5 Developers    if (is_fetch && (abt || xn ||
73511495Sandreas.sandberg@arm.com                     (te->longDescFormat && te->pxn && is_priv) ||
73610037SARM gem5 Developers                     (isSecure && te->ns && scr.sif))) {
73710037SARM gem5 Developers        permsFaults++;
73810037SARM gem5 Developers        DPRINTF(TLB, "TLB Fault: Prefetch abort on permission check. AP:%d "
73910037SARM gem5 Developers                     "priv:%d write:%d ns:%d sif:%d sctlr.afe: %d \n",
74010037SARM gem5 Developers                     ap, is_priv, is_write, te->ns, scr.sif,sctlr.afe);
74111861Snikos.nikoleris@arm.com        // Use PC value instead of vaddr because vaddr might be aligned to
74211861Snikos.nikoleris@arm.com        // cache line and should not be the address reported in FAR
74310474Sandreas.hansson@arm.com        return std::make_shared<PrefetchAbort>(
74411861Snikos.nikoleris@arm.com            req->getPC(),
74510474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
74610474Sandreas.hansson@arm.com            isStage2, tranMethod);
74710037SARM gem5 Developers    } else if (abt | hapAbt) {
74810037SARM gem5 Developers        permsFaults++;
74910037SARM gem5 Developers        DPRINTF(TLB, "TLB Fault: Data abort on permission check. AP:%d priv:%d"
75010037SARM gem5 Developers               " write:%d\n", ap, is_priv, is_write);
75110474Sandreas.hansson@arm.com        return std::make_shared<DataAbort>(
75210474Sandreas.hansson@arm.com            vaddr, te->domain, is_write,
75310474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
75410474Sandreas.hansson@arm.com            isStage2 | !abt, tranMethod);
75510037SARM gem5 Developers    }
75610037SARM gem5 Developers    return NoFault;
75710037SARM gem5 Developers}
75810037SARM gem5 Developers
75910037SARM gem5 Developers
76010037SARM gem5 DevelopersFault
76110037SARM gem5 DevelopersTLB::checkPermissions64(TlbEntry *te, RequestPtr req, Mode mode,
76210037SARM gem5 Developers                        ThreadContext *tc)
76310037SARM gem5 Developers{
76410037SARM gem5 Developers    assert(aarch64);
76510037SARM gem5 Developers
76610037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
76710854SNathanael.Premillieu@arm.com    Addr vaddr = purifyTaggedAddr(vaddr_tainted, tc, aarch64EL, ttbcr);
76810037SARM gem5 Developers
76911608Snikos.nikoleris@arm.com    Request::Flags flags = req->getFlags();
77010037SARM gem5 Developers    bool is_fetch  = (mode == Execute);
77110037SARM gem5 Developers    bool is_write  = (mode == Write);
77210037SARM gem5 Developers    bool is_priv M5_VAR_USED  = isPriv && !(flags & UserMode);
77310037SARM gem5 Developers
77410037SARM gem5 Developers    updateMiscReg(tc, curTranType);
77510037SARM gem5 Developers
77610037SARM gem5 Developers    // If this is the second stage of translation and the request is for a
77710037SARM gem5 Developers    // stage 1 page table walk then we need to check the HCR.PTW bit. This
77810037SARM gem5 Developers    // allows us to generate a fault if the request targets an area marked
77910037SARM gem5 Developers    // as a device or strongly ordered.
78010037SARM gem5 Developers    if (isStage2 && req->isPTWalk() && hcr.ptw &&
78110037SARM gem5 Developers        (te->mtype != TlbEntry::MemoryType::Normal)) {
78210474Sandreas.hansson@arm.com        return std::make_shared<DataAbort>(
78310474Sandreas.hansson@arm.com            vaddr_tainted, te->domain, is_write,
78410474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
78510474Sandreas.hansson@arm.com            isStage2, ArmFault::LpaeTran);
78610037SARM gem5 Developers    }
78710037SARM gem5 Developers
78810037SARM gem5 Developers    // Generate an alignment fault for unaligned accesses to device or
78910037SARM gem5 Developers    // strongly ordered memory
79010037SARM gem5 Developers    if (!is_fetch) {
79110037SARM gem5 Developers        if (te->mtype != TlbEntry::MemoryType::Normal) {
79210037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
79310037SARM gem5 Developers                alignFaults++;
79410474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
79510474Sandreas.hansson@arm.com                    vaddr_tainted,
79610474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
79710474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
79810474Sandreas.hansson@arm.com                    ArmFault::LpaeTran);
79910037SARM gem5 Developers            }
80010037SARM gem5 Developers        }
80110037SARM gem5 Developers    }
80210037SARM gem5 Developers
80310037SARM gem5 Developers    if (te->nonCacheable) {
80410037SARM gem5 Developers        // Prevent prefetching from I/O devices.
80510037SARM gem5 Developers        if (req->isPrefetch()) {
80610037SARM gem5 Developers            // Here we can safely use the fault status for the short
80710037SARM gem5 Developers            // desc. format in all cases
80810474Sandreas.hansson@arm.com            return std::make_shared<PrefetchAbort>(
80910474Sandreas.hansson@arm.com                vaddr_tainted,
81010474Sandreas.hansson@arm.com                ArmFault::PrefetchUncacheable,
81110474Sandreas.hansson@arm.com                isStage2, ArmFault::LpaeTran);
81210037SARM gem5 Developers        }
81310037SARM gem5 Developers    }
81410037SARM gem5 Developers
81510037SARM gem5 Developers    uint8_t ap  = 0x3 & (te->ap);  // 2-bit access protection field
81610037SARM gem5 Developers    bool grant = false;
81710037SARM gem5 Developers
81810037SARM gem5 Developers    uint8_t xn =  te->xn;
81910037SARM gem5 Developers    uint8_t pxn = te->pxn;
82010037SARM gem5 Developers    bool r = !is_write && !is_fetch;
82110037SARM gem5 Developers    bool w = is_write;
82210037SARM gem5 Developers    bool x = is_fetch;
82310037SARM gem5 Developers    DPRINTF(TLBVerbose, "Checking permissions: ap:%d, xn:%d, pxn:%d, r:%d, "
82410037SARM gem5 Developers                        "w:%d, x:%d\n", ap, xn, pxn, r, w, x);
82510037SARM gem5 Developers
82610037SARM gem5 Developers    if (isStage2) {
82711575SDylan.Johnson@ARM.com        assert(ArmSystem::haveVirtualization(tc) && aarch64EL != EL2);
82811575SDylan.Johnson@ARM.com        // In stage 2 we use the hypervisor access permission bits.
82911575SDylan.Johnson@ARM.com        // The following permissions are described in ARM DDI 0487A.f
83011575SDylan.Johnson@ARM.com        // D4-1802
83111575SDylan.Johnson@ARM.com        uint8_t hap = 0x3 & te->hap;
83211575SDylan.Johnson@ARM.com        if (is_fetch) {
83311575SDylan.Johnson@ARM.com            // sctlr.wxn overrides the xn bit
83411575SDylan.Johnson@ARM.com            grant = !sctlr.wxn && !xn;
83511575SDylan.Johnson@ARM.com        } else if (is_write) {
83611575SDylan.Johnson@ARM.com            grant = hap & 0x2;
83711575SDylan.Johnson@ARM.com        } else { // is_read
83811575SDylan.Johnson@ARM.com            grant = hap & 0x1;
83911575SDylan.Johnson@ARM.com        }
84010037SARM gem5 Developers    } else {
84110037SARM gem5 Developers        switch (aarch64EL) {
84210037SARM gem5 Developers          case EL0:
84310037SARM gem5 Developers            {
84410037SARM gem5 Developers                uint8_t perm = (ap << 2)  | (xn << 1) | pxn;
84510037SARM gem5 Developers                switch (perm) {
84610037SARM gem5 Developers                  case 0:
84710037SARM gem5 Developers                  case 1:
84810037SARM gem5 Developers                  case 8:
84910037SARM gem5 Developers                  case 9:
85010037SARM gem5 Developers                    grant = x;
85110037SARM gem5 Developers                    break;
85210037SARM gem5 Developers                  case 4:
85310037SARM gem5 Developers                  case 5:
85410037SARM gem5 Developers                    grant = r || w || (x && !sctlr.wxn);
85510037SARM gem5 Developers                    break;
85610037SARM gem5 Developers                  case 6:
85710037SARM gem5 Developers                  case 7:
85810037SARM gem5 Developers                    grant = r || w;
85910037SARM gem5 Developers                    break;
86010037SARM gem5 Developers                  case 12:
86110037SARM gem5 Developers                  case 13:
86210037SARM gem5 Developers                    grant = r || x;
86310037SARM gem5 Developers                    break;
86410037SARM gem5 Developers                  case 14:
86510037SARM gem5 Developers                  case 15:
86610037SARM gem5 Developers                    grant = r;
86710037SARM gem5 Developers                    break;
86810037SARM gem5 Developers                  default:
86910037SARM gem5 Developers                    grant = false;
87010037SARM gem5 Developers                }
87110037SARM gem5 Developers            }
87210037SARM gem5 Developers            break;
87310037SARM gem5 Developers          case EL1:
87410037SARM gem5 Developers            {
87510037SARM gem5 Developers                uint8_t perm = (ap << 2)  | (xn << 1) | pxn;
87610037SARM gem5 Developers                switch (perm) {
87710037SARM gem5 Developers                  case 0:
87810037SARM gem5 Developers                  case 2:
87910037SARM gem5 Developers                    grant = r || w || (x && !sctlr.wxn);
88010037SARM gem5 Developers                    break;
88110037SARM gem5 Developers                  case 1:
88210037SARM gem5 Developers                  case 3:
88310037SARM gem5 Developers                  case 4:
88410037SARM gem5 Developers                  case 5:
88510037SARM gem5 Developers                  case 6:
88610037SARM gem5 Developers                  case 7:
88710037SARM gem5 Developers                    // regions that are writeable at EL0 should not be
88810037SARM gem5 Developers                    // executable at EL1
88910037SARM gem5 Developers                    grant = r || w;
89010037SARM gem5 Developers                    break;
89110037SARM gem5 Developers                  case 8:
89210037SARM gem5 Developers                  case 10:
89310037SARM gem5 Developers                  case 12:
89410037SARM gem5 Developers                  case 14:
89510037SARM gem5 Developers                    grant = r || x;
89610037SARM gem5 Developers                    break;
89710037SARM gem5 Developers                  case 9:
89810037SARM gem5 Developers                  case 11:
89910037SARM gem5 Developers                  case 13:
90010037SARM gem5 Developers                  case 15:
90110037SARM gem5 Developers                    grant = r;
90210037SARM gem5 Developers                    break;
90310037SARM gem5 Developers                  default:
90410037SARM gem5 Developers                    grant = false;
90510037SARM gem5 Developers                }
90610037SARM gem5 Developers            }
90710037SARM gem5 Developers            break;
90810037SARM gem5 Developers          case EL2:
90910037SARM gem5 Developers          case EL3:
91010037SARM gem5 Developers            {
91110037SARM gem5 Developers                uint8_t perm = (ap & 0x2) | xn;
91210037SARM gem5 Developers                switch (perm) {
91310037SARM gem5 Developers                  case 0:
91410037SARM gem5 Developers                    grant = r || w || (x && !sctlr.wxn) ;
91510037SARM gem5 Developers                    break;
91610037SARM gem5 Developers                  case 1:
91710037SARM gem5 Developers                    grant = r || w;
91810037SARM gem5 Developers                    break;
91910037SARM gem5 Developers                  case 2:
92010037SARM gem5 Developers                    grant = r || x;
92110037SARM gem5 Developers                    break;
92210037SARM gem5 Developers                  case 3:
92310037SARM gem5 Developers                    grant = r;
92410037SARM gem5 Developers                    break;
92510037SARM gem5 Developers                  default:
92610037SARM gem5 Developers                    grant = false;
92710037SARM gem5 Developers                }
92810037SARM gem5 Developers            }
92910037SARM gem5 Developers            break;
93010037SARM gem5 Developers        }
93110037SARM gem5 Developers    }
93210037SARM gem5 Developers
93310037SARM gem5 Developers    if (!grant) {
93410037SARM gem5 Developers        if (is_fetch) {
93510037SARM gem5 Developers            permsFaults++;
93610037SARM gem5 Developers            DPRINTF(TLB, "TLB Fault: Prefetch abort on permission check. "
93710037SARM gem5 Developers                    "AP:%d priv:%d write:%d ns:%d sif:%d "
93810037SARM gem5 Developers                    "sctlr.afe: %d\n",
93910037SARM gem5 Developers                    ap, is_priv, is_write, te->ns, scr.sif, sctlr.afe);
94010037SARM gem5 Developers            // Use PC value instead of vaddr because vaddr might be aligned to
94110037SARM gem5 Developers            // cache line and should not be the address reported in FAR
94210474Sandreas.hansson@arm.com            return std::make_shared<PrefetchAbort>(
94310474Sandreas.hansson@arm.com                req->getPC(),
94410474Sandreas.hansson@arm.com                ArmFault::PermissionLL + te->lookupLevel,
94510474Sandreas.hansson@arm.com                isStage2, ArmFault::LpaeTran);
94610037SARM gem5 Developers        } else {
94710037SARM gem5 Developers            permsFaults++;
94810037SARM gem5 Developers            DPRINTF(TLB, "TLB Fault: Data abort on permission check. AP:%d "
94910037SARM gem5 Developers                    "priv:%d write:%d\n", ap, is_priv, is_write);
95010474Sandreas.hansson@arm.com            return std::make_shared<DataAbort>(
95110474Sandreas.hansson@arm.com                vaddr_tainted, te->domain, is_write,
95210474Sandreas.hansson@arm.com                ArmFault::PermissionLL + te->lookupLevel,
95310474Sandreas.hansson@arm.com                isStage2, ArmFault::LpaeTran);
95410037SARM gem5 Developers        }
95510037SARM gem5 Developers    }
95610037SARM gem5 Developers
95710037SARM gem5 Developers    return NoFault;
95810037SARM gem5 Developers}
95910037SARM gem5 Developers
96010037SARM gem5 DevelopersFault
9617404SAli.Saidi@ARM.comTLB::translateFs(RequestPtr req, ThreadContext *tc, Mode mode,
96210037SARM gem5 Developers        Translation *translation, bool &delay, bool timing,
96310037SARM gem5 Developers        TLB::ArmTranslationType tranType, bool functional)
9647404SAli.Saidi@ARM.com{
9658733Sgeoffrey.blake@arm.com    // No such thing as a functional timing access
9668733Sgeoffrey.blake@arm.com    assert(!(timing && functional));
9678733Sgeoffrey.blake@arm.com
96810037SARM gem5 Developers    updateMiscReg(tc, tranType);
96910037SARM gem5 Developers
97010037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
97110037SARM gem5 Developers    Addr vaddr = 0;
97210037SARM gem5 Developers    if (aarch64)
97310854SNathanael.Premillieu@arm.com        vaddr = purifyTaggedAddr(vaddr_tainted, tc, aarch64EL, ttbcr);
97410037SARM gem5 Developers    else
97510037SARM gem5 Developers        vaddr = vaddr_tainted;
97611608Snikos.nikoleris@arm.com    Request::Flags flags = req->getFlags();
97710037SARM gem5 Developers
97810037SARM gem5 Developers    bool is_fetch  = (mode == Execute);
97910037SARM gem5 Developers    bool is_write  = (mode == Write);
98011517SCurtis.Dunham@arm.com    bool long_desc_format = aarch64 || longDescFormatInUse(tc);
98110037SARM gem5 Developers    ArmFault::TranMethod tranMethod = long_desc_format ? ArmFault::LpaeTran
98210037SARM gem5 Developers                                                       : ArmFault::VmsaTran;
98310037SARM gem5 Developers
98410037SARM gem5 Developers    req->setAsid(asid);
98510037SARM gem5 Developers
98610037SARM gem5 Developers    DPRINTF(TLBVerbose, "CPSR is priv:%d UserMode:%d secure:%d S1S2NsTran:%d\n",
98710037SARM gem5 Developers            isPriv, flags & UserMode, isSecure, tranType & S1S2NsTran);
98810037SARM gem5 Developers
98910037SARM gem5 Developers    DPRINTF(TLB, "translateFs addr %#x, mode %d, st2 %d, scr %#x sctlr %#x "
99011608Snikos.nikoleris@arm.com                 "flags %#lx tranType 0x%x\n", vaddr_tainted, mode, isStage2,
99110037SARM gem5 Developers                 scr, sctlr, flags, tranType);
99210037SARM gem5 Developers
9937608SGene.Wu@arm.com    if ((req->isInstFetch() && (!sctlr.i)) ||
9947608SGene.Wu@arm.com        ((!req->isInstFetch()) && (!sctlr.c))){
99510824SAndreas.Sandberg@ARM.com       req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
9967608SGene.Wu@arm.com    }
9977404SAli.Saidi@ARM.com    if (!is_fetch) {
9987404SAli.Saidi@ARM.com        assert(flags & MustBeOne);
9997404SAli.Saidi@ARM.com        if (sctlr.a || !(flags & AllowUnaligned)) {
100010037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
10017734SAli.Saidi@ARM.com                alignFaults++;
100210474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
100310474Sandreas.hansson@arm.com                    vaddr_tainted,
100410474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
100510474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
100610474Sandreas.hansson@arm.com                    tranMethod);
10077404SAli.Saidi@ARM.com            }
10087404SAli.Saidi@ARM.com        }
10097404SAli.Saidi@ARM.com    }
10107404SAli.Saidi@ARM.com
101110037SARM gem5 Developers    // If guest MMU is off or hcr.vm=0 go straight to stage2
101210037SARM gem5 Developers    if ((isStage2 && !hcr.vm) || (!isStage2 && !sctlr.m)) {
10137404SAli.Saidi@ARM.com
10147093Sgblack@eecs.umich.edu        req->setPaddr(vaddr);
101510037SARM gem5 Developers        // When the MMU is off the security attribute corresponds to the
101610037SARM gem5 Developers        // security state of the processor
101710037SARM gem5 Developers        if (isSecure)
101810037SARM gem5 Developers            req->setFlags(Request::SECURE);
101910037SARM gem5 Developers
102010037SARM gem5 Developers        // @todo: double check this (ARM ARM issue C B3.2.1)
102110037SARM gem5 Developers        if (long_desc_format || sctlr.tre == 0) {
102210824SAndreas.Sandberg@ARM.com            req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
10237404SAli.Saidi@ARM.com        } else {
10247404SAli.Saidi@ARM.com            if (nmrr.ir0 == 0 || nmrr.or0 == 0 || prrr.tr0 != 0x2)
102510824SAndreas.Sandberg@ARM.com                req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
10267404SAli.Saidi@ARM.com        }
10277436Sdam.sunwoo@arm.com
10287436Sdam.sunwoo@arm.com        // Set memory attributes
10297436Sdam.sunwoo@arm.com        TlbEntry temp_te;
103010037SARM gem5 Developers        temp_te.ns = !isSecure;
103110037SARM gem5 Developers        if (isStage2 || hcr.dc == 0 || isSecure ||
103210037SARM gem5 Developers           (isHyp && !(tranType & S1CTran))) {
103310037SARM gem5 Developers
103410037SARM gem5 Developers            temp_te.mtype      = is_fetch ? TlbEntry::MemoryType::Normal
103510037SARM gem5 Developers                                          : TlbEntry::MemoryType::StronglyOrdered;
103610037SARM gem5 Developers            temp_te.innerAttrs = 0x0;
103710037SARM gem5 Developers            temp_te.outerAttrs = 0x0;
103810037SARM gem5 Developers            temp_te.shareable  = true;
103910037SARM gem5 Developers            temp_te.outerShareable = true;
104010037SARM gem5 Developers        } else {
104110037SARM gem5 Developers            temp_te.mtype      = TlbEntry::MemoryType::Normal;
104210037SARM gem5 Developers            temp_te.innerAttrs = 0x3;
104310037SARM gem5 Developers            temp_te.outerAttrs = 0x3;
104410037SARM gem5 Developers            temp_te.shareable  = false;
104510037SARM gem5 Developers            temp_te.outerShareable = false;
104610037SARM gem5 Developers        }
104710037SARM gem5 Developers        temp_te.setAttributes(long_desc_format);
104810367SAndrew.Bardsley@arm.com        DPRINTF(TLBVerbose, "(No MMU) setting memory attributes: shareable: "
104910367SAndrew.Bardsley@arm.com                "%d, innerAttrs: %d, outerAttrs: %d, isStage2: %d\n",
105010037SARM gem5 Developers                temp_te.shareable, temp_te.innerAttrs, temp_te.outerAttrs,
105110037SARM gem5 Developers                isStage2);
10527436Sdam.sunwoo@arm.com        setAttr(temp_te.attributes);
10537436Sdam.sunwoo@arm.com
105411395Sandreas.sandberg@arm.com        return testTranslation(req, mode, TlbEntry::DomainType::NoAccess);
10557404SAli.Saidi@ARM.com    }
10567404SAli.Saidi@ARM.com
105710037SARM gem5 Developers    DPRINTF(TLBVerbose, "Translating %s=%#x context=%d\n",
105810037SARM gem5 Developers            isStage2 ? "IPA" : "VA", vaddr_tainted, asid);
10597404SAli.Saidi@ARM.com    // Translation enabled
10607404SAli.Saidi@ARM.com
106110037SARM gem5 Developers    TlbEntry *te = NULL;
106210037SARM gem5 Developers    TlbEntry mergeTe;
106310037SARM gem5 Developers    Fault fault = getResultTe(&te, req, tc, mode, translation, timing,
106410037SARM gem5 Developers                              functional, &mergeTe);
106510037SARM gem5 Developers    // only proceed if we have a valid table entry
106610037SARM gem5 Developers    if ((te == NULL) && (fault == NoFault)) delay = true;
106710037SARM gem5 Developers
106810037SARM gem5 Developers    // If we have the table entry transfer some of the attributes to the
106910037SARM gem5 Developers    // request that triggered the translation
107010037SARM gem5 Developers    if (te != NULL) {
107110037SARM gem5 Developers        // Set memory attributes
107210037SARM gem5 Developers        DPRINTF(TLBVerbose,
107310367SAndrew.Bardsley@arm.com                "Setting memory attributes: shareable: %d, innerAttrs: %d, "
107410367SAndrew.Bardsley@arm.com                "outerAttrs: %d, mtype: %d, isStage2: %d\n",
107510037SARM gem5 Developers                te->shareable, te->innerAttrs, te->outerAttrs,
107610037SARM gem5 Developers                static_cast<uint8_t>(te->mtype), isStage2);
107710037SARM gem5 Developers        setAttr(te->attributes);
107810824SAndreas.Sandberg@ARM.com
107910824SAndreas.Sandberg@ARM.com        if (te->nonCacheable)
108010825SAndreas.Sandberg@ARM.com            req->setFlags(Request::UNCACHEABLE);
108110825SAndreas.Sandberg@ARM.com
108210825SAndreas.Sandberg@ARM.com        // Require requests to be ordered if the request goes to
108310825SAndreas.Sandberg@ARM.com        // strongly ordered or device memory (i.e., anything other
108410825SAndreas.Sandberg@ARM.com        // than normal memory requires strict order).
108510825SAndreas.Sandberg@ARM.com        if (te->mtype != TlbEntry::MemoryType::Normal)
108610825SAndreas.Sandberg@ARM.com            req->setFlags(Request::STRICT_ORDER);
108710037SARM gem5 Developers
108810508SAli.Saidi@ARM.com        Addr pa = te->pAddr(vaddr);
108910508SAli.Saidi@ARM.com        req->setPaddr(pa);
109010508SAli.Saidi@ARM.com
109110037SARM gem5 Developers        if (isSecure && !te->ns) {
109210037SARM gem5 Developers            req->setFlags(Request::SECURE);
109310037SARM gem5 Developers        }
109410037SARM gem5 Developers        if ((!is_fetch) && (vaddr & mask(flags & AlignmentMask)) &&
109510037SARM gem5 Developers            (te->mtype != TlbEntry::MemoryType::Normal)) {
109610037SARM gem5 Developers                // Unaligned accesses to Device memory should always cause an
109710037SARM gem5 Developers                // abort regardless of sctlr.a
109810037SARM gem5 Developers                alignFaults++;
109910474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
110010474Sandreas.hansson@arm.com                    vaddr_tainted,
110110474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
110210474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
110310474Sandreas.hansson@arm.com                    tranMethod);
110410037SARM gem5 Developers        }
110510037SARM gem5 Developers
110610037SARM gem5 Developers        // Check for a trickbox generated address fault
110711395Sandreas.sandberg@arm.com        if (fault == NoFault)
110811395Sandreas.sandberg@arm.com            fault = testTranslation(req, mode, te->domain);
110910037SARM gem5 Developers    }
111010037SARM gem5 Developers
111110037SARM gem5 Developers    // Generate Illegal Inst Set State fault if IL bit is set in CPSR
111210037SARM gem5 Developers    if (fault == NoFault) {
111310037SARM gem5 Developers        if (aarch64 && is_fetch && cpsr.il == 1) {
111410474Sandreas.hansson@arm.com            return std::make_shared<IllegalInstSetStateFault>();
111510037SARM gem5 Developers        }
111610037SARM gem5 Developers    }
111710037SARM gem5 Developers
111810037SARM gem5 Developers    return fault;
111910037SARM gem5 Developers}
112010037SARM gem5 Developers
112110037SARM gem5 DevelopersFault
112210037SARM gem5 DevelopersTLB::translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode,
112310037SARM gem5 Developers    TLB::ArmTranslationType tranType)
112410037SARM gem5 Developers{
112510037SARM gem5 Developers    updateMiscReg(tc, tranType);
112610037SARM gem5 Developers
112710037SARM gem5 Developers    if (directToStage2) {
112810037SARM gem5 Developers        assert(stage2Tlb);
112910037SARM gem5 Developers        return stage2Tlb->translateAtomic(req, tc, mode, tranType);
113010037SARM gem5 Developers    }
113110037SARM gem5 Developers
113210037SARM gem5 Developers    bool delay = false;
113310037SARM gem5 Developers    Fault fault;
113410037SARM gem5 Developers    if (FullSystem)
113510037SARM gem5 Developers        fault = translateFs(req, tc, mode, NULL, delay, false, tranType);
113610037SARM gem5 Developers    else
113710037SARM gem5 Developers        fault = translateSe(req, tc, mode, NULL, delay, false);
113810037SARM gem5 Developers    assert(!delay);
113910037SARM gem5 Developers    return fault;
114010037SARM gem5 Developers}
114110037SARM gem5 Developers
114210037SARM gem5 DevelopersFault
114310037SARM gem5 DevelopersTLB::translateFunctional(RequestPtr req, ThreadContext *tc, Mode mode,
114410037SARM gem5 Developers    TLB::ArmTranslationType tranType)
114510037SARM gem5 Developers{
114610037SARM gem5 Developers    updateMiscReg(tc, tranType);
114710037SARM gem5 Developers
114810037SARM gem5 Developers    if (directToStage2) {
114910037SARM gem5 Developers        assert(stage2Tlb);
115010037SARM gem5 Developers        return stage2Tlb->translateFunctional(req, tc, mode, tranType);
115110037SARM gem5 Developers    }
115210037SARM gem5 Developers
115310037SARM gem5 Developers    bool delay = false;
115410037SARM gem5 Developers    Fault fault;
115510037SARM gem5 Developers    if (FullSystem)
115610037SARM gem5 Developers        fault = translateFs(req, tc, mode, NULL, delay, false, tranType, true);
115710037SARM gem5 Developers   else
115810037SARM gem5 Developers        fault = translateSe(req, tc, mode, NULL, delay, false);
115910037SARM gem5 Developers    assert(!delay);
116010037SARM gem5 Developers    return fault;
116110037SARM gem5 Developers}
116210037SARM gem5 Developers
116310037SARM gem5 DevelopersFault
116410037SARM gem5 DevelopersTLB::translateTiming(RequestPtr req, ThreadContext *tc,
116510037SARM gem5 Developers    Translation *translation, Mode mode, TLB::ArmTranslationType tranType)
116610037SARM gem5 Developers{
116710037SARM gem5 Developers    updateMiscReg(tc, tranType);
116810037SARM gem5 Developers
116910037SARM gem5 Developers    if (directToStage2) {
117010037SARM gem5 Developers        assert(stage2Tlb);
117110037SARM gem5 Developers        return stage2Tlb->translateTiming(req, tc, translation, mode, tranType);
117210037SARM gem5 Developers    }
117310037SARM gem5 Developers
117410037SARM gem5 Developers    assert(translation);
117510037SARM gem5 Developers
117610037SARM gem5 Developers    return translateComplete(req, tc, translation, mode, tranType, isStage2);
117710037SARM gem5 Developers}
117810037SARM gem5 Developers
117910037SARM gem5 DevelopersFault
118010037SARM gem5 DevelopersTLB::translateComplete(RequestPtr req, ThreadContext *tc,
118110037SARM gem5 Developers        Translation *translation, Mode mode, TLB::ArmTranslationType tranType,
118210037SARM gem5 Developers        bool callFromS2)
118310037SARM gem5 Developers{
118410037SARM gem5 Developers    bool delay = false;
118510037SARM gem5 Developers    Fault fault;
118610037SARM gem5 Developers    if (FullSystem)
118710037SARM gem5 Developers        fault = translateFs(req, tc, mode, translation, delay, true, tranType);
118810037SARM gem5 Developers    else
118910037SARM gem5 Developers        fault = translateSe(req, tc, mode, translation, delay, true);
119010037SARM gem5 Developers    DPRINTF(TLBVerbose, "Translation returning delay=%d fault=%d\n", delay, fault !=
119110037SARM gem5 Developers            NoFault);
119210037SARM gem5 Developers    // If we have a translation, and we're not in the middle of doing a stage
119310037SARM gem5 Developers    // 2 translation tell the translation that we've either finished or its
119410037SARM gem5 Developers    // going to take a while. By not doing this when we're in the middle of a
119510037SARM gem5 Developers    // stage 2 translation we prevent marking the translation as delayed twice,
119610037SARM gem5 Developers    // one when the translation starts and again when the stage 1 translation
119710037SARM gem5 Developers    // completes.
119810037SARM gem5 Developers    if (translation && (callFromS2 || !stage2Req || req->hasPaddr() || fault != NoFault)) {
119910037SARM gem5 Developers        if (!delay)
120010037SARM gem5 Developers            translation->finish(fault, req, tc, mode);
120110037SARM gem5 Developers        else
120210037SARM gem5 Developers            translation->markDelayed();
120310037SARM gem5 Developers    }
120410037SARM gem5 Developers    return fault;
120510037SARM gem5 Developers}
120610037SARM gem5 Developers
120710037SARM gem5 DevelopersBaseMasterPort*
120810037SARM gem5 DevelopersTLB::getMasterPort()
120910037SARM gem5 Developers{
121010717Sandreas.hansson@arm.com    return &stage2Mmu->getPort();
121110037SARM gem5 Developers}
121210037SARM gem5 Developers
121310037SARM gem5 Developersvoid
121410037SARM gem5 DevelopersTLB::updateMiscReg(ThreadContext *tc, ArmTranslationType tranType)
121510037SARM gem5 Developers{
121610037SARM gem5 Developers    // check if the regs have changed, or the translation mode is different.
121710037SARM gem5 Developers    // NOTE: the tran type doesn't affect stage 2 TLB's as they only handle
121810037SARM gem5 Developers    // one type of translation anyway
121911152Smitch.hayenga@arm.com    if (miscRegValid && miscRegContext == tc->contextId() &&
122011152Smitch.hayenga@arm.com            ((tranType == curTranType) || isStage2)) {
122110037SARM gem5 Developers        return;
122210037SARM gem5 Developers    }
122310037SARM gem5 Developers
122410037SARM gem5 Developers    DPRINTF(TLBVerbose, "TLB variables changed!\n");
122510854SNathanael.Premillieu@arm.com    cpsr = tc->readMiscReg(MISCREG_CPSR);
122611505Sandreas.sandberg@arm.com
122710037SARM gem5 Developers    // Dependencies: SCR/SCR_EL3, CPSR
122811505Sandreas.sandberg@arm.com    isSecure = inSecureState(tc) &&
122911505Sandreas.sandberg@arm.com        !(tranType & HypMode) && !(tranType & S1S2NsTran);
123011505Sandreas.sandberg@arm.com
123111505Sandreas.sandberg@arm.com    const OperatingMode op_mode = (OperatingMode) (uint8_t)cpsr.mode;
123211505Sandreas.sandberg@arm.com    aarch64 = opModeIs64(op_mode) ||
123311505Sandreas.sandberg@arm.com        (opModeToEL(op_mode) == EL0 && ELIs64(tc, EL1));
123411505Sandreas.sandberg@arm.com
123510037SARM gem5 Developers    if (aarch64) {  // AArch64
123611577SDylan.Johnson@ARM.com        // determine EL we need to translate in
123711577SDylan.Johnson@ARM.com        switch (tranType) {
123811577SDylan.Johnson@ARM.com            case S1E0Tran:
123911577SDylan.Johnson@ARM.com            case S12E0Tran:
124011577SDylan.Johnson@ARM.com                aarch64EL = EL0;
124111577SDylan.Johnson@ARM.com                break;
124211577SDylan.Johnson@ARM.com            case S1E1Tran:
124311577SDylan.Johnson@ARM.com            case S12E1Tran:
124411577SDylan.Johnson@ARM.com                aarch64EL = EL1;
124511577SDylan.Johnson@ARM.com                break;
124611577SDylan.Johnson@ARM.com            case S1E2Tran:
124711577SDylan.Johnson@ARM.com                aarch64EL = EL2;
124811577SDylan.Johnson@ARM.com                break;
124911577SDylan.Johnson@ARM.com            case S1E3Tran:
125011577SDylan.Johnson@ARM.com                aarch64EL = EL3;
125111577SDylan.Johnson@ARM.com                break;
125211577SDylan.Johnson@ARM.com            case NormalTran:
125311577SDylan.Johnson@ARM.com            case S1CTran:
125411577SDylan.Johnson@ARM.com            case S1S2NsTran:
125511577SDylan.Johnson@ARM.com            case HypMode:
125611577SDylan.Johnson@ARM.com                aarch64EL = (ExceptionLevel) (uint8_t) cpsr.el;
125711577SDylan.Johnson@ARM.com                break;
125811577SDylan.Johnson@ARM.com        }
125911577SDylan.Johnson@ARM.com
126010037SARM gem5 Developers        switch (aarch64EL) {
126110037SARM gem5 Developers          case EL0:
126210037SARM gem5 Developers          case EL1:
126310037SARM gem5 Developers            {
126410037SARM gem5 Developers                sctlr = tc->readMiscReg(MISCREG_SCTLR_EL1);
126510037SARM gem5 Developers                ttbcr = tc->readMiscReg(MISCREG_TCR_EL1);
126610037SARM gem5 Developers                uint64_t ttbr_asid = ttbcr.a1 ?
126710037SARM gem5 Developers                    tc->readMiscReg(MISCREG_TTBR1_EL1) :
126810037SARM gem5 Developers                    tc->readMiscReg(MISCREG_TTBR0_EL1);
126910037SARM gem5 Developers                asid = bits(ttbr_asid,
127010037SARM gem5 Developers                            (haveLargeAsid64 && ttbcr.as) ? 63 : 55, 48);
127110037SARM gem5 Developers            }
127210037SARM gem5 Developers            break;
127310037SARM gem5 Developers          case EL2:
127410037SARM gem5 Developers            sctlr = tc->readMiscReg(MISCREG_SCTLR_EL2);
127510037SARM gem5 Developers            ttbcr = tc->readMiscReg(MISCREG_TCR_EL2);
127610037SARM gem5 Developers            asid = -1;
127710037SARM gem5 Developers            break;
127810037SARM gem5 Developers          case EL3:
127910037SARM gem5 Developers            sctlr = tc->readMiscReg(MISCREG_SCTLR_EL3);
128010037SARM gem5 Developers            ttbcr = tc->readMiscReg(MISCREG_TCR_EL3);
128110037SARM gem5 Developers            asid = -1;
128210037SARM gem5 Developers            break;
128310037SARM gem5 Developers        }
128411575SDylan.Johnson@ARM.com        hcr = tc->readMiscReg(MISCREG_HCR_EL2);
128510037SARM gem5 Developers        scr = tc->readMiscReg(MISCREG_SCR_EL3);
128610037SARM gem5 Developers        isPriv = aarch64EL != EL0;
128711575SDylan.Johnson@ARM.com        if (haveVirtualization) {
128811575SDylan.Johnson@ARM.com            vmid           = bits(tc->readMiscReg(MISCREG_VTTBR_EL2), 55, 48);
128911575SDylan.Johnson@ARM.com            isHyp  =  tranType & HypMode;
129011575SDylan.Johnson@ARM.com            isHyp &= (tranType & S1S2NsTran) == 0;
129111575SDylan.Johnson@ARM.com            isHyp &= (tranType & S1CTran)    == 0;
129211575SDylan.Johnson@ARM.com            // Work out if we should skip the first stage of translation and go
129311575SDylan.Johnson@ARM.com            // directly to stage 2. This value is cached so we don't have to
129411575SDylan.Johnson@ARM.com            // compute it for every translation.
129511575SDylan.Johnson@ARM.com            stage2Req = isStage2 ||
129611575SDylan.Johnson@ARM.com                        (hcr.vm && !isHyp && !isSecure &&
129711577SDylan.Johnson@ARM.com                         !(tranType & S1CTran) && (aarch64EL < EL2) &&
129811577SDylan.Johnson@ARM.com                         !(tranType & S1E1Tran)); // <--- FIX THIS HACK
129911575SDylan.Johnson@ARM.com            directToStage2 = !isStage2 && stage2Req && !sctlr.m;
130011575SDylan.Johnson@ARM.com        } else {
130111575SDylan.Johnson@ARM.com            vmid           = 0;
130211575SDylan.Johnson@ARM.com            isHyp          = false;
130311575SDylan.Johnson@ARM.com            directToStage2 = false;
130411575SDylan.Johnson@ARM.com            stage2Req      = false;
130511575SDylan.Johnson@ARM.com        }
130610037SARM gem5 Developers    } else {  // AArch32
130710037SARM gem5 Developers        sctlr  = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_SCTLR, tc,
130810037SARM gem5 Developers                                 !isSecure));
130910037SARM gem5 Developers        ttbcr  = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_TTBCR, tc,
131010037SARM gem5 Developers                                 !isSecure));
131110037SARM gem5 Developers        scr    = tc->readMiscReg(MISCREG_SCR);
131210037SARM gem5 Developers        isPriv = cpsr.mode != MODE_USER;
131311517SCurtis.Dunham@arm.com        if (longDescFormatInUse(tc)) {
131410037SARM gem5 Developers            uint64_t ttbr_asid = tc->readMiscReg(
131510037SARM gem5 Developers                flattenMiscRegNsBanked(ttbcr.a1 ? MISCREG_TTBR1
131610037SARM gem5 Developers                                                : MISCREG_TTBR0,
131710037SARM gem5 Developers                                       tc, !isSecure));
131810037SARM gem5 Developers            asid = bits(ttbr_asid, 55, 48);
131911517SCurtis.Dunham@arm.com        } else { // Short-descriptor translation table format in use
132010037SARM gem5 Developers            CONTEXTIDR context_id = tc->readMiscReg(flattenMiscRegNsBanked(
132110037SARM gem5 Developers                MISCREG_CONTEXTIDR, tc,!isSecure));
132210037SARM gem5 Developers            asid = context_id.asid;
132310037SARM gem5 Developers        }
132410037SARM gem5 Developers        prrr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_PRRR, tc,
132510037SARM gem5 Developers                               !isSecure));
132610037SARM gem5 Developers        nmrr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_NMRR, tc,
132710037SARM gem5 Developers                               !isSecure));
132810037SARM gem5 Developers        dacr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_DACR, tc,
132910037SARM gem5 Developers                               !isSecure));
133010037SARM gem5 Developers        hcr  = tc->readMiscReg(MISCREG_HCR);
133110037SARM gem5 Developers
133210037SARM gem5 Developers        if (haveVirtualization) {
133310037SARM gem5 Developers            vmid   = bits(tc->readMiscReg(MISCREG_VTTBR), 55, 48);
133410037SARM gem5 Developers            isHyp  = cpsr.mode == MODE_HYP;
133510037SARM gem5 Developers            isHyp |=  tranType & HypMode;
133610037SARM gem5 Developers            isHyp &= (tranType & S1S2NsTran) == 0;
133710037SARM gem5 Developers            isHyp &= (tranType & S1CTran)    == 0;
133810037SARM gem5 Developers            if (isHyp) {
133910037SARM gem5 Developers                sctlr = tc->readMiscReg(MISCREG_HSCTLR);
134010037SARM gem5 Developers            }
134110037SARM gem5 Developers            // Work out if we should skip the first stage of translation and go
134210037SARM gem5 Developers            // directly to stage 2. This value is cached so we don't have to
134310037SARM gem5 Developers            // compute it for every translation.
134410037SARM gem5 Developers            stage2Req      = hcr.vm && !isStage2 && !isHyp && !isSecure &&
134510037SARM gem5 Developers                             !(tranType & S1CTran);
134610037SARM gem5 Developers            directToStage2 = stage2Req && !sctlr.m;
134710037SARM gem5 Developers        } else {
134810037SARM gem5 Developers            vmid           = 0;
134910037SARM gem5 Developers            stage2Req      = false;
135010037SARM gem5 Developers            isHyp          = false;
135110037SARM gem5 Developers            directToStage2 = false;
135210037SARM gem5 Developers        }
135310037SARM gem5 Developers    }
135410037SARM gem5 Developers    miscRegValid = true;
135511152Smitch.hayenga@arm.com    miscRegContext = tc->contextId();
135610037SARM gem5 Developers    curTranType  = tranType;
135710037SARM gem5 Developers}
135810037SARM gem5 Developers
135910037SARM gem5 DevelopersFault
136010037SARM gem5 DevelopersTLB::getTE(TlbEntry **te, RequestPtr req, ThreadContext *tc, Mode mode,
136110037SARM gem5 Developers        Translation *translation, bool timing, bool functional,
136210037SARM gem5 Developers        bool is_secure, TLB::ArmTranslationType tranType)
136310037SARM gem5 Developers{
136410037SARM gem5 Developers    bool is_fetch = (mode == Execute);
136510037SARM gem5 Developers    bool is_write = (mode == Write);
136610037SARM gem5 Developers
136710037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
136810037SARM gem5 Developers    Addr vaddr = 0;
136910037SARM gem5 Developers    ExceptionLevel target_el = aarch64 ? aarch64EL : EL1;
137010037SARM gem5 Developers    if (aarch64) {
137110854SNathanael.Premillieu@arm.com        vaddr = purifyTaggedAddr(vaddr_tainted, tc, target_el, ttbcr);
137210037SARM gem5 Developers    } else {
137310037SARM gem5 Developers        vaddr = vaddr_tainted;
137410037SARM gem5 Developers    }
137510037SARM gem5 Developers    *te = lookup(vaddr, asid, vmid, isHyp, is_secure, false, false, target_el);
137610037SARM gem5 Developers    if (*te == NULL) {
137710037SARM gem5 Developers        if (req->isPrefetch()) {
137810037SARM gem5 Developers            // if the request is a prefetch don't attempt to fill the TLB or go
137910037SARM gem5 Developers            // any further with the memory access (here we can safely use the
138010037SARM gem5 Developers            // fault status for the short desc. format in all cases)
13817734SAli.Saidi@ARM.com           prefetchFaults++;
138210474Sandreas.hansson@arm.com           return std::make_shared<PrefetchAbort>(
138310474Sandreas.hansson@arm.com               vaddr_tainted, ArmFault::PrefetchTLBMiss, isStage2);
13847611SGene.Wu@arm.com        }
13857734SAli.Saidi@ARM.com
13867734SAli.Saidi@ARM.com        if (is_fetch)
13877734SAli.Saidi@ARM.com            instMisses++;
13887734SAli.Saidi@ARM.com        else if (is_write)
13897734SAli.Saidi@ARM.com            writeMisses++;
13907734SAli.Saidi@ARM.com        else
13917734SAli.Saidi@ARM.com            readMisses++;
13927734SAli.Saidi@ARM.com
13937404SAli.Saidi@ARM.com        // start translation table walk, pass variables rather than
13947404SAli.Saidi@ARM.com        // re-retreaving in table walker for speed
139510037SARM gem5 Developers        DPRINTF(TLB, "TLB Miss: Starting hardware table walker for %#x(%d:%d)\n",
139610037SARM gem5 Developers                vaddr_tainted, asid, vmid);
139710037SARM gem5 Developers        Fault fault;
139810037SARM gem5 Developers        fault = tableWalker->walk(req, tc, asid, vmid, isHyp, mode,
139910037SARM gem5 Developers                                  translation, timing, functional, is_secure,
140011580SDylan.Johnson@ARM.com                                  tranType, stage2Req);
140110037SARM gem5 Developers        // for timing mode, return and wait for table walk,
140210037SARM gem5 Developers        if (timing || fault != NoFault) {
14037437Sdam.sunwoo@arm.com            return fault;
14047437Sdam.sunwoo@arm.com        }
14057404SAli.Saidi@ARM.com
140610037SARM gem5 Developers        *te = lookup(vaddr, asid, vmid, isHyp, is_secure, false, false, target_el);
140710037SARM gem5 Developers        if (!*te)
14087404SAli.Saidi@ARM.com            printTlb();
140910037SARM gem5 Developers        assert(*te);
14107734SAli.Saidi@ARM.com    } else {
14117734SAli.Saidi@ARM.com        if (is_fetch)
14127734SAli.Saidi@ARM.com            instHits++;
14137734SAli.Saidi@ARM.com        else if (is_write)
14147734SAli.Saidi@ARM.com            writeHits++;
14157734SAli.Saidi@ARM.com        else
14167734SAli.Saidi@ARM.com            readHits++;
14177404SAli.Saidi@ARM.com    }
14186757SAli.Saidi@ARM.com    return NoFault;
14197404SAli.Saidi@ARM.com}
14206757SAli.Saidi@ARM.com
14217404SAli.Saidi@ARM.comFault
142210037SARM gem5 DevelopersTLB::getResultTe(TlbEntry **te, RequestPtr req, ThreadContext *tc, Mode mode,
142310037SARM gem5 Developers        Translation *translation, bool timing, bool functional,
142410037SARM gem5 Developers        TlbEntry *mergeTe)
14257404SAli.Saidi@ARM.com{
14267404SAli.Saidi@ARM.com    Fault fault;
142711575SDylan.Johnson@ARM.com
142811575SDylan.Johnson@ARM.com    if (isStage2) {
142911575SDylan.Johnson@ARM.com        // We are already in the stage 2 TLB. Grab the table entry for stage
143011575SDylan.Johnson@ARM.com        // 2 only. We are here because stage 1 translation is disabled.
143111575SDylan.Johnson@ARM.com        TlbEntry *s2Te = NULL;
143211575SDylan.Johnson@ARM.com        // Get the stage 2 table entry
143311575SDylan.Johnson@ARM.com        fault = getTE(&s2Te, req, tc, mode, translation, timing, functional,
143411575SDylan.Johnson@ARM.com                      isSecure, curTranType);
143511575SDylan.Johnson@ARM.com        // Check permissions of stage 2
143611575SDylan.Johnson@ARM.com        if ((s2Te != NULL) && (fault = NoFault)) {
143711575SDylan.Johnson@ARM.com            if(aarch64)
143811575SDylan.Johnson@ARM.com                fault = checkPermissions64(s2Te, req, mode, tc);
143911575SDylan.Johnson@ARM.com            else
144011575SDylan.Johnson@ARM.com                fault = checkPermissions(s2Te, req, mode);
144111575SDylan.Johnson@ARM.com        }
144211575SDylan.Johnson@ARM.com        *te = s2Te;
144311575SDylan.Johnson@ARM.com        return fault;
144411575SDylan.Johnson@ARM.com    }
144511575SDylan.Johnson@ARM.com
144610037SARM gem5 Developers    TlbEntry *s1Te = NULL;
144710037SARM gem5 Developers
144810037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
144910037SARM gem5 Developers
145010037SARM gem5 Developers    // Get the stage 1 table entry
145110037SARM gem5 Developers    fault = getTE(&s1Te, req, tc, mode, translation, timing, functional,
145210037SARM gem5 Developers                  isSecure, curTranType);
145310037SARM gem5 Developers    // only proceed if we have a valid table entry
145410037SARM gem5 Developers    if ((s1Te != NULL) && (fault == NoFault)) {
145510037SARM gem5 Developers        // Check stage 1 permissions before checking stage 2
145610037SARM gem5 Developers        if (aarch64)
145710037SARM gem5 Developers            fault = checkPermissions64(s1Te, req, mode, tc);
145810037SARM gem5 Developers        else
145910037SARM gem5 Developers            fault = checkPermissions(s1Te, req, mode);
146010037SARM gem5 Developers        if (stage2Req & (fault == NoFault)) {
146110037SARM gem5 Developers            Stage2LookUp *s2Lookup = new Stage2LookUp(this, stage2Tlb, *s1Te,
146210037SARM gem5 Developers                req, translation, mode, timing, functional, curTranType);
146310037SARM gem5 Developers            fault = s2Lookup->getTe(tc, mergeTe);
146410037SARM gem5 Developers            if (s2Lookup->isComplete()) {
146510037SARM gem5 Developers                *te = mergeTe;
146610037SARM gem5 Developers                // We've finished with the lookup so delete it
146710037SARM gem5 Developers                delete s2Lookup;
146810037SARM gem5 Developers            } else {
146910037SARM gem5 Developers                // The lookup hasn't completed, so we can't delete it now. We
147010037SARM gem5 Developers                // get round this by asking the object to self delete when the
147110037SARM gem5 Developers                // translation is complete.
147210037SARM gem5 Developers                s2Lookup->setSelfDelete();
147310037SARM gem5 Developers            }
147410037SARM gem5 Developers        } else {
147510037SARM gem5 Developers            // This case deals with an S1 hit (or bypass), followed by
147610037SARM gem5 Developers            // an S2 hit-but-perms issue
147710037SARM gem5 Developers            if (isStage2) {
147810037SARM gem5 Developers                DPRINTF(TLBVerbose, "s2TLB: reqVa %#x, reqPa %#x, fault %p\n",
147910037SARM gem5 Developers                        vaddr_tainted, req->hasPaddr() ? req->getPaddr() : ~0, fault);
148010037SARM gem5 Developers                if (fault != NoFault) {
148110037SARM gem5 Developers                    ArmFault *armFault = reinterpret_cast<ArmFault *>(fault.get());
148210037SARM gem5 Developers                    armFault->annotate(ArmFault::S1PTW, false);
148310037SARM gem5 Developers                    armFault->annotate(ArmFault::OVA, vaddr_tainted);
148410037SARM gem5 Developers                }
148510037SARM gem5 Developers            }
148610037SARM gem5 Developers            *te = s1Te;
148710037SARM gem5 Developers        }
148810037SARM gem5 Developers    }
14897404SAli.Saidi@ARM.com    return fault;
14906019Shines@cs.fsu.edu}
14916019Shines@cs.fsu.edu
149211395Sandreas.sandberg@arm.comvoid
149311395Sandreas.sandberg@arm.comTLB::setTestInterface(SimObject *_ti)
149411395Sandreas.sandberg@arm.com{
149511395Sandreas.sandberg@arm.com    if (!_ti) {
149611395Sandreas.sandberg@arm.com        test = nullptr;
149711395Sandreas.sandberg@arm.com    } else {
149811395Sandreas.sandberg@arm.com        TlbTestInterface *ti(dynamic_cast<TlbTestInterface *>(_ti));
149911395Sandreas.sandberg@arm.com        fatal_if(!ti, "%s is not a valid ARM TLB tester\n", _ti->name());
150011395Sandreas.sandberg@arm.com        test = ti;
150111395Sandreas.sandberg@arm.com    }
150211395Sandreas.sandberg@arm.com}
150311395Sandreas.sandberg@arm.com
150411395Sandreas.sandberg@arm.comFault
150511395Sandreas.sandberg@arm.comTLB::testTranslation(RequestPtr req, Mode mode, TlbEntry::DomainType domain)
150611395Sandreas.sandberg@arm.com{
150711560Sandreas.sandberg@arm.com    if (!test || !req->hasSize() || req->getSize() == 0) {
150811395Sandreas.sandberg@arm.com        return NoFault;
150911395Sandreas.sandberg@arm.com    } else {
151011395Sandreas.sandberg@arm.com        return test->translationCheck(req, isPriv, mode, domain);
151111395Sandreas.sandberg@arm.com    }
151211395Sandreas.sandberg@arm.com}
151311395Sandreas.sandberg@arm.com
151411395Sandreas.sandberg@arm.comFault
151511395Sandreas.sandberg@arm.comTLB::testWalk(Addr pa, Addr size, Addr va, bool is_secure, Mode mode,
151611395Sandreas.sandberg@arm.com              TlbEntry::DomainType domain, LookupLevel lookup_level)
151711395Sandreas.sandberg@arm.com{
151811395Sandreas.sandberg@arm.com    if (!test) {
151911395Sandreas.sandberg@arm.com        return NoFault;
152011395Sandreas.sandberg@arm.com    } else {
152111395Sandreas.sandberg@arm.com        return test->walkCheck(pa, size, va, is_secure, isPriv, mode,
152211395Sandreas.sandberg@arm.com                               domain, lookup_level);
152311395Sandreas.sandberg@arm.com    }
152411395Sandreas.sandberg@arm.com}
152511395Sandreas.sandberg@arm.com
152611395Sandreas.sandberg@arm.com
15276116Snate@binkert.orgArmISA::TLB *
15286116Snate@binkert.orgArmTLBParams::create()
15296019Shines@cs.fsu.edu{
15306116Snate@binkert.org    return new ArmISA::TLB(this);
15316019Shines@cs.fsu.edu}
1532