tlb.cc revision 11577
16019Shines@cs.fsu.edu/*
211495Sandreas.sandberg@arm.com * Copyright (c) 2010-2013, 2016 ARM Limited
37093Sgblack@eecs.umich.edu * All rights reserved
47093Sgblack@eecs.umich.edu *
57093Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
67093Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
77093Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
87093Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
97093Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
107093Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
117093Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
127093Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
137093Sgblack@eecs.umich.edu *
146019Shines@cs.fsu.edu * Copyright (c) 2001-2005 The Regents of The University of Michigan
156019Shines@cs.fsu.edu * All rights reserved.
166019Shines@cs.fsu.edu *
176019Shines@cs.fsu.edu * Redistribution and use in source and binary forms, with or without
186019Shines@cs.fsu.edu * modification, are permitted provided that the following conditions are
196019Shines@cs.fsu.edu * met: redistributions of source code must retain the above copyright
206019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer;
216019Shines@cs.fsu.edu * redistributions in binary form must reproduce the above copyright
226019Shines@cs.fsu.edu * notice, this list of conditions and the following disclaimer in the
236019Shines@cs.fsu.edu * documentation and/or other materials provided with the distribution;
246019Shines@cs.fsu.edu * neither the name of the copyright holders nor the names of its
256019Shines@cs.fsu.edu * contributors may be used to endorse or promote products derived from
266019Shines@cs.fsu.edu * this software without specific prior written permission.
276019Shines@cs.fsu.edu *
286019Shines@cs.fsu.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
296019Shines@cs.fsu.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
306019Shines@cs.fsu.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
316019Shines@cs.fsu.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
326019Shines@cs.fsu.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
336019Shines@cs.fsu.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
346019Shines@cs.fsu.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
356019Shines@cs.fsu.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
366019Shines@cs.fsu.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
376019Shines@cs.fsu.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
386019Shines@cs.fsu.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
396019Shines@cs.fsu.edu *
407399SAli.Saidi@ARM.com * Authors: Ali Saidi
417399SAli.Saidi@ARM.com *          Nathan Binkert
426019Shines@cs.fsu.edu *          Steve Reinhardt
436019Shines@cs.fsu.edu */
446019Shines@cs.fsu.edu
4510873Sandreas.sandberg@arm.com#include "arch/arm/tlb.hh"
4610873Sandreas.sandberg@arm.com
4710474Sandreas.hansson@arm.com#include <memory>
486019Shines@cs.fsu.edu#include <string>
496019Shines@cs.fsu.edu#include <vector>
506019Shines@cs.fsu.edu
516116Snate@binkert.org#include "arch/arm/faults.hh"
526019Shines@cs.fsu.edu#include "arch/arm/pagetable.hh"
538782Sgblack@eecs.umich.edu#include "arch/arm/system.hh"
548756Sgblack@eecs.umich.edu#include "arch/arm/table_walker.hh"
5510037SARM gem5 Developers#include "arch/arm/stage2_lookup.hh"
5610037SARM gem5 Developers#include "arch/arm/stage2_mmu.hh"
576019Shines@cs.fsu.edu#include "arch/arm/utility.hh"
586019Shines@cs.fsu.edu#include "base/inifile.hh"
596019Shines@cs.fsu.edu#include "base/str.hh"
606019Shines@cs.fsu.edu#include "base/trace.hh"
6110024Sdam.sunwoo@arm.com#include "cpu/base.hh"
626019Shines@cs.fsu.edu#include "cpu/thread_context.hh"
638232Snate@binkert.org#include "debug/Checkpoint.hh"
648232Snate@binkert.org#include "debug/TLB.hh"
658232Snate@binkert.org#include "debug/TLBVerbose.hh"
666116Snate@binkert.org#include "mem/page_table.hh"
676116Snate@binkert.org#include "params/ArmTLB.hh"
688756Sgblack@eecs.umich.edu#include "sim/full_system.hh"
696019Shines@cs.fsu.edu#include "sim/process.hh"
706019Shines@cs.fsu.edu
716019Shines@cs.fsu.eduusing namespace std;
726019Shines@cs.fsu.eduusing namespace ArmISA;
736019Shines@cs.fsu.edu
7410037SARM gem5 DevelopersTLB::TLB(const ArmTLBParams *p)
7510037SARM gem5 Developers    : BaseTLB(p), table(new TlbEntry[p->size]), size(p->size),
7610418Sandreas.hansson@arm.com      isStage2(p->is_stage2), stage2Req(false), _attr(0),
7710418Sandreas.hansson@arm.com      directToStage2(false), tableWalker(p->walker), stage2Tlb(NULL),
7811395Sandreas.sandberg@arm.com      stage2Mmu(NULL), test(nullptr), rangeMRU(1),
7910537Sandreas.hansson@arm.com      aarch64(false), aarch64EL(EL0), isPriv(false), isSecure(false),
8010537Sandreas.hansson@arm.com      isHyp(false), asid(0), vmid(0), dacr(0),
8111152Smitch.hayenga@arm.com      miscRegValid(false), miscRegContext(0), curTranType(NormalTran)
826019Shines@cs.fsu.edu{
8310037SARM gem5 Developers    tableWalker->setTlb(this);
847399SAli.Saidi@ARM.com
8510037SARM gem5 Developers    // Cache system-level properties
8610037SARM gem5 Developers    haveLPAE = tableWalker->haveLPAE();
8710037SARM gem5 Developers    haveVirtualization = tableWalker->haveVirtualization();
8810037SARM gem5 Developers    haveLargeAsid64 = tableWalker->haveLargeAsid64();
896019Shines@cs.fsu.edu}
906019Shines@cs.fsu.edu
916019Shines@cs.fsu.eduTLB::~TLB()
926019Shines@cs.fsu.edu{
9310037SARM gem5 Developers    delete[] table;
9410037SARM gem5 Developers}
9510037SARM gem5 Developers
9610037SARM gem5 Developersvoid
9710037SARM gem5 DevelopersTLB::init()
9810037SARM gem5 Developers{
9910037SARM gem5 Developers    if (stage2Mmu && !isStage2)
10010037SARM gem5 Developers        stage2Tlb = stage2Mmu->stage2Tlb();
10110037SARM gem5 Developers}
10210037SARM gem5 Developers
10310037SARM gem5 Developersvoid
10410717Sandreas.hansson@arm.comTLB::setMMU(Stage2MMU *m, MasterID master_id)
10510037SARM gem5 Developers{
10610037SARM gem5 Developers    stage2Mmu = m;
10710717Sandreas.hansson@arm.com    tableWalker->setMMU(m, master_id);
1086019Shines@cs.fsu.edu}
1096019Shines@cs.fsu.edu
1107694SAli.Saidi@ARM.combool
1117694SAli.Saidi@ARM.comTLB::translateFunctional(ThreadContext *tc, Addr va, Addr &pa)
1127694SAli.Saidi@ARM.com{
11310037SARM gem5 Developers    updateMiscReg(tc);
11410037SARM gem5 Developers
11510037SARM gem5 Developers    if (directToStage2) {
11610037SARM gem5 Developers        assert(stage2Tlb);
11710037SARM gem5 Developers        return stage2Tlb->translateFunctional(tc, va, pa);
11810037SARM gem5 Developers    }
11910037SARM gem5 Developers
12010037SARM gem5 Developers    TlbEntry *e = lookup(va, asid, vmid, isHyp, isSecure, true, false,
12110037SARM gem5 Developers                         aarch64 ? aarch64EL : EL1);
1227694SAli.Saidi@ARM.com    if (!e)
1237694SAli.Saidi@ARM.com        return false;
1247694SAli.Saidi@ARM.com    pa = e->pAddr(va);
1257694SAli.Saidi@ARM.com    return true;
1267694SAli.Saidi@ARM.com}
1277694SAli.Saidi@ARM.com
1289738Sandreas@sandberg.pp.seFault
1299738Sandreas@sandberg.pp.seTLB::finalizePhysical(RequestPtr req, ThreadContext *tc, Mode mode) const
1309738Sandreas@sandberg.pp.se{
1319738Sandreas@sandberg.pp.se    return NoFault;
1329738Sandreas@sandberg.pp.se}
1339738Sandreas@sandberg.pp.se
1347404SAli.Saidi@ARM.comTlbEntry*
13510037SARM gem5 DevelopersTLB::lookup(Addr va, uint16_t asn, uint8_t vmid, bool hyp, bool secure,
13610037SARM gem5 Developers            bool functional, bool ignore_asn, uint8_t target_el)
1376019Shines@cs.fsu.edu{
1387404SAli.Saidi@ARM.com
1397404SAli.Saidi@ARM.com    TlbEntry *retval = NULL;
1407404SAli.Saidi@ARM.com
14110037SARM gem5 Developers    // Maintaining LRU array
1427404SAli.Saidi@ARM.com    int x = 0;
1437404SAli.Saidi@ARM.com    while (retval == NULL && x < size) {
14410037SARM gem5 Developers        if ((!ignore_asn && table[x].match(va, asn, vmid, hyp, secure, false,
14510037SARM gem5 Developers             target_el)) ||
14610037SARM gem5 Developers            (ignore_asn && table[x].match(va, vmid, hyp, secure, target_el))) {
14710037SARM gem5 Developers            // We only move the hit entry ahead when the position is higher
14810037SARM gem5 Developers            // than rangeMRU
1499535Smrinmoy.ghosh@arm.com            if (x > rangeMRU && !functional) {
1507697SAli.Saidi@ARM.com                TlbEntry tmp_entry = table[x];
15111321Ssteve.reinhardt@amd.com                for (int i = x; i > 0; i--)
15210037SARM gem5 Developers                    table[i] = table[i - 1];
1537697SAli.Saidi@ARM.com                table[0] = tmp_entry;
1547697SAli.Saidi@ARM.com                retval = &table[0];
1557697SAli.Saidi@ARM.com            } else {
1567697SAli.Saidi@ARM.com                retval = &table[x];
1577697SAli.Saidi@ARM.com            }
1587404SAli.Saidi@ARM.com            break;
1597404SAli.Saidi@ARM.com        }
16010037SARM gem5 Developers        ++x;
1617404SAli.Saidi@ARM.com    }
1627404SAli.Saidi@ARM.com
16310037SARM gem5 Developers    DPRINTF(TLBVerbose, "Lookup %#x, asn %#x -> %s vmn 0x%x hyp %d secure %d "
16410037SARM gem5 Developers            "ppn %#x size: %#x pa: %#x ap:%d ns:%d nstid:%d g:%d asid: %d "
16510037SARM gem5 Developers            "el: %d\n",
16610037SARM gem5 Developers            va, asn, retval ? "hit" : "miss", vmid, hyp, secure,
16710037SARM gem5 Developers            retval ? retval->pfn       : 0, retval ? retval->size  : 0,
16810037SARM gem5 Developers            retval ? retval->pAddr(va) : 0, retval ? retval->ap    : 0,
16910037SARM gem5 Developers            retval ? retval->ns        : 0, retval ? retval->nstid : 0,
17010037SARM gem5 Developers            retval ? retval->global    : 0, retval ? retval->asid  : 0,
17110367SAndrew.Bardsley@arm.com            retval ? retval->el        : 0);
17210037SARM gem5 Developers
1737404SAli.Saidi@ARM.com    return retval;
1746019Shines@cs.fsu.edu}
1756019Shines@cs.fsu.edu
1766019Shines@cs.fsu.edu// insert a new TLB entry
1776019Shines@cs.fsu.eduvoid
1787404SAli.Saidi@ARM.comTLB::insert(Addr addr, TlbEntry &entry)
1796019Shines@cs.fsu.edu{
1807404SAli.Saidi@ARM.com    DPRINTF(TLB, "Inserting entry into TLB with pfn:%#x size:%#x vpn: %#x"
18110037SARM gem5 Developers            " asid:%d vmid:%d N:%d global:%d valid:%d nc:%d xn:%d"
18210037SARM gem5 Developers            " ap:%#x domain:%#x ns:%d nstid:%d isHyp:%d\n", entry.pfn,
18310037SARM gem5 Developers            entry.size, entry.vpn, entry.asid, entry.vmid, entry.N,
18410037SARM gem5 Developers            entry.global, entry.valid, entry.nonCacheable, entry.xn,
18510037SARM gem5 Developers            entry.ap, static_cast<uint8_t>(entry.domain), entry.ns, entry.nstid,
18610037SARM gem5 Developers            entry.isHyp);
1877404SAli.Saidi@ARM.com
18810037SARM gem5 Developers    if (table[size - 1].valid)
18910037SARM gem5 Developers        DPRINTF(TLB, " - Replacing Valid entry %#x, asn %d vmn %d ppn %#x "
19010037SARM gem5 Developers                "size: %#x ap:%d ns:%d nstid:%d g:%d isHyp:%d el: %d\n",
1917697SAli.Saidi@ARM.com                table[size-1].vpn << table[size-1].N, table[size-1].asid,
19210037SARM gem5 Developers                table[size-1].vmid, table[size-1].pfn << table[size-1].N,
19310037SARM gem5 Developers                table[size-1].size, table[size-1].ap, table[size-1].ns,
19410037SARM gem5 Developers                table[size-1].nstid, table[size-1].global, table[size-1].isHyp,
19510037SARM gem5 Developers                table[size-1].el);
1967404SAli.Saidi@ARM.com
1977697SAli.Saidi@ARM.com    //inserting to MRU position and evicting the LRU one
1987404SAli.Saidi@ARM.com
19910037SARM gem5 Developers    for (int i = size - 1; i > 0; --i)
20010037SARM gem5 Developers        table[i] = table[i-1];
2017697SAli.Saidi@ARM.com    table[0] = entry;
2027734SAli.Saidi@ARM.com
2037734SAli.Saidi@ARM.com    inserts++;
20410463SAndreas.Sandberg@ARM.com    ppRefills->notify(1);
2056019Shines@cs.fsu.edu}
2066019Shines@cs.fsu.edu
2076019Shines@cs.fsu.eduvoid
20810037SARM gem5 DevelopersTLB::printTlb() const
2097404SAli.Saidi@ARM.com{
2107404SAli.Saidi@ARM.com    int x = 0;
2117404SAli.Saidi@ARM.com    TlbEntry *te;
2127404SAli.Saidi@ARM.com    DPRINTF(TLB, "Current TLB contents:\n");
2137404SAli.Saidi@ARM.com    while (x < size) {
21410037SARM gem5 Developers        te = &table[x];
21510037SARM gem5 Developers        if (te->valid)
21610037SARM gem5 Developers            DPRINTF(TLB, " *  %s\n", te->print());
21710037SARM gem5 Developers        ++x;
2187404SAli.Saidi@ARM.com    }
2197404SAli.Saidi@ARM.com}
2207404SAli.Saidi@ARM.com
2217404SAli.Saidi@ARM.comvoid
22210037SARM gem5 DevelopersTLB::flushAllSecurity(bool secure_lookup, uint8_t target_el, bool ignore_el)
2236019Shines@cs.fsu.edu{
22410037SARM gem5 Developers    DPRINTF(TLB, "Flushing all TLB entries (%s lookup)\n",
22510037SARM gem5 Developers            (secure_lookup ? "secure" : "non-secure"));
2267404SAli.Saidi@ARM.com    int x = 0;
2277404SAli.Saidi@ARM.com    TlbEntry *te;
2287404SAli.Saidi@ARM.com    while (x < size) {
22910037SARM gem5 Developers        te = &table[x];
23010037SARM gem5 Developers        if (te->valid && secure_lookup == !te->nstid &&
23110037SARM gem5 Developers            (te->vmid == vmid || secure_lookup) &&
23210037SARM gem5 Developers            checkELMatch(target_el, te->el, ignore_el)) {
23310037SARM gem5 Developers
23410037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
23510037SARM gem5 Developers            te->valid = false;
23610037SARM gem5 Developers            flushedEntries++;
23710037SARM gem5 Developers        }
23810037SARM gem5 Developers        ++x;
2397404SAli.Saidi@ARM.com    }
2407404SAli.Saidi@ARM.com
24110037SARM gem5 Developers    flushTlb++;
24210037SARM gem5 Developers
24310037SARM gem5 Developers    // If there's a second stage TLB (and we're not it) then flush it as well
24410037SARM gem5 Developers    // if we're currently in hyp mode
24510037SARM gem5 Developers    if (!isStage2 && isHyp) {
24610037SARM gem5 Developers        stage2Tlb->flushAllSecurity(secure_lookup, true);
24710037SARM gem5 Developers    }
24810037SARM gem5 Developers}
24910037SARM gem5 Developers
25010037SARM gem5 Developersvoid
25110037SARM gem5 DevelopersTLB::flushAllNs(bool hyp, uint8_t target_el, bool ignore_el)
25210037SARM gem5 Developers{
25310037SARM gem5 Developers    DPRINTF(TLB, "Flushing all NS TLB entries (%s lookup)\n",
25410037SARM gem5 Developers            (hyp ? "hyp" : "non-hyp"));
25510037SARM gem5 Developers    int x = 0;
25610037SARM gem5 Developers    TlbEntry *te;
25710037SARM gem5 Developers    while (x < size) {
25810037SARM gem5 Developers        te = &table[x];
25910037SARM gem5 Developers        if (te->valid && te->nstid && te->isHyp == hyp &&
26010037SARM gem5 Developers            checkELMatch(target_el, te->el, ignore_el)) {
26110037SARM gem5 Developers
26210037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
26310037SARM gem5 Developers            flushedEntries++;
26410037SARM gem5 Developers            te->valid = false;
26510037SARM gem5 Developers        }
26610037SARM gem5 Developers        ++x;
26710037SARM gem5 Developers    }
2687734SAli.Saidi@ARM.com
2697734SAli.Saidi@ARM.com    flushTlb++;
27010037SARM gem5 Developers
27110037SARM gem5 Developers    // If there's a second stage TLB (and we're not it) then flush it as well
27210037SARM gem5 Developers    if (!isStage2 && !hyp) {
27310037SARM gem5 Developers        stage2Tlb->flushAllNs(false, true);
27410037SARM gem5 Developers    }
2756019Shines@cs.fsu.edu}
2766019Shines@cs.fsu.edu
2777404SAli.Saidi@ARM.comvoid
27810037SARM gem5 DevelopersTLB::flushMvaAsid(Addr mva, uint64_t asn, bool secure_lookup, uint8_t target_el)
2797404SAli.Saidi@ARM.com{
28010037SARM gem5 Developers    DPRINTF(TLB, "Flushing TLB entries with mva: %#x, asid: %#x "
28110037SARM gem5 Developers            "(%s lookup)\n", mva, asn, (secure_lookup ?
28210037SARM gem5 Developers            "secure" : "non-secure"));
28310037SARM gem5 Developers    _flushMva(mva, asn, secure_lookup, false, false, target_el);
2847734SAli.Saidi@ARM.com    flushTlbMvaAsid++;
2857404SAli.Saidi@ARM.com}
2867404SAli.Saidi@ARM.com
2877404SAli.Saidi@ARM.comvoid
28810037SARM gem5 DevelopersTLB::flushAsid(uint64_t asn, bool secure_lookup, uint8_t target_el)
2897404SAli.Saidi@ARM.com{
29010037SARM gem5 Developers    DPRINTF(TLB, "Flushing TLB entries with asid: %#x (%s lookup)\n", asn,
29110037SARM gem5 Developers            (secure_lookup ? "secure" : "non-secure"));
2927404SAli.Saidi@ARM.com
29310037SARM gem5 Developers    int x = 0 ;
2947404SAli.Saidi@ARM.com    TlbEntry *te;
2957404SAli.Saidi@ARM.com
2967404SAli.Saidi@ARM.com    while (x < size) {
2977404SAli.Saidi@ARM.com        te = &table[x];
29810037SARM gem5 Developers        if (te->valid && te->asid == asn && secure_lookup == !te->nstid &&
29910037SARM gem5 Developers            (te->vmid == vmid || secure_lookup) &&
30010037SARM gem5 Developers            checkELMatch(target_el, te->el, false)) {
30110037SARM gem5 Developers
3027404SAli.Saidi@ARM.com            te->valid = false;
30310037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
3047734SAli.Saidi@ARM.com            flushedEntries++;
3057404SAli.Saidi@ARM.com        }
30610037SARM gem5 Developers        ++x;
3077404SAli.Saidi@ARM.com    }
3087734SAli.Saidi@ARM.com    flushTlbAsid++;
3097404SAli.Saidi@ARM.com}
3107404SAli.Saidi@ARM.com
3117404SAli.Saidi@ARM.comvoid
31210037SARM gem5 DevelopersTLB::flushMva(Addr mva, bool secure_lookup, bool hyp, uint8_t target_el)
3137404SAli.Saidi@ARM.com{
31410037SARM gem5 Developers    DPRINTF(TLB, "Flushing TLB entries with mva: %#x (%s lookup)\n", mva,
31510037SARM gem5 Developers            (secure_lookup ? "secure" : "non-secure"));
31610037SARM gem5 Developers    _flushMva(mva, 0xbeef, secure_lookup, hyp, true, target_el);
31710037SARM gem5 Developers    flushTlbMva++;
31810037SARM gem5 Developers}
3197404SAli.Saidi@ARM.com
32010037SARM gem5 Developersvoid
32110037SARM gem5 DevelopersTLB::_flushMva(Addr mva, uint64_t asn, bool secure_lookup, bool hyp,
32210037SARM gem5 Developers               bool ignore_asn, uint8_t target_el)
32310037SARM gem5 Developers{
3247404SAli.Saidi@ARM.com    TlbEntry *te;
32510037SARM gem5 Developers    // D5.7.2: Sign-extend address to 64 bits
32610037SARM gem5 Developers    mva = sext<56>(mva);
32710037SARM gem5 Developers    te = lookup(mva, asn, vmid, hyp, secure_lookup, false, ignore_asn,
32810037SARM gem5 Developers                target_el);
32910037SARM gem5 Developers    while (te != NULL) {
33010037SARM gem5 Developers        if (secure_lookup == !te->nstid) {
33110037SARM gem5 Developers            DPRINTF(TLB, " -  %s\n", te->print());
3327404SAli.Saidi@ARM.com            te->valid = false;
3337734SAli.Saidi@ARM.com            flushedEntries++;
3347404SAli.Saidi@ARM.com        }
33510037SARM gem5 Developers        te = lookup(mva, asn, vmid, hyp, secure_lookup, false, ignore_asn,
33610037SARM gem5 Developers                    target_el);
3377404SAli.Saidi@ARM.com    }
33810037SARM gem5 Developers}
33910037SARM gem5 Developers
34010037SARM gem5 Developersbool
34110037SARM gem5 DevelopersTLB::checkELMatch(uint8_t target_el, uint8_t tentry_el, bool ignore_el)
34210037SARM gem5 Developers{
34310037SARM gem5 Developers    bool elMatch = true;
34410037SARM gem5 Developers    if (!ignore_el) {
34510037SARM gem5 Developers        if (target_el == 2 || target_el == 3) {
34610037SARM gem5 Developers            elMatch = (tentry_el  == target_el);
34710037SARM gem5 Developers        } else {
34810037SARM gem5 Developers            elMatch = (tentry_el == 0) || (tentry_el  == 1);
34910037SARM gem5 Developers        }
35010037SARM gem5 Developers    }
35110037SARM gem5 Developers    return elMatch;
3527404SAli.Saidi@ARM.com}
3537404SAli.Saidi@ARM.com
3546019Shines@cs.fsu.eduvoid
3559439SAndreas.Sandberg@ARM.comTLB::drainResume()
3569439SAndreas.Sandberg@ARM.com{
3579439SAndreas.Sandberg@ARM.com    // We might have unserialized something or switched CPUs, so make
3589439SAndreas.Sandberg@ARM.com    // sure to re-read the misc regs.
3599439SAndreas.Sandberg@ARM.com    miscRegValid = false;
3609439SAndreas.Sandberg@ARM.com}
3619439SAndreas.Sandberg@ARM.com
3629439SAndreas.Sandberg@ARM.comvoid
36310194SGeoffrey.Blake@arm.comTLB::takeOverFrom(BaseTLB *_otlb)
36410194SGeoffrey.Blake@arm.com{
36510194SGeoffrey.Blake@arm.com    TLB *otlb = dynamic_cast<TLB*>(_otlb);
36610194SGeoffrey.Blake@arm.com    /* Make sure we actually have a valid type */
36710194SGeoffrey.Blake@arm.com    if (otlb) {
36810194SGeoffrey.Blake@arm.com        _attr = otlb->_attr;
36910194SGeoffrey.Blake@arm.com        haveLPAE = otlb->haveLPAE;
37010194SGeoffrey.Blake@arm.com        directToStage2 = otlb->directToStage2;
37110194SGeoffrey.Blake@arm.com        stage2Req = otlb->stage2Req;
37210194SGeoffrey.Blake@arm.com
37310194SGeoffrey.Blake@arm.com        /* Sync the stage2 MMU if they exist in both
37410194SGeoffrey.Blake@arm.com         * the old CPU and the new
37510194SGeoffrey.Blake@arm.com         */
37610194SGeoffrey.Blake@arm.com        if (!isStage2 &&
37710194SGeoffrey.Blake@arm.com            stage2Tlb && otlb->stage2Tlb) {
37810194SGeoffrey.Blake@arm.com            stage2Tlb->takeOverFrom(otlb->stage2Tlb);
37910194SGeoffrey.Blake@arm.com        }
38010194SGeoffrey.Blake@arm.com    } else {
38110194SGeoffrey.Blake@arm.com        panic("Incompatible TLB type!");
38210194SGeoffrey.Blake@arm.com    }
38310194SGeoffrey.Blake@arm.com}
38410194SGeoffrey.Blake@arm.com
38510194SGeoffrey.Blake@arm.comvoid
38610905Sandreas.sandberg@arm.comTLB::serialize(CheckpointOut &cp) const
3876019Shines@cs.fsu.edu{
3887733SAli.Saidi@ARM.com    DPRINTF(Checkpoint, "Serializing Arm TLB\n");
3897733SAli.Saidi@ARM.com
3907733SAli.Saidi@ARM.com    SERIALIZE_SCALAR(_attr);
39110037SARM gem5 Developers    SERIALIZE_SCALAR(haveLPAE);
39210037SARM gem5 Developers    SERIALIZE_SCALAR(directToStage2);
39310037SARM gem5 Developers    SERIALIZE_SCALAR(stage2Req);
3948353SAli.Saidi@ARM.com
3958353SAli.Saidi@ARM.com    int num_entries = size;
3968353SAli.Saidi@ARM.com    SERIALIZE_SCALAR(num_entries);
39711321Ssteve.reinhardt@amd.com    for (int i = 0; i < size; i++)
39810905Sandreas.sandberg@arm.com        table[i].serializeSection(cp, csprintf("TlbEntry%d", i));
3996019Shines@cs.fsu.edu}
4006019Shines@cs.fsu.edu
4016019Shines@cs.fsu.eduvoid
40210905Sandreas.sandberg@arm.comTLB::unserialize(CheckpointIn &cp)
4036019Shines@cs.fsu.edu{
4047733SAli.Saidi@ARM.com    DPRINTF(Checkpoint, "Unserializing Arm TLB\n");
4056019Shines@cs.fsu.edu
4067733SAli.Saidi@ARM.com    UNSERIALIZE_SCALAR(_attr);
40710037SARM gem5 Developers    UNSERIALIZE_SCALAR(haveLPAE);
40810037SARM gem5 Developers    UNSERIALIZE_SCALAR(directToStage2);
40910037SARM gem5 Developers    UNSERIALIZE_SCALAR(stage2Req);
41010037SARM gem5 Developers
4118353SAli.Saidi@ARM.com    int num_entries;
4128353SAli.Saidi@ARM.com    UNSERIALIZE_SCALAR(num_entries);
41311321Ssteve.reinhardt@amd.com    for (int i = 0; i < min(size, num_entries); i++)
41410905Sandreas.sandberg@arm.com        table[i].unserializeSection(cp, csprintf("TlbEntry%d", i));
4156019Shines@cs.fsu.edu}
4166019Shines@cs.fsu.edu
4176019Shines@cs.fsu.eduvoid
4186019Shines@cs.fsu.eduTLB::regStats()
4196019Shines@cs.fsu.edu{
42011522Sstephan.diestelhorst@arm.com    BaseTLB::regStats();
4217734SAli.Saidi@ARM.com    instHits
4227734SAli.Saidi@ARM.com        .name(name() + ".inst_hits")
4237734SAli.Saidi@ARM.com        .desc("ITB inst hits")
4247734SAli.Saidi@ARM.com        ;
4257734SAli.Saidi@ARM.com
4267734SAli.Saidi@ARM.com    instMisses
4277734SAli.Saidi@ARM.com        .name(name() + ".inst_misses")
4287734SAli.Saidi@ARM.com        .desc("ITB inst misses")
4297734SAli.Saidi@ARM.com        ;
4307734SAli.Saidi@ARM.com
4317734SAli.Saidi@ARM.com    instAccesses
4327734SAli.Saidi@ARM.com        .name(name() + ".inst_accesses")
4337734SAli.Saidi@ARM.com        .desc("ITB inst accesses")
4347734SAli.Saidi@ARM.com        ;
4357734SAli.Saidi@ARM.com
4367734SAli.Saidi@ARM.com    readHits
4376019Shines@cs.fsu.edu        .name(name() + ".read_hits")
4386019Shines@cs.fsu.edu        .desc("DTB read hits")
4396019Shines@cs.fsu.edu        ;
4406019Shines@cs.fsu.edu
4417734SAli.Saidi@ARM.com    readMisses
4426019Shines@cs.fsu.edu        .name(name() + ".read_misses")
4436019Shines@cs.fsu.edu        .desc("DTB read misses")
4446019Shines@cs.fsu.edu        ;
4456019Shines@cs.fsu.edu
4467734SAli.Saidi@ARM.com    readAccesses
4476019Shines@cs.fsu.edu        .name(name() + ".read_accesses")
4486019Shines@cs.fsu.edu        .desc("DTB read accesses")
4496019Shines@cs.fsu.edu        ;
4506019Shines@cs.fsu.edu
4517734SAli.Saidi@ARM.com    writeHits
4526019Shines@cs.fsu.edu        .name(name() + ".write_hits")
4536019Shines@cs.fsu.edu        .desc("DTB write hits")
4546019Shines@cs.fsu.edu        ;
4556019Shines@cs.fsu.edu
4567734SAli.Saidi@ARM.com    writeMisses
4576019Shines@cs.fsu.edu        .name(name() + ".write_misses")
4586019Shines@cs.fsu.edu        .desc("DTB write misses")
4596019Shines@cs.fsu.edu        ;
4606019Shines@cs.fsu.edu
4617734SAli.Saidi@ARM.com    writeAccesses
4626019Shines@cs.fsu.edu        .name(name() + ".write_accesses")
4636019Shines@cs.fsu.edu        .desc("DTB write accesses")
4646019Shines@cs.fsu.edu        ;
4656019Shines@cs.fsu.edu
4666019Shines@cs.fsu.edu    hits
4676019Shines@cs.fsu.edu        .name(name() + ".hits")
4686019Shines@cs.fsu.edu        .desc("DTB hits")
4696019Shines@cs.fsu.edu        ;
4706019Shines@cs.fsu.edu
4716019Shines@cs.fsu.edu    misses
4726019Shines@cs.fsu.edu        .name(name() + ".misses")
4736019Shines@cs.fsu.edu        .desc("DTB misses")
4746019Shines@cs.fsu.edu        ;
4756019Shines@cs.fsu.edu
4766019Shines@cs.fsu.edu    accesses
4776019Shines@cs.fsu.edu        .name(name() + ".accesses")
4786019Shines@cs.fsu.edu        .desc("DTB accesses")
4796019Shines@cs.fsu.edu        ;
4806019Shines@cs.fsu.edu
4817734SAli.Saidi@ARM.com    flushTlb
4827734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb")
4837734SAli.Saidi@ARM.com        .desc("Number of times complete TLB was flushed")
4847734SAli.Saidi@ARM.com        ;
4857734SAli.Saidi@ARM.com
4867734SAli.Saidi@ARM.com    flushTlbMva
4877734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb_mva")
4887734SAli.Saidi@ARM.com        .desc("Number of times TLB was flushed by MVA")
4897734SAli.Saidi@ARM.com        ;
4907734SAli.Saidi@ARM.com
4917734SAli.Saidi@ARM.com    flushTlbMvaAsid
4927734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb_mva_asid")
4937734SAli.Saidi@ARM.com        .desc("Number of times TLB was flushed by MVA & ASID")
4947734SAli.Saidi@ARM.com        ;
4957734SAli.Saidi@ARM.com
4967734SAli.Saidi@ARM.com    flushTlbAsid
4977734SAli.Saidi@ARM.com        .name(name() + ".flush_tlb_asid")
4987734SAli.Saidi@ARM.com        .desc("Number of times TLB was flushed by ASID")
4997734SAli.Saidi@ARM.com        ;
5007734SAli.Saidi@ARM.com
5017734SAli.Saidi@ARM.com    flushedEntries
5027734SAli.Saidi@ARM.com        .name(name() + ".flush_entries")
5037734SAli.Saidi@ARM.com        .desc("Number of entries that have been flushed from TLB")
5047734SAli.Saidi@ARM.com        ;
5057734SAli.Saidi@ARM.com
5067734SAli.Saidi@ARM.com    alignFaults
5077734SAli.Saidi@ARM.com        .name(name() + ".align_faults")
5087734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to alignment restrictions")
5097734SAli.Saidi@ARM.com        ;
5107734SAli.Saidi@ARM.com
5117734SAli.Saidi@ARM.com    prefetchFaults
5127734SAli.Saidi@ARM.com        .name(name() + ".prefetch_faults")
5137734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to prefetch")
5147734SAli.Saidi@ARM.com        ;
5157734SAli.Saidi@ARM.com
5167734SAli.Saidi@ARM.com    domainFaults
5177734SAli.Saidi@ARM.com        .name(name() + ".domain_faults")
5187734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to domain restrictions")
5197734SAli.Saidi@ARM.com        ;
5207734SAli.Saidi@ARM.com
5217734SAli.Saidi@ARM.com    permsFaults
5227734SAli.Saidi@ARM.com        .name(name() + ".perms_faults")
5237734SAli.Saidi@ARM.com        .desc("Number of TLB faults due to permissions restrictions")
5247734SAli.Saidi@ARM.com        ;
5257734SAli.Saidi@ARM.com
5267734SAli.Saidi@ARM.com    instAccesses = instHits + instMisses;
5277734SAli.Saidi@ARM.com    readAccesses = readHits + readMisses;
5287734SAli.Saidi@ARM.com    writeAccesses = writeHits + writeMisses;
5297734SAli.Saidi@ARM.com    hits = readHits + writeHits + instHits;
5307734SAli.Saidi@ARM.com    misses = readMisses + writeMisses + instMisses;
5317734SAli.Saidi@ARM.com    accesses = readAccesses + writeAccesses + instAccesses;
5326019Shines@cs.fsu.edu}
5336019Shines@cs.fsu.edu
53410463SAndreas.Sandberg@ARM.comvoid
53510463SAndreas.Sandberg@ARM.comTLB::regProbePoints()
53610463SAndreas.Sandberg@ARM.com{
53710463SAndreas.Sandberg@ARM.com    ppRefills.reset(new ProbePoints::PMU(getProbeManager(), "Refills"));
53810463SAndreas.Sandberg@ARM.com}
53910463SAndreas.Sandberg@ARM.com
5407404SAli.Saidi@ARM.comFault
5417404SAli.Saidi@ARM.comTLB::translateSe(RequestPtr req, ThreadContext *tc, Mode mode,
54210037SARM gem5 Developers                 Translation *translation, bool &delay, bool timing)
5437404SAli.Saidi@ARM.com{
54410037SARM gem5 Developers    updateMiscReg(tc);
54510037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
54610037SARM gem5 Developers    Addr vaddr = 0;
54710037SARM gem5 Developers    if (aarch64)
54810854SNathanael.Premillieu@arm.com        vaddr = purifyTaggedAddr(vaddr_tainted, tc, aarch64EL, ttbcr);
54910037SARM gem5 Developers    else
55010037SARM gem5 Developers        vaddr = vaddr_tainted;
5517294Sgblack@eecs.umich.edu    uint32_t flags = req->getFlags();
5527294Sgblack@eecs.umich.edu
5537404SAli.Saidi@ARM.com    bool is_fetch = (mode == Execute);
5547404SAli.Saidi@ARM.com    bool is_write = (mode == Write);
5557404SAli.Saidi@ARM.com
5567404SAli.Saidi@ARM.com    if (!is_fetch) {
5577294Sgblack@eecs.umich.edu        assert(flags & MustBeOne);
5587404SAli.Saidi@ARM.com        if (sctlr.a || !(flags & AllowUnaligned)) {
55910037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
56010037SARM gem5 Developers                // LPAE is always disabled in SE mode
56110474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
56210474Sandreas.hansson@arm.com                    vaddr_tainted,
56310474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
56410474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
56510474Sandreas.hansson@arm.com                    ArmFault::VmsaTran);
5667294Sgblack@eecs.umich.edu            }
5677294Sgblack@eecs.umich.edu        }
5687294Sgblack@eecs.umich.edu    }
5696019Shines@cs.fsu.edu
5707093Sgblack@eecs.umich.edu    Addr paddr;
5717404SAli.Saidi@ARM.com    Process *p = tc->getProcessPtr();
5727404SAli.Saidi@ARM.com
5737093Sgblack@eecs.umich.edu    if (!p->pTable->translate(vaddr, paddr))
57410474Sandreas.hansson@arm.com        return std::make_shared<GenericPageTableFault>(vaddr_tainted);
5757093Sgblack@eecs.umich.edu    req->setPaddr(paddr);
5766019Shines@cs.fsu.edu
5776019Shines@cs.fsu.edu    return NoFault;
5787404SAli.Saidi@ARM.com}
5797404SAli.Saidi@ARM.com
5807404SAli.Saidi@ARM.comFault
58110037SARM gem5 DevelopersTLB::checkPermissions(TlbEntry *te, RequestPtr req, Mode mode)
58210037SARM gem5 Developers{
58310037SARM gem5 Developers    Addr vaddr = req->getVaddr(); // 32-bit don't have to purify
58410037SARM gem5 Developers    uint32_t flags = req->getFlags();
58510037SARM gem5 Developers    bool is_fetch  = (mode == Execute);
58610037SARM gem5 Developers    bool is_write  = (mode == Write);
58710037SARM gem5 Developers    bool is_priv   = isPriv && !(flags & UserMode);
58810037SARM gem5 Developers
58910037SARM gem5 Developers    // Get the translation type from the actuall table entry
59010037SARM gem5 Developers    ArmFault::TranMethod tranMethod = te->longDescFormat ? ArmFault::LpaeTran
59110037SARM gem5 Developers                                                         : ArmFault::VmsaTran;
59210037SARM gem5 Developers
59310037SARM gem5 Developers    // If this is the second stage of translation and the request is for a
59410037SARM gem5 Developers    // stage 1 page table walk then we need to check the HCR.PTW bit. This
59510037SARM gem5 Developers    // allows us to generate a fault if the request targets an area marked
59610037SARM gem5 Developers    // as a device or strongly ordered.
59710037SARM gem5 Developers    if (isStage2 && req->isPTWalk() && hcr.ptw &&
59810037SARM gem5 Developers        (te->mtype != TlbEntry::MemoryType::Normal)) {
59910474Sandreas.hansson@arm.com        return std::make_shared<DataAbort>(
60010474Sandreas.hansson@arm.com            vaddr, te->domain, is_write,
60110474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
60210474Sandreas.hansson@arm.com            isStage2, tranMethod);
60310037SARM gem5 Developers    }
60410037SARM gem5 Developers
60510037SARM gem5 Developers    // Generate an alignment fault for unaligned data accesses to device or
60610037SARM gem5 Developers    // strongly ordered memory
60710037SARM gem5 Developers    if (!is_fetch) {
60810037SARM gem5 Developers        if (te->mtype != TlbEntry::MemoryType::Normal) {
60910037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
61010037SARM gem5 Developers                alignFaults++;
61110474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
61210474Sandreas.hansson@arm.com                    vaddr, TlbEntry::DomainType::NoAccess, is_write,
61310474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
61410474Sandreas.hansson@arm.com                    tranMethod);
61510037SARM gem5 Developers            }
61610037SARM gem5 Developers        }
61710037SARM gem5 Developers    }
61810037SARM gem5 Developers
61910037SARM gem5 Developers    if (te->nonCacheable) {
62010037SARM gem5 Developers        // Prevent prefetching from I/O devices.
62110037SARM gem5 Developers        if (req->isPrefetch()) {
62210037SARM gem5 Developers            // Here we can safely use the fault status for the short
62310037SARM gem5 Developers            // desc. format in all cases
62410474Sandreas.hansson@arm.com            return std::make_shared<PrefetchAbort>(
62510474Sandreas.hansson@arm.com                vaddr, ArmFault::PrefetchUncacheable,
62610474Sandreas.hansson@arm.com                isStage2, tranMethod);
62710037SARM gem5 Developers        }
62810037SARM gem5 Developers    }
62910037SARM gem5 Developers
63010037SARM gem5 Developers    if (!te->longDescFormat) {
63110037SARM gem5 Developers        switch ((dacr >> (static_cast<uint8_t>(te->domain) * 2)) & 0x3) {
63210037SARM gem5 Developers          case 0:
63310037SARM gem5 Developers            domainFaults++;
63410037SARM gem5 Developers            DPRINTF(TLB, "TLB Fault: Data abort on domain. DACR: %#x"
63510037SARM gem5 Developers                    " domain: %#x write:%d\n", dacr,
63610037SARM gem5 Developers                    static_cast<uint8_t>(te->domain), is_write);
63710037SARM gem5 Developers            if (is_fetch)
63810474Sandreas.hansson@arm.com                return std::make_shared<PrefetchAbort>(
63910474Sandreas.hansson@arm.com                    vaddr,
64010474Sandreas.hansson@arm.com                    ArmFault::DomainLL + te->lookupLevel,
64110474Sandreas.hansson@arm.com                    isStage2, tranMethod);
64210037SARM gem5 Developers            else
64310474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
64410474Sandreas.hansson@arm.com                    vaddr, te->domain, is_write,
64510474Sandreas.hansson@arm.com                    ArmFault::DomainLL + te->lookupLevel,
64610474Sandreas.hansson@arm.com                    isStage2, tranMethod);
64710037SARM gem5 Developers          case 1:
64810037SARM gem5 Developers            // Continue with permissions check
64910037SARM gem5 Developers            break;
65010037SARM gem5 Developers          case 2:
65110037SARM gem5 Developers            panic("UNPRED domain\n");
65210037SARM gem5 Developers          case 3:
65310037SARM gem5 Developers            return NoFault;
65410037SARM gem5 Developers        }
65510037SARM gem5 Developers    }
65610037SARM gem5 Developers
65710037SARM gem5 Developers    // The 'ap' variable is AP[2:0] or {AP[2,1],1b'0}, i.e. always three bits
65810037SARM gem5 Developers    uint8_t ap  = te->longDescFormat ? te->ap << 1 : te->ap;
65910037SARM gem5 Developers    uint8_t hap = te->hap;
66010037SARM gem5 Developers
66110037SARM gem5 Developers    if (sctlr.afe == 1 || te->longDescFormat)
66210037SARM gem5 Developers        ap |= 1;
66310037SARM gem5 Developers
66410037SARM gem5 Developers    bool abt;
66510037SARM gem5 Developers    bool isWritable = true;
66610037SARM gem5 Developers    // If this is a stage 2 access (eg for reading stage 1 page table entries)
66710037SARM gem5 Developers    // then don't perform the AP permissions check, we stil do the HAP check
66810037SARM gem5 Developers    // below.
66910037SARM gem5 Developers    if (isStage2) {
67010037SARM gem5 Developers        abt = false;
67110037SARM gem5 Developers    } else {
67210037SARM gem5 Developers        switch (ap) {
67310037SARM gem5 Developers          case 0:
67410037SARM gem5 Developers            DPRINTF(TLB, "Access permissions 0, checking rs:%#x\n",
67510037SARM gem5 Developers                    (int)sctlr.rs);
67610037SARM gem5 Developers            if (!sctlr.xp) {
67710037SARM gem5 Developers                switch ((int)sctlr.rs) {
67810037SARM gem5 Developers                  case 2:
67910037SARM gem5 Developers                    abt = is_write;
68010037SARM gem5 Developers                    break;
68110037SARM gem5 Developers                  case 1:
68210037SARM gem5 Developers                    abt = is_write || !is_priv;
68310037SARM gem5 Developers                    break;
68410037SARM gem5 Developers                  case 0:
68510037SARM gem5 Developers                  case 3:
68610037SARM gem5 Developers                  default:
68710037SARM gem5 Developers                    abt = true;
68810037SARM gem5 Developers                    break;
68910037SARM gem5 Developers                }
69010037SARM gem5 Developers            } else {
69110037SARM gem5 Developers                abt = true;
69210037SARM gem5 Developers            }
69310037SARM gem5 Developers            break;
69410037SARM gem5 Developers          case 1:
69510037SARM gem5 Developers            abt = !is_priv;
69610037SARM gem5 Developers            break;
69710037SARM gem5 Developers          case 2:
69810037SARM gem5 Developers            abt = !is_priv && is_write;
69910037SARM gem5 Developers            isWritable = is_priv;
70010037SARM gem5 Developers            break;
70110037SARM gem5 Developers          case 3:
70210037SARM gem5 Developers            abt = false;
70310037SARM gem5 Developers            break;
70410037SARM gem5 Developers          case 4:
70510037SARM gem5 Developers            panic("UNPRED premissions\n");
70610037SARM gem5 Developers          case 5:
70710037SARM gem5 Developers            abt = !is_priv || is_write;
70810037SARM gem5 Developers            isWritable = false;
70910037SARM gem5 Developers            break;
71010037SARM gem5 Developers          case 6:
71110037SARM gem5 Developers          case 7:
71210037SARM gem5 Developers            abt        = is_write;
71310037SARM gem5 Developers            isWritable = false;
71410037SARM gem5 Developers            break;
71510037SARM gem5 Developers          default:
71610037SARM gem5 Developers            panic("Unknown permissions %#x\n", ap);
71710037SARM gem5 Developers        }
71810037SARM gem5 Developers    }
71910037SARM gem5 Developers
72010037SARM gem5 Developers    bool hapAbt = is_write ? !(hap & 2) : !(hap & 1);
72110037SARM gem5 Developers    bool xn     = te->xn || (isWritable && sctlr.wxn) ||
72210037SARM gem5 Developers                            (ap == 3    && sctlr.uwxn && is_priv);
72310037SARM gem5 Developers    if (is_fetch && (abt || xn ||
72411495Sandreas.sandberg@arm.com                     (te->longDescFormat && te->pxn && is_priv) ||
72510037SARM gem5 Developers                     (isSecure && te->ns && scr.sif))) {
72610037SARM gem5 Developers        permsFaults++;
72710037SARM gem5 Developers        DPRINTF(TLB, "TLB Fault: Prefetch abort on permission check. AP:%d "
72810037SARM gem5 Developers                     "priv:%d write:%d ns:%d sif:%d sctlr.afe: %d \n",
72910037SARM gem5 Developers                     ap, is_priv, is_write, te->ns, scr.sif,sctlr.afe);
73010474Sandreas.hansson@arm.com        return std::make_shared<PrefetchAbort>(
73110474Sandreas.hansson@arm.com            vaddr,
73210474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
73310474Sandreas.hansson@arm.com            isStage2, tranMethod);
73410037SARM gem5 Developers    } else if (abt | hapAbt) {
73510037SARM gem5 Developers        permsFaults++;
73610037SARM gem5 Developers        DPRINTF(TLB, "TLB Fault: Data abort on permission check. AP:%d priv:%d"
73710037SARM gem5 Developers               " write:%d\n", ap, is_priv, is_write);
73810474Sandreas.hansson@arm.com        return std::make_shared<DataAbort>(
73910474Sandreas.hansson@arm.com            vaddr, te->domain, is_write,
74010474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
74110474Sandreas.hansson@arm.com            isStage2 | !abt, tranMethod);
74210037SARM gem5 Developers    }
74310037SARM gem5 Developers    return NoFault;
74410037SARM gem5 Developers}
74510037SARM gem5 Developers
74610037SARM gem5 Developers
74710037SARM gem5 DevelopersFault
74810037SARM gem5 DevelopersTLB::checkPermissions64(TlbEntry *te, RequestPtr req, Mode mode,
74910037SARM gem5 Developers                        ThreadContext *tc)
75010037SARM gem5 Developers{
75110037SARM gem5 Developers    assert(aarch64);
75210037SARM gem5 Developers
75310037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
75410854SNathanael.Premillieu@arm.com    Addr vaddr = purifyTaggedAddr(vaddr_tainted, tc, aarch64EL, ttbcr);
75510037SARM gem5 Developers
75610037SARM gem5 Developers    uint32_t flags = req->getFlags();
75710037SARM gem5 Developers    bool is_fetch  = (mode == Execute);
75810037SARM gem5 Developers    bool is_write  = (mode == Write);
75910037SARM gem5 Developers    bool is_priv M5_VAR_USED  = isPriv && !(flags & UserMode);
76010037SARM gem5 Developers
76110037SARM gem5 Developers    updateMiscReg(tc, curTranType);
76210037SARM gem5 Developers
76310037SARM gem5 Developers    // If this is the second stage of translation and the request is for a
76410037SARM gem5 Developers    // stage 1 page table walk then we need to check the HCR.PTW bit. This
76510037SARM gem5 Developers    // allows us to generate a fault if the request targets an area marked
76610037SARM gem5 Developers    // as a device or strongly ordered.
76710037SARM gem5 Developers    if (isStage2 && req->isPTWalk() && hcr.ptw &&
76810037SARM gem5 Developers        (te->mtype != TlbEntry::MemoryType::Normal)) {
76910474Sandreas.hansson@arm.com        return std::make_shared<DataAbort>(
77010474Sandreas.hansson@arm.com            vaddr_tainted, te->domain, is_write,
77110474Sandreas.hansson@arm.com            ArmFault::PermissionLL + te->lookupLevel,
77210474Sandreas.hansson@arm.com            isStage2, ArmFault::LpaeTran);
77310037SARM gem5 Developers    }
77410037SARM gem5 Developers
77510037SARM gem5 Developers    // Generate an alignment fault for unaligned accesses to device or
77610037SARM gem5 Developers    // strongly ordered memory
77710037SARM gem5 Developers    if (!is_fetch) {
77810037SARM gem5 Developers        if (te->mtype != TlbEntry::MemoryType::Normal) {
77910037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
78010037SARM gem5 Developers                alignFaults++;
78110474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
78210474Sandreas.hansson@arm.com                    vaddr_tainted,
78310474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
78410474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
78510474Sandreas.hansson@arm.com                    ArmFault::LpaeTran);
78610037SARM gem5 Developers            }
78710037SARM gem5 Developers        }
78810037SARM gem5 Developers    }
78910037SARM gem5 Developers
79010037SARM gem5 Developers    if (te->nonCacheable) {
79110037SARM gem5 Developers        // Prevent prefetching from I/O devices.
79210037SARM gem5 Developers        if (req->isPrefetch()) {
79310037SARM gem5 Developers            // Here we can safely use the fault status for the short
79410037SARM gem5 Developers            // desc. format in all cases
79510474Sandreas.hansson@arm.com            return std::make_shared<PrefetchAbort>(
79610474Sandreas.hansson@arm.com                vaddr_tainted,
79710474Sandreas.hansson@arm.com                ArmFault::PrefetchUncacheable,
79810474Sandreas.hansson@arm.com                isStage2, ArmFault::LpaeTran);
79910037SARM gem5 Developers        }
80010037SARM gem5 Developers    }
80110037SARM gem5 Developers
80210037SARM gem5 Developers    uint8_t ap  = 0x3 & (te->ap);  // 2-bit access protection field
80310037SARM gem5 Developers    bool grant = false;
80410037SARM gem5 Developers
80510037SARM gem5 Developers    uint8_t xn =  te->xn;
80610037SARM gem5 Developers    uint8_t pxn = te->pxn;
80710037SARM gem5 Developers    bool r = !is_write && !is_fetch;
80810037SARM gem5 Developers    bool w = is_write;
80910037SARM gem5 Developers    bool x = is_fetch;
81010037SARM gem5 Developers    DPRINTF(TLBVerbose, "Checking permissions: ap:%d, xn:%d, pxn:%d, r:%d, "
81110037SARM gem5 Developers                        "w:%d, x:%d\n", ap, xn, pxn, r, w, x);
81210037SARM gem5 Developers
81310037SARM gem5 Developers    if (isStage2) {
81411575SDylan.Johnson@ARM.com        assert(ArmSystem::haveVirtualization(tc) && aarch64EL != EL2);
81511575SDylan.Johnson@ARM.com        // In stage 2 we use the hypervisor access permission bits.
81611575SDylan.Johnson@ARM.com        // The following permissions are described in ARM DDI 0487A.f
81711575SDylan.Johnson@ARM.com        // D4-1802
81811575SDylan.Johnson@ARM.com        uint8_t hap = 0x3 & te->hap;
81911575SDylan.Johnson@ARM.com        if (is_fetch) {
82011575SDylan.Johnson@ARM.com            // sctlr.wxn overrides the xn bit
82111575SDylan.Johnson@ARM.com            grant = !sctlr.wxn && !xn;
82211575SDylan.Johnson@ARM.com        } else if (is_write) {
82311575SDylan.Johnson@ARM.com            grant = hap & 0x2;
82411575SDylan.Johnson@ARM.com        } else { // is_read
82511575SDylan.Johnson@ARM.com            grant = hap & 0x1;
82611575SDylan.Johnson@ARM.com        }
82710037SARM gem5 Developers    } else {
82810037SARM gem5 Developers        switch (aarch64EL) {
82910037SARM gem5 Developers          case EL0:
83010037SARM gem5 Developers            {
83110037SARM gem5 Developers                uint8_t perm = (ap << 2)  | (xn << 1) | pxn;
83210037SARM gem5 Developers                switch (perm) {
83310037SARM gem5 Developers                  case 0:
83410037SARM gem5 Developers                  case 1:
83510037SARM gem5 Developers                  case 8:
83610037SARM gem5 Developers                  case 9:
83710037SARM gem5 Developers                    grant = x;
83810037SARM gem5 Developers                    break;
83910037SARM gem5 Developers                  case 4:
84010037SARM gem5 Developers                  case 5:
84110037SARM gem5 Developers                    grant = r || w || (x && !sctlr.wxn);
84210037SARM gem5 Developers                    break;
84310037SARM gem5 Developers                  case 6:
84410037SARM gem5 Developers                  case 7:
84510037SARM gem5 Developers                    grant = r || w;
84610037SARM gem5 Developers                    break;
84710037SARM gem5 Developers                  case 12:
84810037SARM gem5 Developers                  case 13:
84910037SARM gem5 Developers                    grant = r || x;
85010037SARM gem5 Developers                    break;
85110037SARM gem5 Developers                  case 14:
85210037SARM gem5 Developers                  case 15:
85310037SARM gem5 Developers                    grant = r;
85410037SARM gem5 Developers                    break;
85510037SARM gem5 Developers                  default:
85610037SARM gem5 Developers                    grant = false;
85710037SARM gem5 Developers                }
85810037SARM gem5 Developers            }
85910037SARM gem5 Developers            break;
86010037SARM gem5 Developers          case EL1:
86110037SARM gem5 Developers            {
86210037SARM gem5 Developers                uint8_t perm = (ap << 2)  | (xn << 1) | pxn;
86310037SARM gem5 Developers                switch (perm) {
86410037SARM gem5 Developers                  case 0:
86510037SARM gem5 Developers                  case 2:
86610037SARM gem5 Developers                    grant = r || w || (x && !sctlr.wxn);
86710037SARM gem5 Developers                    break;
86810037SARM gem5 Developers                  case 1:
86910037SARM gem5 Developers                  case 3:
87010037SARM gem5 Developers                  case 4:
87110037SARM gem5 Developers                  case 5:
87210037SARM gem5 Developers                  case 6:
87310037SARM gem5 Developers                  case 7:
87410037SARM gem5 Developers                    // regions that are writeable at EL0 should not be
87510037SARM gem5 Developers                    // executable at EL1
87610037SARM gem5 Developers                    grant = r || w;
87710037SARM gem5 Developers                    break;
87810037SARM gem5 Developers                  case 8:
87910037SARM gem5 Developers                  case 10:
88010037SARM gem5 Developers                  case 12:
88110037SARM gem5 Developers                  case 14:
88210037SARM gem5 Developers                    grant = r || x;
88310037SARM gem5 Developers                    break;
88410037SARM gem5 Developers                  case 9:
88510037SARM gem5 Developers                  case 11:
88610037SARM gem5 Developers                  case 13:
88710037SARM gem5 Developers                  case 15:
88810037SARM gem5 Developers                    grant = r;
88910037SARM gem5 Developers                    break;
89010037SARM gem5 Developers                  default:
89110037SARM gem5 Developers                    grant = false;
89210037SARM gem5 Developers                }
89310037SARM gem5 Developers            }
89410037SARM gem5 Developers            break;
89510037SARM gem5 Developers          case EL2:
89610037SARM gem5 Developers          case EL3:
89710037SARM gem5 Developers            {
89810037SARM gem5 Developers                uint8_t perm = (ap & 0x2) | xn;
89910037SARM gem5 Developers                switch (perm) {
90010037SARM gem5 Developers                  case 0:
90110037SARM gem5 Developers                    grant = r || w || (x && !sctlr.wxn) ;
90210037SARM gem5 Developers                    break;
90310037SARM gem5 Developers                  case 1:
90410037SARM gem5 Developers                    grant = r || w;
90510037SARM gem5 Developers                    break;
90610037SARM gem5 Developers                  case 2:
90710037SARM gem5 Developers                    grant = r || x;
90810037SARM gem5 Developers                    break;
90910037SARM gem5 Developers                  case 3:
91010037SARM gem5 Developers                    grant = r;
91110037SARM gem5 Developers                    break;
91210037SARM gem5 Developers                  default:
91310037SARM gem5 Developers                    grant = false;
91410037SARM gem5 Developers                }
91510037SARM gem5 Developers            }
91610037SARM gem5 Developers            break;
91710037SARM gem5 Developers        }
91810037SARM gem5 Developers    }
91910037SARM gem5 Developers
92010037SARM gem5 Developers    if (!grant) {
92110037SARM gem5 Developers        if (is_fetch) {
92210037SARM gem5 Developers            permsFaults++;
92310037SARM gem5 Developers            DPRINTF(TLB, "TLB Fault: Prefetch abort on permission check. "
92410037SARM gem5 Developers                    "AP:%d priv:%d write:%d ns:%d sif:%d "
92510037SARM gem5 Developers                    "sctlr.afe: %d\n",
92610037SARM gem5 Developers                    ap, is_priv, is_write, te->ns, scr.sif, sctlr.afe);
92710037SARM gem5 Developers            // Use PC value instead of vaddr because vaddr might be aligned to
92810037SARM gem5 Developers            // cache line and should not be the address reported in FAR
92910474Sandreas.hansson@arm.com            return std::make_shared<PrefetchAbort>(
93010474Sandreas.hansson@arm.com                req->getPC(),
93110474Sandreas.hansson@arm.com                ArmFault::PermissionLL + te->lookupLevel,
93210474Sandreas.hansson@arm.com                isStage2, ArmFault::LpaeTran);
93310037SARM gem5 Developers        } else {
93410037SARM gem5 Developers            permsFaults++;
93510037SARM gem5 Developers            DPRINTF(TLB, "TLB Fault: Data abort on permission check. AP:%d "
93610037SARM gem5 Developers                    "priv:%d write:%d\n", ap, is_priv, is_write);
93710474Sandreas.hansson@arm.com            return std::make_shared<DataAbort>(
93810474Sandreas.hansson@arm.com                vaddr_tainted, te->domain, is_write,
93910474Sandreas.hansson@arm.com                ArmFault::PermissionLL + te->lookupLevel,
94010474Sandreas.hansson@arm.com                isStage2, ArmFault::LpaeTran);
94110037SARM gem5 Developers        }
94210037SARM gem5 Developers    }
94310037SARM gem5 Developers
94410037SARM gem5 Developers    return NoFault;
94510037SARM gem5 Developers}
94610037SARM gem5 Developers
94710037SARM gem5 DevelopersFault
9487404SAli.Saidi@ARM.comTLB::translateFs(RequestPtr req, ThreadContext *tc, Mode mode,
94910037SARM gem5 Developers        Translation *translation, bool &delay, bool timing,
95010037SARM gem5 Developers        TLB::ArmTranslationType tranType, bool functional)
9517404SAli.Saidi@ARM.com{
9528733Sgeoffrey.blake@arm.com    // No such thing as a functional timing access
9538733Sgeoffrey.blake@arm.com    assert(!(timing && functional));
9548733Sgeoffrey.blake@arm.com
95510037SARM gem5 Developers    updateMiscReg(tc, tranType);
95610037SARM gem5 Developers
95710037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
95810037SARM gem5 Developers    Addr vaddr = 0;
95910037SARM gem5 Developers    if (aarch64)
96010854SNathanael.Premillieu@arm.com        vaddr = purifyTaggedAddr(vaddr_tainted, tc, aarch64EL, ttbcr);
96110037SARM gem5 Developers    else
96210037SARM gem5 Developers        vaddr = vaddr_tainted;
96310037SARM gem5 Developers    uint32_t flags = req->getFlags();
96410037SARM gem5 Developers
96510037SARM gem5 Developers    bool is_fetch  = (mode == Execute);
96610037SARM gem5 Developers    bool is_write  = (mode == Write);
96711517SCurtis.Dunham@arm.com    bool long_desc_format = aarch64 || longDescFormatInUse(tc);
96810037SARM gem5 Developers    ArmFault::TranMethod tranMethod = long_desc_format ? ArmFault::LpaeTran
96910037SARM gem5 Developers                                                       : ArmFault::VmsaTran;
97010037SARM gem5 Developers
97110037SARM gem5 Developers    req->setAsid(asid);
97210037SARM gem5 Developers
97310037SARM gem5 Developers    DPRINTF(TLBVerbose, "CPSR is priv:%d UserMode:%d secure:%d S1S2NsTran:%d\n",
97410037SARM gem5 Developers            isPriv, flags & UserMode, isSecure, tranType & S1S2NsTran);
97510037SARM gem5 Developers
97610037SARM gem5 Developers    DPRINTF(TLB, "translateFs addr %#x, mode %d, st2 %d, scr %#x sctlr %#x "
97710037SARM gem5 Developers                 "flags %#x tranType 0x%x\n", vaddr_tainted, mode, isStage2,
97810037SARM gem5 Developers                 scr, sctlr, flags, tranType);
97910037SARM gem5 Developers
9807608SGene.Wu@arm.com    if ((req->isInstFetch() && (!sctlr.i)) ||
9817608SGene.Wu@arm.com        ((!req->isInstFetch()) && (!sctlr.c))){
98210824SAndreas.Sandberg@ARM.com       req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
9837608SGene.Wu@arm.com    }
9847404SAli.Saidi@ARM.com    if (!is_fetch) {
9857404SAli.Saidi@ARM.com        assert(flags & MustBeOne);
9867404SAli.Saidi@ARM.com        if (sctlr.a || !(flags & AllowUnaligned)) {
98710037SARM gem5 Developers            if (vaddr & mask(flags & AlignmentMask)) {
9887734SAli.Saidi@ARM.com                alignFaults++;
98910474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
99010474Sandreas.hansson@arm.com                    vaddr_tainted,
99110474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
99210474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
99310474Sandreas.hansson@arm.com                    tranMethod);
9947404SAli.Saidi@ARM.com            }
9957404SAli.Saidi@ARM.com        }
9967404SAli.Saidi@ARM.com    }
9977404SAli.Saidi@ARM.com
99810037SARM gem5 Developers    // If guest MMU is off or hcr.vm=0 go straight to stage2
99910037SARM gem5 Developers    if ((isStage2 && !hcr.vm) || (!isStage2 && !sctlr.m)) {
10007404SAli.Saidi@ARM.com
10017093Sgblack@eecs.umich.edu        req->setPaddr(vaddr);
100210037SARM gem5 Developers        // When the MMU is off the security attribute corresponds to the
100310037SARM gem5 Developers        // security state of the processor
100410037SARM gem5 Developers        if (isSecure)
100510037SARM gem5 Developers            req->setFlags(Request::SECURE);
100610037SARM gem5 Developers
100710037SARM gem5 Developers        // @todo: double check this (ARM ARM issue C B3.2.1)
100810037SARM gem5 Developers        if (long_desc_format || sctlr.tre == 0) {
100910824SAndreas.Sandberg@ARM.com            req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
10107404SAli.Saidi@ARM.com        } else {
10117404SAli.Saidi@ARM.com            if (nmrr.ir0 == 0 || nmrr.or0 == 0 || prrr.tr0 != 0x2)
101210824SAndreas.Sandberg@ARM.com                req->setFlags(Request::UNCACHEABLE | Request::STRICT_ORDER);
10137404SAli.Saidi@ARM.com        }
10147436Sdam.sunwoo@arm.com
10157436Sdam.sunwoo@arm.com        // Set memory attributes
10167436Sdam.sunwoo@arm.com        TlbEntry temp_te;
101710037SARM gem5 Developers        temp_te.ns = !isSecure;
101810037SARM gem5 Developers        if (isStage2 || hcr.dc == 0 || isSecure ||
101910037SARM gem5 Developers           (isHyp && !(tranType & S1CTran))) {
102010037SARM gem5 Developers
102110037SARM gem5 Developers            temp_te.mtype      = is_fetch ? TlbEntry::MemoryType::Normal
102210037SARM gem5 Developers                                          : TlbEntry::MemoryType::StronglyOrdered;
102310037SARM gem5 Developers            temp_te.innerAttrs = 0x0;
102410037SARM gem5 Developers            temp_te.outerAttrs = 0x0;
102510037SARM gem5 Developers            temp_te.shareable  = true;
102610037SARM gem5 Developers            temp_te.outerShareable = true;
102710037SARM gem5 Developers        } else {
102810037SARM gem5 Developers            temp_te.mtype      = TlbEntry::MemoryType::Normal;
102910037SARM gem5 Developers            temp_te.innerAttrs = 0x3;
103010037SARM gem5 Developers            temp_te.outerAttrs = 0x3;
103110037SARM gem5 Developers            temp_te.shareable  = false;
103210037SARM gem5 Developers            temp_te.outerShareable = false;
103310037SARM gem5 Developers        }
103410037SARM gem5 Developers        temp_te.setAttributes(long_desc_format);
103510367SAndrew.Bardsley@arm.com        DPRINTF(TLBVerbose, "(No MMU) setting memory attributes: shareable: "
103610367SAndrew.Bardsley@arm.com                "%d, innerAttrs: %d, outerAttrs: %d, isStage2: %d\n",
103710037SARM gem5 Developers                temp_te.shareable, temp_te.innerAttrs, temp_te.outerAttrs,
103810037SARM gem5 Developers                isStage2);
10397436Sdam.sunwoo@arm.com        setAttr(temp_te.attributes);
10407436Sdam.sunwoo@arm.com
104111395Sandreas.sandberg@arm.com        return testTranslation(req, mode, TlbEntry::DomainType::NoAccess);
10427404SAli.Saidi@ARM.com    }
10437404SAli.Saidi@ARM.com
104410037SARM gem5 Developers    DPRINTF(TLBVerbose, "Translating %s=%#x context=%d\n",
104510037SARM gem5 Developers            isStage2 ? "IPA" : "VA", vaddr_tainted, asid);
10467404SAli.Saidi@ARM.com    // Translation enabled
10477404SAli.Saidi@ARM.com
104810037SARM gem5 Developers    TlbEntry *te = NULL;
104910037SARM gem5 Developers    TlbEntry mergeTe;
105010037SARM gem5 Developers    Fault fault = getResultTe(&te, req, tc, mode, translation, timing,
105110037SARM gem5 Developers                              functional, &mergeTe);
105210037SARM gem5 Developers    // only proceed if we have a valid table entry
105310037SARM gem5 Developers    if ((te == NULL) && (fault == NoFault)) delay = true;
105410037SARM gem5 Developers
105510037SARM gem5 Developers    // If we have the table entry transfer some of the attributes to the
105610037SARM gem5 Developers    // request that triggered the translation
105710037SARM gem5 Developers    if (te != NULL) {
105810037SARM gem5 Developers        // Set memory attributes
105910037SARM gem5 Developers        DPRINTF(TLBVerbose,
106010367SAndrew.Bardsley@arm.com                "Setting memory attributes: shareable: %d, innerAttrs: %d, "
106110367SAndrew.Bardsley@arm.com                "outerAttrs: %d, mtype: %d, isStage2: %d\n",
106210037SARM gem5 Developers                te->shareable, te->innerAttrs, te->outerAttrs,
106310037SARM gem5 Developers                static_cast<uint8_t>(te->mtype), isStage2);
106410037SARM gem5 Developers        setAttr(te->attributes);
106510824SAndreas.Sandberg@ARM.com
106610824SAndreas.Sandberg@ARM.com        if (te->nonCacheable)
106710825SAndreas.Sandberg@ARM.com            req->setFlags(Request::UNCACHEABLE);
106810825SAndreas.Sandberg@ARM.com
106910825SAndreas.Sandberg@ARM.com        // Require requests to be ordered if the request goes to
107010825SAndreas.Sandberg@ARM.com        // strongly ordered or device memory (i.e., anything other
107110825SAndreas.Sandberg@ARM.com        // than normal memory requires strict order).
107210825SAndreas.Sandberg@ARM.com        if (te->mtype != TlbEntry::MemoryType::Normal)
107310825SAndreas.Sandberg@ARM.com            req->setFlags(Request::STRICT_ORDER);
107410037SARM gem5 Developers
107510508SAli.Saidi@ARM.com        Addr pa = te->pAddr(vaddr);
107610508SAli.Saidi@ARM.com        req->setPaddr(pa);
107710508SAli.Saidi@ARM.com
107810037SARM gem5 Developers        if (isSecure && !te->ns) {
107910037SARM gem5 Developers            req->setFlags(Request::SECURE);
108010037SARM gem5 Developers        }
108110037SARM gem5 Developers        if ((!is_fetch) && (vaddr & mask(flags & AlignmentMask)) &&
108210037SARM gem5 Developers            (te->mtype != TlbEntry::MemoryType::Normal)) {
108310037SARM gem5 Developers                // Unaligned accesses to Device memory should always cause an
108410037SARM gem5 Developers                // abort regardless of sctlr.a
108510037SARM gem5 Developers                alignFaults++;
108610474Sandreas.hansson@arm.com                return std::make_shared<DataAbort>(
108710474Sandreas.hansson@arm.com                    vaddr_tainted,
108810474Sandreas.hansson@arm.com                    TlbEntry::DomainType::NoAccess, is_write,
108910474Sandreas.hansson@arm.com                    ArmFault::AlignmentFault, isStage2,
109010474Sandreas.hansson@arm.com                    tranMethod);
109110037SARM gem5 Developers        }
109210037SARM gem5 Developers
109310037SARM gem5 Developers        // Check for a trickbox generated address fault
109411395Sandreas.sandberg@arm.com        if (fault == NoFault)
109511395Sandreas.sandberg@arm.com            fault = testTranslation(req, mode, te->domain);
109610037SARM gem5 Developers    }
109710037SARM gem5 Developers
109810037SARM gem5 Developers    // Generate Illegal Inst Set State fault if IL bit is set in CPSR
109910037SARM gem5 Developers    if (fault == NoFault) {
110010037SARM gem5 Developers        if (aarch64 && is_fetch && cpsr.il == 1) {
110110474Sandreas.hansson@arm.com            return std::make_shared<IllegalInstSetStateFault>();
110210037SARM gem5 Developers        }
110310037SARM gem5 Developers    }
110410037SARM gem5 Developers
110510037SARM gem5 Developers    return fault;
110610037SARM gem5 Developers}
110710037SARM gem5 Developers
110810037SARM gem5 DevelopersFault
110910037SARM gem5 DevelopersTLB::translateAtomic(RequestPtr req, ThreadContext *tc, Mode mode,
111010037SARM gem5 Developers    TLB::ArmTranslationType tranType)
111110037SARM gem5 Developers{
111210037SARM gem5 Developers    updateMiscReg(tc, tranType);
111310037SARM gem5 Developers
111410037SARM gem5 Developers    if (directToStage2) {
111510037SARM gem5 Developers        assert(stage2Tlb);
111610037SARM gem5 Developers        return stage2Tlb->translateAtomic(req, tc, mode, tranType);
111710037SARM gem5 Developers    }
111810037SARM gem5 Developers
111910037SARM gem5 Developers    bool delay = false;
112010037SARM gem5 Developers    Fault fault;
112110037SARM gem5 Developers    if (FullSystem)
112210037SARM gem5 Developers        fault = translateFs(req, tc, mode, NULL, delay, false, tranType);
112310037SARM gem5 Developers    else
112410037SARM gem5 Developers        fault = translateSe(req, tc, mode, NULL, delay, false);
112510037SARM gem5 Developers    assert(!delay);
112610037SARM gem5 Developers    return fault;
112710037SARM gem5 Developers}
112810037SARM gem5 Developers
112910037SARM gem5 DevelopersFault
113010037SARM gem5 DevelopersTLB::translateFunctional(RequestPtr req, ThreadContext *tc, Mode mode,
113110037SARM gem5 Developers    TLB::ArmTranslationType tranType)
113210037SARM gem5 Developers{
113310037SARM gem5 Developers    updateMiscReg(tc, tranType);
113410037SARM gem5 Developers
113510037SARM gem5 Developers    if (directToStage2) {
113610037SARM gem5 Developers        assert(stage2Tlb);
113710037SARM gem5 Developers        return stage2Tlb->translateFunctional(req, tc, mode, tranType);
113810037SARM gem5 Developers    }
113910037SARM gem5 Developers
114010037SARM gem5 Developers    bool delay = false;
114110037SARM gem5 Developers    Fault fault;
114210037SARM gem5 Developers    if (FullSystem)
114310037SARM gem5 Developers        fault = translateFs(req, tc, mode, NULL, delay, false, tranType, true);
114410037SARM gem5 Developers   else
114510037SARM gem5 Developers        fault = translateSe(req, tc, mode, NULL, delay, false);
114610037SARM gem5 Developers    assert(!delay);
114710037SARM gem5 Developers    return fault;
114810037SARM gem5 Developers}
114910037SARM gem5 Developers
115010037SARM gem5 DevelopersFault
115110037SARM gem5 DevelopersTLB::translateTiming(RequestPtr req, ThreadContext *tc,
115210037SARM gem5 Developers    Translation *translation, Mode mode, TLB::ArmTranslationType tranType)
115310037SARM gem5 Developers{
115410037SARM gem5 Developers    updateMiscReg(tc, tranType);
115510037SARM gem5 Developers
115610037SARM gem5 Developers    if (directToStage2) {
115710037SARM gem5 Developers        assert(stage2Tlb);
115810037SARM gem5 Developers        return stage2Tlb->translateTiming(req, tc, translation, mode, tranType);
115910037SARM gem5 Developers    }
116010037SARM gem5 Developers
116110037SARM gem5 Developers    assert(translation);
116210037SARM gem5 Developers
116310037SARM gem5 Developers    return translateComplete(req, tc, translation, mode, tranType, isStage2);
116410037SARM gem5 Developers}
116510037SARM gem5 Developers
116610037SARM gem5 DevelopersFault
116710037SARM gem5 DevelopersTLB::translateComplete(RequestPtr req, ThreadContext *tc,
116810037SARM gem5 Developers        Translation *translation, Mode mode, TLB::ArmTranslationType tranType,
116910037SARM gem5 Developers        bool callFromS2)
117010037SARM gem5 Developers{
117110037SARM gem5 Developers    bool delay = false;
117210037SARM gem5 Developers    Fault fault;
117310037SARM gem5 Developers    if (FullSystem)
117410037SARM gem5 Developers        fault = translateFs(req, tc, mode, translation, delay, true, tranType);
117510037SARM gem5 Developers    else
117610037SARM gem5 Developers        fault = translateSe(req, tc, mode, translation, delay, true);
117710037SARM gem5 Developers    DPRINTF(TLBVerbose, "Translation returning delay=%d fault=%d\n", delay, fault !=
117810037SARM gem5 Developers            NoFault);
117910037SARM gem5 Developers    // If we have a translation, and we're not in the middle of doing a stage
118010037SARM gem5 Developers    // 2 translation tell the translation that we've either finished or its
118110037SARM gem5 Developers    // going to take a while. By not doing this when we're in the middle of a
118210037SARM gem5 Developers    // stage 2 translation we prevent marking the translation as delayed twice,
118310037SARM gem5 Developers    // one when the translation starts and again when the stage 1 translation
118410037SARM gem5 Developers    // completes.
118510037SARM gem5 Developers    if (translation && (callFromS2 || !stage2Req || req->hasPaddr() || fault != NoFault)) {
118610037SARM gem5 Developers        if (!delay)
118710037SARM gem5 Developers            translation->finish(fault, req, tc, mode);
118810037SARM gem5 Developers        else
118910037SARM gem5 Developers            translation->markDelayed();
119010037SARM gem5 Developers    }
119110037SARM gem5 Developers    return fault;
119210037SARM gem5 Developers}
119310037SARM gem5 Developers
119410037SARM gem5 DevelopersBaseMasterPort*
119510037SARM gem5 DevelopersTLB::getMasterPort()
119610037SARM gem5 Developers{
119710717Sandreas.hansson@arm.com    return &stage2Mmu->getPort();
119810037SARM gem5 Developers}
119910037SARM gem5 Developers
120010037SARM gem5 Developersvoid
120110037SARM gem5 DevelopersTLB::updateMiscReg(ThreadContext *tc, ArmTranslationType tranType)
120210037SARM gem5 Developers{
120310037SARM gem5 Developers    // check if the regs have changed, or the translation mode is different.
120410037SARM gem5 Developers    // NOTE: the tran type doesn't affect stage 2 TLB's as they only handle
120510037SARM gem5 Developers    // one type of translation anyway
120611152Smitch.hayenga@arm.com    if (miscRegValid && miscRegContext == tc->contextId() &&
120711152Smitch.hayenga@arm.com            ((tranType == curTranType) || isStage2)) {
120810037SARM gem5 Developers        return;
120910037SARM gem5 Developers    }
121010037SARM gem5 Developers
121110037SARM gem5 Developers    DPRINTF(TLBVerbose, "TLB variables changed!\n");
121210854SNathanael.Premillieu@arm.com    cpsr = tc->readMiscReg(MISCREG_CPSR);
121311505Sandreas.sandberg@arm.com
121410037SARM gem5 Developers    // Dependencies: SCR/SCR_EL3, CPSR
121511505Sandreas.sandberg@arm.com    isSecure = inSecureState(tc) &&
121611505Sandreas.sandberg@arm.com        !(tranType & HypMode) && !(tranType & S1S2NsTran);
121711505Sandreas.sandberg@arm.com
121811505Sandreas.sandberg@arm.com    const OperatingMode op_mode = (OperatingMode) (uint8_t)cpsr.mode;
121911505Sandreas.sandberg@arm.com    aarch64 = opModeIs64(op_mode) ||
122011505Sandreas.sandberg@arm.com        (opModeToEL(op_mode) == EL0 && ELIs64(tc, EL1));
122111505Sandreas.sandberg@arm.com
122210037SARM gem5 Developers    if (aarch64) {  // AArch64
122311577SDylan.Johnson@ARM.com        // determine EL we need to translate in
122411577SDylan.Johnson@ARM.com        switch (tranType) {
122511577SDylan.Johnson@ARM.com            case S1E0Tran:
122611577SDylan.Johnson@ARM.com            case S12E0Tran:
122711577SDylan.Johnson@ARM.com                aarch64EL = EL0;
122811577SDylan.Johnson@ARM.com                break;
122911577SDylan.Johnson@ARM.com            case S1E1Tran:
123011577SDylan.Johnson@ARM.com            case S12E1Tran:
123111577SDylan.Johnson@ARM.com                aarch64EL = EL1;
123211577SDylan.Johnson@ARM.com                break;
123311577SDylan.Johnson@ARM.com            case S1E2Tran:
123411577SDylan.Johnson@ARM.com                aarch64EL = EL2;
123511577SDylan.Johnson@ARM.com                break;
123611577SDylan.Johnson@ARM.com            case S1E3Tran:
123711577SDylan.Johnson@ARM.com                aarch64EL = EL3;
123811577SDylan.Johnson@ARM.com                break;
123911577SDylan.Johnson@ARM.com            case NormalTran:
124011577SDylan.Johnson@ARM.com            case S1CTran:
124111577SDylan.Johnson@ARM.com            case S1S2NsTran:
124211577SDylan.Johnson@ARM.com            case HypMode:
124311577SDylan.Johnson@ARM.com                aarch64EL = (ExceptionLevel) (uint8_t) cpsr.el;
124411577SDylan.Johnson@ARM.com                break;
124511577SDylan.Johnson@ARM.com        }
124611577SDylan.Johnson@ARM.com
124710037SARM gem5 Developers        switch (aarch64EL) {
124810037SARM gem5 Developers          case EL0:
124910037SARM gem5 Developers          case EL1:
125010037SARM gem5 Developers            {
125110037SARM gem5 Developers                sctlr = tc->readMiscReg(MISCREG_SCTLR_EL1);
125210037SARM gem5 Developers                ttbcr = tc->readMiscReg(MISCREG_TCR_EL1);
125310037SARM gem5 Developers                uint64_t ttbr_asid = ttbcr.a1 ?
125410037SARM gem5 Developers                    tc->readMiscReg(MISCREG_TTBR1_EL1) :
125510037SARM gem5 Developers                    tc->readMiscReg(MISCREG_TTBR0_EL1);
125610037SARM gem5 Developers                asid = bits(ttbr_asid,
125710037SARM gem5 Developers                            (haveLargeAsid64 && ttbcr.as) ? 63 : 55, 48);
125810037SARM gem5 Developers            }
125910037SARM gem5 Developers            break;
126010037SARM gem5 Developers          case EL2:
126110037SARM gem5 Developers            sctlr = tc->readMiscReg(MISCREG_SCTLR_EL2);
126210037SARM gem5 Developers            ttbcr = tc->readMiscReg(MISCREG_TCR_EL2);
126310037SARM gem5 Developers            asid = -1;
126410037SARM gem5 Developers            break;
126510037SARM gem5 Developers          case EL3:
126610037SARM gem5 Developers            sctlr = tc->readMiscReg(MISCREG_SCTLR_EL3);
126710037SARM gem5 Developers            ttbcr = tc->readMiscReg(MISCREG_TCR_EL3);
126810037SARM gem5 Developers            asid = -1;
126910037SARM gem5 Developers            break;
127010037SARM gem5 Developers        }
127111575SDylan.Johnson@ARM.com        hcr = tc->readMiscReg(MISCREG_HCR_EL2);
127210037SARM gem5 Developers        scr = tc->readMiscReg(MISCREG_SCR_EL3);
127310037SARM gem5 Developers        isPriv = aarch64EL != EL0;
127411575SDylan.Johnson@ARM.com        if (haveVirtualization) {
127511575SDylan.Johnson@ARM.com            vmid           = bits(tc->readMiscReg(MISCREG_VTTBR_EL2), 55, 48);
127611575SDylan.Johnson@ARM.com            isHyp  =  tranType & HypMode;
127711575SDylan.Johnson@ARM.com            isHyp &= (tranType & S1S2NsTran) == 0;
127811575SDylan.Johnson@ARM.com            isHyp &= (tranType & S1CTran)    == 0;
127911575SDylan.Johnson@ARM.com            // Work out if we should skip the first stage of translation and go
128011575SDylan.Johnson@ARM.com            // directly to stage 2. This value is cached so we don't have to
128111575SDylan.Johnson@ARM.com            // compute it for every translation.
128211575SDylan.Johnson@ARM.com            stage2Req = isStage2 ||
128311575SDylan.Johnson@ARM.com                        (hcr.vm && !isHyp && !isSecure &&
128411577SDylan.Johnson@ARM.com                         !(tranType & S1CTran) && (aarch64EL < EL2) &&
128511577SDylan.Johnson@ARM.com                         !(tranType & S1E1Tran)); // <--- FIX THIS HACK
128611575SDylan.Johnson@ARM.com            directToStage2 = !isStage2 && stage2Req && !sctlr.m;
128711575SDylan.Johnson@ARM.com        } else {
128811575SDylan.Johnson@ARM.com            vmid           = 0;
128911575SDylan.Johnson@ARM.com            isHyp          = false;
129011575SDylan.Johnson@ARM.com            directToStage2 = false;
129111575SDylan.Johnson@ARM.com            stage2Req      = false;
129211575SDylan.Johnson@ARM.com        }
129310037SARM gem5 Developers    } else {  // AArch32
129410037SARM gem5 Developers        sctlr  = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_SCTLR, tc,
129510037SARM gem5 Developers                                 !isSecure));
129610037SARM gem5 Developers        ttbcr  = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_TTBCR, tc,
129710037SARM gem5 Developers                                 !isSecure));
129810037SARM gem5 Developers        scr    = tc->readMiscReg(MISCREG_SCR);
129910037SARM gem5 Developers        isPriv = cpsr.mode != MODE_USER;
130011517SCurtis.Dunham@arm.com        if (longDescFormatInUse(tc)) {
130110037SARM gem5 Developers            uint64_t ttbr_asid = tc->readMiscReg(
130210037SARM gem5 Developers                flattenMiscRegNsBanked(ttbcr.a1 ? MISCREG_TTBR1
130310037SARM gem5 Developers                                                : MISCREG_TTBR0,
130410037SARM gem5 Developers                                       tc, !isSecure));
130510037SARM gem5 Developers            asid = bits(ttbr_asid, 55, 48);
130611517SCurtis.Dunham@arm.com        } else { // Short-descriptor translation table format in use
130710037SARM gem5 Developers            CONTEXTIDR context_id = tc->readMiscReg(flattenMiscRegNsBanked(
130810037SARM gem5 Developers                MISCREG_CONTEXTIDR, tc,!isSecure));
130910037SARM gem5 Developers            asid = context_id.asid;
131010037SARM gem5 Developers        }
131110037SARM gem5 Developers        prrr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_PRRR, tc,
131210037SARM gem5 Developers                               !isSecure));
131310037SARM gem5 Developers        nmrr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_NMRR, tc,
131410037SARM gem5 Developers                               !isSecure));
131510037SARM gem5 Developers        dacr = tc->readMiscReg(flattenMiscRegNsBanked(MISCREG_DACR, tc,
131610037SARM gem5 Developers                               !isSecure));
131710037SARM gem5 Developers        hcr  = tc->readMiscReg(MISCREG_HCR);
131810037SARM gem5 Developers
131910037SARM gem5 Developers        if (haveVirtualization) {
132010037SARM gem5 Developers            vmid   = bits(tc->readMiscReg(MISCREG_VTTBR), 55, 48);
132110037SARM gem5 Developers            isHyp  = cpsr.mode == MODE_HYP;
132210037SARM gem5 Developers            isHyp |=  tranType & HypMode;
132310037SARM gem5 Developers            isHyp &= (tranType & S1S2NsTran) == 0;
132410037SARM gem5 Developers            isHyp &= (tranType & S1CTran)    == 0;
132510037SARM gem5 Developers            if (isHyp) {
132610037SARM gem5 Developers                sctlr = tc->readMiscReg(MISCREG_HSCTLR);
132710037SARM gem5 Developers            }
132810037SARM gem5 Developers            // Work out if we should skip the first stage of translation and go
132910037SARM gem5 Developers            // directly to stage 2. This value is cached so we don't have to
133010037SARM gem5 Developers            // compute it for every translation.
133110037SARM gem5 Developers            stage2Req      = hcr.vm && !isStage2 && !isHyp && !isSecure &&
133210037SARM gem5 Developers                             !(tranType & S1CTran);
133310037SARM gem5 Developers            directToStage2 = stage2Req && !sctlr.m;
133410037SARM gem5 Developers        } else {
133510037SARM gem5 Developers            vmid           = 0;
133610037SARM gem5 Developers            stage2Req      = false;
133710037SARM gem5 Developers            isHyp          = false;
133810037SARM gem5 Developers            directToStage2 = false;
133910037SARM gem5 Developers        }
134010037SARM gem5 Developers    }
134110037SARM gem5 Developers    miscRegValid = true;
134211152Smitch.hayenga@arm.com    miscRegContext = tc->contextId();
134310037SARM gem5 Developers    curTranType  = tranType;
134410037SARM gem5 Developers}
134510037SARM gem5 Developers
134610037SARM gem5 DevelopersFault
134710037SARM gem5 DevelopersTLB::getTE(TlbEntry **te, RequestPtr req, ThreadContext *tc, Mode mode,
134810037SARM gem5 Developers        Translation *translation, bool timing, bool functional,
134910037SARM gem5 Developers        bool is_secure, TLB::ArmTranslationType tranType)
135010037SARM gem5 Developers{
135110037SARM gem5 Developers    bool is_fetch = (mode == Execute);
135210037SARM gem5 Developers    bool is_write = (mode == Write);
135310037SARM gem5 Developers
135410037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
135510037SARM gem5 Developers    Addr vaddr = 0;
135610037SARM gem5 Developers    ExceptionLevel target_el = aarch64 ? aarch64EL : EL1;
135710037SARM gem5 Developers    if (aarch64) {
135810854SNathanael.Premillieu@arm.com        vaddr = purifyTaggedAddr(vaddr_tainted, tc, target_el, ttbcr);
135910037SARM gem5 Developers    } else {
136010037SARM gem5 Developers        vaddr = vaddr_tainted;
136110037SARM gem5 Developers    }
136210037SARM gem5 Developers    *te = lookup(vaddr, asid, vmid, isHyp, is_secure, false, false, target_el);
136310037SARM gem5 Developers    if (*te == NULL) {
136410037SARM gem5 Developers        if (req->isPrefetch()) {
136510037SARM gem5 Developers            // if the request is a prefetch don't attempt to fill the TLB or go
136610037SARM gem5 Developers            // any further with the memory access (here we can safely use the
136710037SARM gem5 Developers            // fault status for the short desc. format in all cases)
13687734SAli.Saidi@ARM.com           prefetchFaults++;
136910474Sandreas.hansson@arm.com           return std::make_shared<PrefetchAbort>(
137010474Sandreas.hansson@arm.com               vaddr_tainted, ArmFault::PrefetchTLBMiss, isStage2);
13717611SGene.Wu@arm.com        }
13727734SAli.Saidi@ARM.com
13737734SAli.Saidi@ARM.com        if (is_fetch)
13747734SAli.Saidi@ARM.com            instMisses++;
13757734SAli.Saidi@ARM.com        else if (is_write)
13767734SAli.Saidi@ARM.com            writeMisses++;
13777734SAli.Saidi@ARM.com        else
13787734SAli.Saidi@ARM.com            readMisses++;
13797734SAli.Saidi@ARM.com
13807404SAli.Saidi@ARM.com        // start translation table walk, pass variables rather than
13817404SAli.Saidi@ARM.com        // re-retreaving in table walker for speed
138210037SARM gem5 Developers        DPRINTF(TLB, "TLB Miss: Starting hardware table walker for %#x(%d:%d)\n",
138310037SARM gem5 Developers                vaddr_tainted, asid, vmid);
138410037SARM gem5 Developers        Fault fault;
138510037SARM gem5 Developers        fault = tableWalker->walk(req, tc, asid, vmid, isHyp, mode,
138610037SARM gem5 Developers                                  translation, timing, functional, is_secure,
138710037SARM gem5 Developers                                  tranType);
138810037SARM gem5 Developers        // for timing mode, return and wait for table walk,
138910037SARM gem5 Developers        if (timing || fault != NoFault) {
13907437Sdam.sunwoo@arm.com            return fault;
13917437Sdam.sunwoo@arm.com        }
13927404SAli.Saidi@ARM.com
139310037SARM gem5 Developers        *te = lookup(vaddr, asid, vmid, isHyp, is_secure, false, false, target_el);
139410037SARM gem5 Developers        if (!*te)
13957404SAli.Saidi@ARM.com            printTlb();
139610037SARM gem5 Developers        assert(*te);
13977734SAli.Saidi@ARM.com    } else {
13987734SAli.Saidi@ARM.com        if (is_fetch)
13997734SAli.Saidi@ARM.com            instHits++;
14007734SAli.Saidi@ARM.com        else if (is_write)
14017734SAli.Saidi@ARM.com            writeHits++;
14027734SAli.Saidi@ARM.com        else
14037734SAli.Saidi@ARM.com            readHits++;
14047404SAli.Saidi@ARM.com    }
14056757SAli.Saidi@ARM.com    return NoFault;
14067404SAli.Saidi@ARM.com}
14076757SAli.Saidi@ARM.com
14087404SAli.Saidi@ARM.comFault
140910037SARM gem5 DevelopersTLB::getResultTe(TlbEntry **te, RequestPtr req, ThreadContext *tc, Mode mode,
141010037SARM gem5 Developers        Translation *translation, bool timing, bool functional,
141110037SARM gem5 Developers        TlbEntry *mergeTe)
14127404SAli.Saidi@ARM.com{
14137404SAli.Saidi@ARM.com    Fault fault;
141411575SDylan.Johnson@ARM.com
141511575SDylan.Johnson@ARM.com    if (isStage2) {
141611575SDylan.Johnson@ARM.com        // We are already in the stage 2 TLB. Grab the table entry for stage
141711575SDylan.Johnson@ARM.com        // 2 only. We are here because stage 1 translation is disabled.
141811575SDylan.Johnson@ARM.com        TlbEntry *s2Te = NULL;
141911575SDylan.Johnson@ARM.com        // Get the stage 2 table entry
142011575SDylan.Johnson@ARM.com        fault = getTE(&s2Te, req, tc, mode, translation, timing, functional,
142111575SDylan.Johnson@ARM.com                      isSecure, curTranType);
142211575SDylan.Johnson@ARM.com        // Check permissions of stage 2
142311575SDylan.Johnson@ARM.com        if ((s2Te != NULL) && (fault = NoFault)) {
142411575SDylan.Johnson@ARM.com            if(aarch64)
142511575SDylan.Johnson@ARM.com                fault = checkPermissions64(s2Te, req, mode, tc);
142611575SDylan.Johnson@ARM.com            else
142711575SDylan.Johnson@ARM.com                fault = checkPermissions(s2Te, req, mode);
142811575SDylan.Johnson@ARM.com        }
142911575SDylan.Johnson@ARM.com        *te = s2Te;
143011575SDylan.Johnson@ARM.com        return fault;
143111575SDylan.Johnson@ARM.com    }
143211575SDylan.Johnson@ARM.com
143310037SARM gem5 Developers    TlbEntry *s1Te = NULL;
143410037SARM gem5 Developers
143510037SARM gem5 Developers    Addr vaddr_tainted = req->getVaddr();
143610037SARM gem5 Developers
143710037SARM gem5 Developers    // Get the stage 1 table entry
143810037SARM gem5 Developers    fault = getTE(&s1Te, req, tc, mode, translation, timing, functional,
143910037SARM gem5 Developers                  isSecure, curTranType);
144010037SARM gem5 Developers    // only proceed if we have a valid table entry
144110037SARM gem5 Developers    if ((s1Te != NULL) && (fault == NoFault)) {
144210037SARM gem5 Developers        // Check stage 1 permissions before checking stage 2
144310037SARM gem5 Developers        if (aarch64)
144410037SARM gem5 Developers            fault = checkPermissions64(s1Te, req, mode, tc);
144510037SARM gem5 Developers        else
144610037SARM gem5 Developers            fault = checkPermissions(s1Te, req, mode);
144710037SARM gem5 Developers        if (stage2Req & (fault == NoFault)) {
144810037SARM gem5 Developers            Stage2LookUp *s2Lookup = new Stage2LookUp(this, stage2Tlb, *s1Te,
144910037SARM gem5 Developers                req, translation, mode, timing, functional, curTranType);
145010037SARM gem5 Developers            fault = s2Lookup->getTe(tc, mergeTe);
145110037SARM gem5 Developers            if (s2Lookup->isComplete()) {
145210037SARM gem5 Developers                *te = mergeTe;
145310037SARM gem5 Developers                // We've finished with the lookup so delete it
145410037SARM gem5 Developers                delete s2Lookup;
145510037SARM gem5 Developers            } else {
145610037SARM gem5 Developers                // The lookup hasn't completed, so we can't delete it now. We
145710037SARM gem5 Developers                // get round this by asking the object to self delete when the
145810037SARM gem5 Developers                // translation is complete.
145910037SARM gem5 Developers                s2Lookup->setSelfDelete();
146010037SARM gem5 Developers            }
146110037SARM gem5 Developers        } else {
146210037SARM gem5 Developers            // This case deals with an S1 hit (or bypass), followed by
146310037SARM gem5 Developers            // an S2 hit-but-perms issue
146410037SARM gem5 Developers            if (isStage2) {
146510037SARM gem5 Developers                DPRINTF(TLBVerbose, "s2TLB: reqVa %#x, reqPa %#x, fault %p\n",
146610037SARM gem5 Developers                        vaddr_tainted, req->hasPaddr() ? req->getPaddr() : ~0, fault);
146710037SARM gem5 Developers                if (fault != NoFault) {
146810037SARM gem5 Developers                    ArmFault *armFault = reinterpret_cast<ArmFault *>(fault.get());
146910037SARM gem5 Developers                    armFault->annotate(ArmFault::S1PTW, false);
147010037SARM gem5 Developers                    armFault->annotate(ArmFault::OVA, vaddr_tainted);
147110037SARM gem5 Developers                }
147210037SARM gem5 Developers            }
147310037SARM gem5 Developers            *te = s1Te;
147410037SARM gem5 Developers        }
147510037SARM gem5 Developers    }
14767404SAli.Saidi@ARM.com    return fault;
14776019Shines@cs.fsu.edu}
14786019Shines@cs.fsu.edu
147911395Sandreas.sandberg@arm.comvoid
148011395Sandreas.sandberg@arm.comTLB::setTestInterface(SimObject *_ti)
148111395Sandreas.sandberg@arm.com{
148211395Sandreas.sandberg@arm.com    if (!_ti) {
148311395Sandreas.sandberg@arm.com        test = nullptr;
148411395Sandreas.sandberg@arm.com    } else {
148511395Sandreas.sandberg@arm.com        TlbTestInterface *ti(dynamic_cast<TlbTestInterface *>(_ti));
148611395Sandreas.sandberg@arm.com        fatal_if(!ti, "%s is not a valid ARM TLB tester\n", _ti->name());
148711395Sandreas.sandberg@arm.com        test = ti;
148811395Sandreas.sandberg@arm.com    }
148911395Sandreas.sandberg@arm.com}
149011395Sandreas.sandberg@arm.com
149111395Sandreas.sandberg@arm.comFault
149211395Sandreas.sandberg@arm.comTLB::testTranslation(RequestPtr req, Mode mode, TlbEntry::DomainType domain)
149311395Sandreas.sandberg@arm.com{
149411560Sandreas.sandberg@arm.com    if (!test || !req->hasSize() || req->getSize() == 0) {
149511395Sandreas.sandberg@arm.com        return NoFault;
149611395Sandreas.sandberg@arm.com    } else {
149711395Sandreas.sandberg@arm.com        return test->translationCheck(req, isPriv, mode, domain);
149811395Sandreas.sandberg@arm.com    }
149911395Sandreas.sandberg@arm.com}
150011395Sandreas.sandberg@arm.com
150111395Sandreas.sandberg@arm.comFault
150211395Sandreas.sandberg@arm.comTLB::testWalk(Addr pa, Addr size, Addr va, bool is_secure, Mode mode,
150311395Sandreas.sandberg@arm.com              TlbEntry::DomainType domain, LookupLevel lookup_level)
150411395Sandreas.sandberg@arm.com{
150511395Sandreas.sandberg@arm.com    if (!test) {
150611395Sandreas.sandberg@arm.com        return NoFault;
150711395Sandreas.sandberg@arm.com    } else {
150811395Sandreas.sandberg@arm.com        return test->walkCheck(pa, size, va, is_secure, isPriv, mode,
150911395Sandreas.sandberg@arm.com                               domain, lookup_level);
151011395Sandreas.sandberg@arm.com    }
151111395Sandreas.sandberg@arm.com}
151211395Sandreas.sandberg@arm.com
151311395Sandreas.sandberg@arm.com
15146116Snate@binkert.orgArmISA::TLB *
15156116Snate@binkert.orgArmTLBParams::create()
15166019Shines@cs.fsu.edu{
15176116Snate@binkert.org    return new ArmISA::TLB(this);
15186019Shines@cs.fsu.edu}
1519